



#### Welcome to E-XFL.COM

### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                   |
|----------------------------|----------------------------------------------------------|
| Core Processor             | HC08                                                     |
| Core Size                  | 8-Bit                                                    |
| Speed                      | 8MHz                                                     |
| Connectivity               | SCI, SPI                                                 |
| Peripherals                | LVD, POR, PWM                                            |
| Number of I/O              | 34                                                       |
| Program Memory Size        | 8KB (8K x 8)                                             |
| Program Memory Type        | FLASH                                                    |
| EEPROM Size                | -                                                        |
| RAM Size                   | 512 x 8                                                  |
| Voltage - Supply (Vcc/Vdd) | 2.7V ~ 5.5V                                              |
| Data Converters            | A/D 8x8b                                                 |
| Oscillator Type            | Internal                                                 |
| Operating Temperature      | -40°C ~ 85°C (TA)                                        |
| Mounting Type              | Through Hole                                             |
| Package / Case             | 42-SDIP (0.600", 15.24mm)                                |
| Supplier Device Package    | 42-PDIP                                                  |
| Purchase URL               | https://www.e-xfl.com/pro/item?MUrl=&PartUrl=mc908gt8cbe |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



### **Revision History**

The following revision history table summarizes changes contained in this document. For your convenience, the page number designators have been linked to the appropriate location.

| Date                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Revision<br>Level                                                      | Description                                                                                                                  | Page<br>Number(s)                                             |     |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|-----|
| March,<br>2002                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | N/A                                                                    | Original release                                                                                                             | N/A                                                           |     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                        | 7.2 Features — Corrected third bulleted item to reflect $\pm$ 4 percent variability                                          | 77                                                            |     |
| DateRevision<br>LevelMarch,<br>2002N/AMay,<br>20021.0June,<br>20022.0June,<br>20022.0September,<br>20043.0<br>(Continued<br>on next<br>page)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                        |                                                                                                                              | Figure 15-1. Forced Monitor Mode (Low) — Reworked for clarity | 211 |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                        | Figure 15-2. Forced Monitor Mode (High) — Reworked for clarity                                                               | 211                                                           |     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Figure 15-3. Standard Monitor Mode — Reworked for clarity              | 212                                                                                                                          |                                                               |     |
| 2002                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 1.0                                                                    | Table 15-1. Monitor Mode Signal Requirements and Options — Reworked for clarity                                              | 214                                                           |     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                        | Figure 12-4. Port A I/O Circuit — Reworked to correct pullup resistor                                                        | 143                                                           |     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                        | Figure 12-11. Port C I/O Circuit — Reworked to correct pullup resistor                                                       | 148                                                           |     |
| DateRevision<br>LevelMarch,<br>2002N/AOriginal releaseMarch,<br>2002N/AOriginal releaseMay,<br>20021.0Figure 15-1. Forced Monitor Mode<br>Figure 15-2. Forced Monitor Mode<br>Figure 15-3. Standard Monitor Mode<br>Standard Monitor Mode<br>Table 15-1. Monitor Mode Signal F<br>clarityMay,<br>20021.0Table 15-1. Monitor Mode Signal F<br>clarityJune,<br>20022.0Figure 12-4. Port A I/O Circuit — Rework<br>Figure 12-11. Port C I/O Circuit — Rework<br>Figure 12-15. Port D I/O Circuit — Rework<br>Figure 12-15. Port D I/O Circuit — Rework<br>Figure 12-10 control, Status, and D<br>register (SCIADAT) to reflect read-<br>Figure 14-20. ESCI Arbiter Control<br>location designator from \$0018 to<br>Figure 14-20. ESCI Arbiter Data F<br>location designator from \$0019 to<br>Figure 14-20. ESCI Arbiter Data F<br>location designator from \$0019 to<br>Figure 14-20. ESCI Arbiter Data F<br>location designator from \$0019 to<br>Figure 14-20. ESCI Arbiter Data F<br>location designator from \$0019 to<br>Figure 14-20. ESCI Arbiter Data F<br>location designator from \$0019 to<br>Figure 14-20. ESCI Arbiter Data F<br>location designator from \$0019 to<br>Figure 14-20. ESCI Arbiter Data F<br>location designator from \$0019 to<br>September,<br>2.6.4 Flash Mass Erase Operation<br>2.6.5 Flash Program/Read Operation<br>2.6.5 Flash Program/Read Operation<br>2.6.6 Flash Block Protection — De<br>3.3.5 Conversion — Updated for co<br>3.3.5 Conversion — Updated for co<br>3.3.5 Conversion — Updated for co<br>3.6.3 ADC Voltage Reference Lov<br>3.7.1 ADC Status and Control Reg<br>Chapter 4 Configuration Register<br>Chapter 5 Computer Operating Pr<br>selectionsSeptember,<br>2004September,<br>page)Figure 5-1. COP Block Diagram —<br>Table 6-1. Instruction Set Summal<br>Figure 7-9. Co | Figure 12-15. Port D I/O Circuit — Reworked to correct pullup resistor | 151                                                                                                                          |                                                               |     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                        | Figure 2-2. Control, Status, and Data Registers — Corrected ESCI arbiter data register (SCIADAT) to reflect read-only status | 50                                                            |     |
| June, 2.0<br>2002                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 2.0                                                                    | Figure 14-19. ESCI Arbiter Control Register (SCIACTL) — Corrected address location designator from \$0018 to \$000A          | 170                                                           |     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                        | Figure 14-20. ESCI Arbiter Data Register (SCIADAT) — Corrected address location designator from \$0019 to \$000B             | 171                                                           |     |
| May,<br>2002<br>June,<br>2002<br>September,<br>2004<br>(Co<br>or<br>5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                        | Reformatted to meet current publications standards                                                                           | Throughout                                                    |     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                        | 1.5.6 ADC Reference Pins ( $V_{REFH}$ and $V_{REFL}$ ) — Corrected connections                                               | 27                                                            |     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                        | 2.6.3 Flash Page Erase Operation — Updated procedure                                                                         | 41                                                            |     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                        | 2.6.4 Flash Mass Erase Operation — Updated procedure                                                                         | 42                                                            |     |
| 2002<br>June,<br>2002 2.0<br>September,<br>2004 3.0<br>(Contin<br>on no<br>pag                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                        | 2.6.5 Flash Program/Read Operation — Updated procedure                                                                       | 43                                                            |     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                        | 2.6.6 Flash Block Protection — Description updated for clarity                                                               | 45                                                            |     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                        | 3.3.5 Conversion — Updated for clarity                                                                                       | 52                                                            |     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                        | 3.6.3 ADC Voltage Reference High Pin ( $V_{REFH}$ ) — Corrected connections                                                  | 53                                                            |     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 3.0                                                                    | 3.6.4 ADC Voltage Reference Low Pin ( $V_{REFL}$ ) — Corrected connections                                                   | 53                                                            |     |
| September,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | (Continued                                                             | 3.7.1 ADC Status and Control Register — Updated description of the COCO bit                                                  | 54                                                            |     |
| 2004                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | on next                                                                | Chapter 4 Configuration Register (CONFIG) — Updated COP tmeout selections                                                    | 57, 59                                                        |     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | page)                                                                  | Chapter 4 Configuration Register (CONFIG) — Updted SSREC bit usage                                                           | 60                                                            |     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                        | Chapter 5 Computer Operating Properly (COP) Module — Updated timeout selections                                              | 62                                                            |     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                        | Figure 5-1. COP Block Diagram — Updated illustration for clarity                                                             | 61                                                            |     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                        | Table 6-1. Instruction Set Summary — Updated definitions for STOP and WAIT                                                   | 70                                                            |     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                        | Figure 7-9. Code Example for Switching Clock Sources — Replaced example code                                                 | 89                                                            |     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                        | Figure 7-10. Code Example for Enabling the Clock Monitor — Replaced example code                                             | 90                                                            |     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                        | Figure 14-18. ESCI Prescaler Register (SCPSC) — Corrected address location                                                   | 172                                                           |     |

# **Revision History (Sheet 1 of 2)**



# **1.4 Pin Assignments**



| Pins Not Available<br>on 42-Pin Package | Internal<br>Connection |
|-----------------------------------------|------------------------|
| PTC5                                    | Connected to ground    |
| PTC6                                    | Connected to ground    |

Figure 1-2. 42-Pin SDIP Pin Assignments



Memory

- \$FE0C; LVI status register, LVISR
- \$FF7E; Flash block protect register, FLBPR
- \$FF80; ICG user trim register 5V ICGTR5
- \$FF81; ICG user trim register 3V ICGTR3
- \$FFFF; COP control register, COPCTL

Data registers are shown in Figure 2-2. Table 2-1 is a list of vector locations.



Figure is continued on the next page

### Figure 2-1. Memory Map



### Memory

| Addr.                                                              | Register Name                                                  |        | Bit 7                                   | 6                                       | 5         | 4           | 3              | 2            | 1       | Bit 0  |
|--------------------------------------------------------------------|----------------------------------------------------------------|--------|-----------------------------------------|-----------------------------------------|-----------|-------------|----------------|--------------|---------|--------|
|                                                                    | Timer 2 Channel 1 Status and                                   | Read:  | CH1F                                    | CH1IE                                   | 0         | MS1A        | ELS1B          | ELS1A        | TOV1    | CH1MAX |
| \$0033 Control Register (T2SC1)                                    | Write:                                                         | 0      |                                         |                                         |           |             |                |              |         |        |
|                                                                    | See page 234.                                                  | Reset: | 0                                       | 0                                       | 0         | 0           | 0              | 0            | 0       | 0      |
|                                                                    | Timer 2 Channel 1                                              | Read:  | Bit 15                                  | 14                                      | 13        | 12          | 11             | 10           | 9       | Bit 8  |
| \$0034                                                             | Register High (T2CH1H)                                         | Write: |                                         |                                         |           |             |                |              | Ĺ       |        |
|                                                                    | See page 200.                                                  | Reset: |                                         |                                         | 1         | Indetermina | te after reset | r            |         |        |
| Timer 2 Channel 1<br>\$0035 Register Low (T2CH1L)<br>See page 236. | Read:                                                          | Bit 7  | 6                                       | 5                                       | 4         | 3           | 2              | 1            | Bit 0   |        |
|                                                                    | Popot:                                                         |        | Indeterminate after reset               |                                         |           |             |                |              |         |        |
|                                                                    | 1 0                                                            | Deed.  |                                         | CME                                     |           |             | le allei lesel | 1000         |         | F000   |
|                                                                    | ICG Control Register                                           | Read:  | CMIE                                    | CMF                                     | CMON      | CS          | ICGON          | ICGS         | ECGON   | ECGS   |
| \$0036                                                             | (ICGCR)                                                        | Write: |                                         | 0                                       |           |             |                |              |         |        |
|                                                                    | See page 30.                                                   | Reset: | 0                                       | 0                                       | 0         | 0           | 1              | 0            | 0       | 0      |
| \$0037                                                             | ICG Multiplier Register<br>(ICGMR)                             | Write: |                                         | N6                                      | <u>N5</u> | N4          | N3             | N2           | N1      | NO     |
| ·                                                                  | See page 99.                                                   | Reset: | 0                                       | 0                                       | 0         | 1           | 0              | 1            | 0       | 1      |
|                                                                    | Read:                                                          | -      | -                                       | -                                       |           | -           |                | -            |         |        |
| \$0038                                                             | ICG Trim Register<br>(ICGTR)                                   | Write: | TRIM7                                   | TRIM6                                   | TRIM5     | TRIM4       | TRIM3          | TRIM2        | TRIM1   | TRIM0  |
| See page 100.                                                      | Reset:                                                         | 1      | 0                                       | 0                                       | 0         | 0           | 0              | 0            | 0       |        |
|                                                                    | ICG Divider Control                                            | Read:  |                                         |                                         |           |             | DDIV3          | DDIV2        | DDIV1   | DDIV0  |
| \$0039 Register (ICG                                               | Register (ICGDVR)                                              | Write: |                                         |                                         |           |             |                |              |         |        |
|                                                                    | See page 100.                                                  | Reset: | 0                                       | 0                                       | 0         | 0           | U              | U            | U       | U      |
|                                                                    | ICG DCO Stage Control                                          | Read:  | DSTG7                                   | DSTG6                                   | DSTG5     | DSTG4       | DSTG3          | DSTG2        | DSTG1   | DSTG0  |
| \$003A                                                             | Register (ICGDSR)                                              | Write: | R                                       | R                                       | R         | R           | R              | R            | R       | R      |
|                                                                    | See page 100.                                                  | Reset: | Unaffected by reset                     |                                         |           |             |                |              |         |        |
|                                                                    |                                                                | Read:  | В                                       | в                                       | в         | в           | в              | в            | в       | в      |
| \$003B                                                             | Reserved                                                       | Write: |                                         |                                         |           |             | 11             | 11           |         |        |
|                                                                    |                                                                | Reset: |                                         |                                         |           | Indetermina | te after reset |              |         |        |
|                                                                    | ADC Status and Control                                         | Read:  | COCO                                    |                                         | ADCO      | ADCH4       | ADCH3          | ADCH2        | ADCH1   |        |
| \$003C                                                             | Register (ADSCR)                                               | Write: | R                                       | 7.1213                                  | 1200      | ABOIH       | / Dono         | / BOTIL      | 7.Bolti | ABOING |
|                                                                    | See page 54.                                                   | Reset: | 0                                       | 0                                       | 0         | 1           | 1              | 1            | 1       | 1      |
|                                                                    | ADC Data Register                                              | Read:  | AD7                                     | AD6                                     | AD5       | AD4         | AD3            | AD2          | AD1     | AD0    |
| \$003D                                                             | (ADR)                                                          | Write: |                                         |                                         |           |             |                |              |         |        |
|                                                                    | See page 55.                                                   | Reset: | 0                                       | 0                                       | 0         | 0           | 0              | 0            | 0       | 0      |
|                                                                    | ADC Clock Register                                             | Read:  | ADIV2                                   | ADIV1                                   |           | ADICI K     | 0              | 0            | 0       | 0      |
| \$003E                                                             | (ADCLK)                                                        | Write: | ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | 7,0110    | ABIOLIX     |                |              |         |        |
|                                                                    | See page 56.                                                   | Reset: | 0                                       | 0                                       | 0         | 0           | 0              | 0            | 0       | 0      |
|                                                                    |                                                                | Read:  |                                         |                                         |           |             |                |              |         |        |
| \$003F                                                             | Unimplemented                                                  | Write: |                                         |                                         |           |             |                |              |         |        |
|                                                                    |                                                                | Reset: |                                         |                                         |           |             |                |              |         |        |
|                                                                    |                                                                |        |                                         | = Unimplem                              | nented    | R = Reserve | d              | U = Unaffect | ed      |        |
|                                                                    | Figure 2-2. Control, Status, and Data Registers (Sheet 5 of 7) |        |                                         |                                         |           |             |                |              |         |        |



Memory



Computer Operating Properly (COP) Module

## 5.7.2 Stop Mode

Stop mode turns off the COPCLK input to the COP and clears the COP prescaler. Service the COP immediately before entering or after exiting stop mode to ensure a full COP timeout period after entering or exiting stop mode.

To prevent inadvertently turning off the COP with a STOP instruction, a configuration option is available that disables the STOP instruction. When the STOP bit in the configuration register has the STOP instruction is disabled, execution of a STOP instruction results in an illegal opcode reset.

# 5.8 COP Module During Break Mode

The COP is disabled during a break interrupt when  $V_{TST}$  is present on the  $\overline{RST}$  pin.



Settling time depends primarily on how many corrections it takes to change the clock period and the period of each correction. Since the corrections require four periods of the low-frequency base clock ( $4^*\tau_{IBASE}$ ), and since ICLK is N (the ICG multiply factor for the desired frequency) times faster than IBASE, each correction takes  $4^*N^*\tau_{ICLK}$ . The period of ICLK, however, will vary as the corrections occur.

### 7.4.6.1 Settling to Within 15 Percent

When the error is greater than 15 percent, the filter takes eight corrections to double or halve the clock period. Due to how the DCO increases or decreases the clock period, the total period of these eight corrections is approximately 11 times the period of the fastest correction. (If the corrections were perfectly linear, the total period would be 11.5 times the minimum period; however, the ring must be slightly nonlinear.) Therefore, the total time it takes to double or halve the clock period is  $44*N*\tau_{ICLKFAST}$ .

If the clock period needs more than doubled or halved, the same relationship applies, only for each time the clock period needs doubled, the total number of cycles doubles. That is, when transitioning from fast to slow, going from the initial speed to half speed takes  $44*N*\tau_{ICLKFAST}$ ; from half speed to quarter speed takes  $88*N*\tau_{ICLKFAST}$ ; going from quarter speed to eighth speed takes  $176*N*\tau_{ICLKFAST}$ ; and so on. This series can be expressed as  $(2^{x}-1)*44*N*\tau_{ICLKFAST}$ , where x is the number of times the speed needs doubled or halved. Since  $2^{x}$  happens to be equal to  $\tau_{ICLKSLOW}/\tau_{ICLKFAST}$ , the equation reduces to  $44*N*(\tau_{ICLKSLOW}-\tau_{ICLKFAST})$ .

Note that increasing speed takes much longer than decreasing speed since N is higher. This can be expressed in terms of the initial clock period ( $\tau_1$ ) minus the final clock period ( $\tau_2$ ) as such:

$$\tau_{15} = abs[44N(\tau_1 - \tau_2)]$$

### 7.4.6.2 Settling to Within 5 Percent

Once the clock period is within 15 percent of the desired clock period, the filter starts making smaller adjustments. When between 15 percent and 5 percent error, each correction will adjust the clock period between 1.61 percent and 2.94 percent. In this mode, a maximum of eight corrections will be required to get to less than 5 percent error. Since the clock period is relatively close to desired, each correction takes approximately the same period of time, or  $4^*\tau_{IBASE}$ . At this point, the internal clock stable bit (ICGS) will be set and the clock frequency is usable, although the error will be as high as 5 percent. The total time to this point is:

$$\tau_5 = abs[44N(\tau_1 - \tau_2)] + 32\tau_{IBASE}$$

### 7.4.6.3 Total Settling Time

Once the clock period is within 5 percent of the desired clock period, the filter starts making minimum adjustments. In this mode, each correction will adjust the frequency between 0.202 percent and 0.368 percent. A maximum of 24 corrections will be required to get to the minimum error. Each correction takes approximately the same period of time, or  $4^*\tau_{IBASE}$ . Added to the corrections for 15 percent to 5 percent, this makes 32 corrections (128\* $\tau_{IBASE}$ ) to get from 15 percent to the minimum error. The total time to the minimum error is:

$$\tau_{tot} = abs[44N(\tau_1 - \tau_2)] + 128\tau_{IBASE}$$

The equations for  $\tau_{15}$ ,  $\tau_5$ , and  $\tau_{tot}$  are dependent on the actual initial and final clock periods  $\tau_1$  and  $\tau_2$ , not the nominal. This means the variability in the ICLK frequency due to process, temperature, and voltage must be considered. Additionally, other process factors and noise can affect the actual tolerances of the points at which the filter changes modes. This means a worst case adjustment of up to 35 percent (ICLK



## 12.6.1 Port E Data Register

The port E data register contains a data latch for each of the five port E pins.



Figure 12-17. Port E Data Register (PTE)

### PTE4-PTE0 — Port E Data Bits

These read/write bits are software-programmable. Data direction of each port E pin is under the control of the corresponding bit in data direction register E. Reset has no effect on port Edata.

NOTE

Data direction register E (DDRE) does not affect the data direction of port E pins that are being used by the SCI module. However, the DDRE bits always determine whether reading port E returns the states of the latches or the states of the pins. See Table 12-6.

### OSC2 and OSC1 — OSC2 and OSC1 Bits

Under software control, PTE4 and PTE3 can be configured as external clock inputs and outputs. PTE3 will become an output clock, OSC2, if selected in the configuration registers and enabled in the ICG registers. PTE4 will become an external input clock source, OSC1, if selected in the configuration registers and enabled in the ICG registers. See Chapter 7 Internal Clock Generator (ICG) Module) and Chapter 5 Computer Operating Properly (COP) Module. While configured as oscillator pins, writes have no effect and reads return undefined values.

### RxD — SCI Receive Data Input

The PTE1/RxD pin is the receive data input for the SCI module. When the enable SCI bit, ENSCI, is clear, the SCI module is disabled, and the PTE1/RxD pin is available for general-purpose I/O. See Chapter 14 Enhanced Serial Communications Interface (ESCI) Module.

### TxD — SCI Transmit Data Output

The PTE0/TxD pin is the transmit data output for the SCI module. When the enable SCI bit, ENSCI, is clear, the SCI module is disabled, and the PTE0/TxD pin is available for general-purpose I/O. See Chapter 14 Enhanced Serial Communications Interface (ESCI) Module.

## 12.6.2 Data Direction Register E

Data direction register E (DDRE) determines whether each port E pin is an input or an output. Writing a 1 to a DDRE bit enables the output buffer for the corresponding port E pin; a 0 disables the output buffer.



### 13.2.3.3 Low-Voltage Inhibit Reset

A low-voltage inhibit (LVI) reset is an internal reset caused by a drop in the power supply voltage to the LVI<sub>TRIPF</sub> voltage.

An LVI reset:

- Holds the clocks to the CPU and modules inactive for an oscillator stabilization delay of 4096 CGMXCLK cycles after the power supply voltage rises to the LVI<sub>TRIPR</sub> voltage
- Drives the RST pin low for as long as V<sub>DD</sub> is below the LVI<sub>TRIPR</sub> voltage and during the oscillator stabilization delay
- Releases the RST pin 32 CGMXCLK cycles after the oscillator stabilization delay
- Releases the CPU to begin the reset vector sequence 64 CGMXCLK cycles after the oscillator stabilization delay
- Sets the LVI bit in the SIM reset status register

### 13.2.3.4 Illegal Opcode Reset

An illegal opcode reset is an internal reset caused by an opcode that is not in the instruction set. An illegal opcode reset sets the ILOP bit in the SIM reset status register.

If the stop enable bit, STOP, in the CONFIG1 register is a 0, the STOP instruction causes an illegal opcode reset.

### 13.2.3.5 Illegal Address Reset

An illegal address reset is an internal reset caused by opcode fetch from an unmapped address. An illegal address reset sets the ILAD bit in the SIM reset status register.

A data fetch from an unmapped address does not generate a reset.

### 13.2.4 SIM Reset Status Register

This read-only register contains flags to show reset sources. All flag bits are automatically cleared following a read of the register. Reset service can read the SIM reset status register to clear the register after power-on reset and to determine the source of any subsequent reset.

The register is initialized on power-up as shown with the POR bit set and all other bits cleared. During a POR or any other internal reset, the RST pin is pulled low. After the pin is released, it will be sampled 32 CGMXCLK cycles later. If the pin is not above a  $V_{IH}$  at that time, then the PIN bit in the SRSR may be set in addition to whatever other bits are set.

### NOTE

Only a read of the SIM reset status register clears all reset flags. After multiple resets from different sources without reading the register, multiple flags remain set.



Enhanced Serial Communications Interface (ESCI) Module







# 14.6 ESCI During Break Module Interrupts

The BCFE bit in the break flag control register (SBFCR) enables software to clear status bits during the break state. See Chapter 19 Development Support.

To allow software to clear status bits during a break interrupt, write a 1 to the BCFE bit. If a status bit is cleared during the break state, it remains cleared when the MCU exits the break state.

To protect status bits during the break state, write a 0 to the BCFE bit. With BCFE at 0 (its default state), software can read and write I/O registers during the break state without affecting status bits. Some status bits have a two-step read/write clearing procedure. If software does the first step on such a bit before the break, the bit cannot change during the break state as long as BCFE is at 0. After the break, doing the second step clears the status bit.

# 14.7 I/O Signals

Port E shares two of its pins with the ESCI module. The two ESCI I/O pins are:

- PTE0/TxD transmit data
- PTE1/RxD receive data

## 14.7.1 PTE0/TxD (Transmit Data)

The PTE0/TxD pin is the serial data output from the ESCI transmitter. The ESCI shares the PTE0/TxD pin with port E. When the ESCI is enabled, the PTE0/TxD pin is an output regardless of the state of the DDRE0 bit in data direction register E (DDRE).

## 14.7.2 PTE1/RxD (Receive Data)

The PTE1/RxD pin is the serial data input to the ESCI receiver. The ESCI shares the PTE1/RxD pin with port E. When the ESCI is enabled, the PTE1/RxD pin is an input regardless of the state of the DDRE1 bit in data direction register E (DDRE).

# 14.8 I/O Registers

These I/O registers control and monitor ESCI operation:

- ESCI control register 1, SCC1
- ESCI control register 2, SCC2
- ESCI control register 3, SCC3
- ESCI status register 1, SCS1
- ESCI status register 2, SCS2
- ESCI data register, SCDR
- ESCI baud rate register, SCBR
- ESCI prescaler register, SCPSC
- ESCI arbiter control register, SCIACTL
- ESCI arbiter data register, SCIADAT



# Chapter 15 System Integration Module (SIM)

# **15.1 Introduction**

This section describes the system integration module (SIM). Together with the central processor unit (CPU), the SIM controls all microconroller unit (MCU) activities. A block diagram of the SIM is shown in Figure 15-1. Table 15-1 is a summary of the SIM input/output (I/O) registers. The SIM is a system state controller that coordinates CPU and exception timing.

The SIM is responsible for:

- Bus clock generation and control for CPU and peripherals:
  - Stop/wait/reset/break entry and recovery
  - Internal clock control
- Master reset control, including power-on reset (POR) and computer operating properly (COP) timeout
- Interrupt arbitration

Table 15-1 shows the internal signal names used in this section.

| Signal Name | Description                                                         |
|-------------|---------------------------------------------------------------------|
| CGMXCLK     | Selected clock source from internal clock generator module (ICG)    |
| CGMOUT      | Clock output from ICG module<br>(Bus clock = CGMOUT divided by two) |
| IAB         | Internal address bus                                                |
| IDB         | Internal data bus                                                   |
| PORRST      | Signal from the power-on reset module to the SIM                    |
| IRST        | Internal reset signal                                               |
| R/W         | Read/write signal                                                   |

### Table 15-1. Signal Name Conventions



To protect status bits during the break state, write a 0 to BCFE. With BCFE at 0 (its default state), software can read and write I/O registers during the break state without affecting status bits. Some status bits have a 2-step read/write clearing procedure. If software does the first step on such a bit before the break, the bit cannot change during the break state as long as BCFE is 0. After the break, doing the second step clears the status bit.

Since the SPTE bit cannot be cleared during a break with BCFE cleared, a write to the transmit data register in break mode does not initiate a transmission nor is this data transferred into the shift register. Therefore, a write to the SPDR in break mode with BCFE cleared has no effect.

# 16.11 I/O Signals

The SPI module has four I/O pins:

- MISO Master input/slave output
- MOSI Master output/slave input
- SPSCK Serial clock
- $\overline{SS}$  Slave select

### 16.11.1 MISO (Master In/Slave Out)

MISO is one of the two SPI module pins that transmits serial data. In full duplex operation, the MISO pin of the master SPI module is connected to the MISO pin of the slave SPI module. The master SPI simultaneously receives data on its MISO pin and transmits data from its MOSI pin.

Slave output data on the MISO pin is enabled only when the SPI is configured as a slave. The SPI is configured as a slave when its SPMSTR bit is 0 and its  $\overline{SS}$  pin is low. To support a multiple-slave system, a high on the  $\overline{SS}$  pin puts the MISO pin in a high-impedance state.

When enabled, the SPI controls data direction of the MISO pin regardless of the state of the data direction register of the shared I/O port.

## 16.11.2 MOSI (Master Out/Slave In)

MOSI is one of the two SPI module pins that transmits serial data. In full-duplex operation, the MOSI pin of the master SPI module is connected to the MOSI pin of the slave SPI module. The master SPI simultaneously transmits data from its MOSI pin and receives data on its MISO pin.

When enabled, the SPI controls data direction of the MOSI pin regardless of the state of the data direction register of the shared I/O port.

## 16.11.3 SPSCK (Serial Clock)

The serial clock synchronizes data transmission between master and slave devices. In a master MCU, the SPSCK pin is the clock output. In a slave MCU, the SPSCK pin is the clock input. In full-duplex operation, the master and slave MCUs exchange a byte of data in eight serial clock cycles.

When enabled, the SPI controls data direction of the SPSCK pin regardless of the state of the data direction register of the shared I/O port.



### Serial Peripheral Interface (SPI) Module

## 16.11.4 SS (Slave Select)

The  $\overline{SS}$  pin has various functions depending on the current state of the SPI. For an SPI configured as a slave, the  $\overline{SS}$  is used to select a slave. For CPHA = 0, the  $\overline{SS}$  is used to define the start of a transmission. (See 16.4 Transmission Formats.) Since it is used to indicate the start of a transmission,  $\overline{SS}$  must be toggled high and low between each byte transmitted for the CPHA = 0 format. However, it can remain low between transmissions for the CPHA = 1 format. See Figure 16-13.

When an SPI is configured as a slave, the  $\overline{SS}$  pin is always configured as an input. It cannot be used as a general-purpose I/O regardless of the state of the MODFEN control bit. However, the MODFEN bit can still prevent the state of  $\overline{SS}$  from creating a MODF error. See 16.12.2 SPI Status and Control Register.



Figure 16-13. CPHA/SS Timing

NOTE

A high on the  $\overline{SS}$  pin of a slave SPI puts the MISO pin in a high-impedance state. The slave SPI ignores all incoming SPSCK clocks, even if it was already in the middle of a transmission.

When an SPI is configured as a master, the SS input can be used in conjunction with the MODF flag to prevent multiple masters from driving MOSI and SPSCK. (See 16.6.2 Mode Fault Error.) For the state of the SS pin to set the MODF flag, the MODFEN bit in the SPSCK register must be set. If MODFEN is 0 for an SPI master, the SS pin can be used as a general-purpose I/O under the control of the data direction register of the shared I/O port. When MODFEN is 1, SS is an input-only pin to the SPI regardless of the state of the data direction register of the shared I/O port.

The CPU can always read the state of the  $\overline{SS}$  pin by configuring the appropriate pin as an input and reading the port data register. See Table 16-2

| SPE | SPMSTR            | MODFEN | SPI Configuration   | Function of $\overline{SS}$ Pin           |
|-----|-------------------|--------|---------------------|-------------------------------------------|
| 0   | X <sup>(1))</sup> | х      | Not enabled         | General-purpose I/O;<br>SS ignored by SPI |
| 1   | 0                 | Х      | Slave               | Input-only to SPI                         |
| 1   | 1                 | 0      | Master without MODF | General-purpose I/O;<br>SS ignored by SPI |
| 1   | 1                 | 1      | Master with MODF    | Input-only to SPI                         |

1. X = Don't care



# Chapter 17 Timebase Module (TBM)

# **17.1 Introduction**

This section describes the timebase module (TBM). The TBM will generate periodic interrupts at user selectable rates using a counter clocked by the external crystal clock. This TBM version uses 15 divider stages, eight of which are user selectable.

## 17.2 Features

Features of the TBM include:

- Software programmable 1-Hz, 4-Hz, 16-Hz, 256-Hz, 512-Hz, 1024-Hz, 2048-Hz, and 4096-Hz periodic interrupt using external 32.768-kHz crystal
- User selectable oscillator clock source enable during stop mode to allow periodic wakeup from stop

# **17.3 Functional Description**

### NOTE

This module is designed for a 32.768-kHz oscillator.

This module can generate a periodic interrupt by dividing the clock TBMCLK. The counter is initialized to all 0s when TBON bit is cleared. The counter, shown in Figure 17-1, starts counting when the TBON bit is set. When the counter overflows at the tap selected by TBR2:TBR0, the TBIF bit gets set. If the TBIE bit is set, an interrupt request is sent to the CPU. The TBIF flag is cleared by writing a 1 to the TACK bit. The first time the TBIF flag is set after enabling the timebase module, the interrupt is generated at approximately half of the overflow period. Subsequent events occur at the exact period.





## 18.9.1 TIM Status and Control Register

The TIM status and control register (TSC):

- Enables TIM overflow interrupts
- Flags TIM overflows
- Stops the TIM counter
- Resets the TIM counter
- Prescales the TIM counter clock

Address: T1SC, \$0020 and T2SC, \$002B



### Figure 18-5. TIM Status and Control Register (TSC)

### TOF — TIM Overflow Flag Bit

This read/write flag is set when the TIM counter reaches the modulo value programmed in the TIM counter modulo registers. Clear TOF by reading the TIM status and control register when TOF is set and then writing a 0 to TOF. If another TIM overflow occurs before the clearing sequence is complete, then writing 0 to TOF has no effect. Therefore, a TOF interrupt request cannot be lost due to inadvertent clearing of TOF. Reset clears the TOF bit. Writing a 1 to TOF has no effect.

1 = TIM counter has reached modulo value

0 = TIM counter has not reached modulo value

### **TOIE** — TIM Overflow Interrupt Enable Bit

This read/write bit enables TIM overflow interrupts when the TOF bit becomes set. Reset clears the TOIE bit.

1 = TIM overflow interrupts enabled

0 = TIM overflow interrupts disabled

### TSTOP — TIM Stop Bit

This read/write bit stops the TIM counter. Counting resumes when TSTOP is cleared. Reset sets the TSTOP bit, stopping the TIM counter until software clears the TSTOP bit.

1 = TIM counter stopped

0 = TIM counter active

### NOTE

Do not set the TSTOP bit before entering wait mode if the TIM is required to exit wait mode.

### TRST — TIM Reset Bit

Setting this write-only bit resets the TIM counter and the TIM prescaler. Setting TRST has no effect on any other registers. Counting resumes from \$0000. TRST is cleared automatically after the TIM counter is reset and always reads as 0. Reset clears the TRST bit.

1 = Prescaler and TIM counter cleared

0 = No effect

### NOTE

Setting the TSTOP and TRST bits simultaneously stops the TIM counter at a value of \$0000.



Development Support







A brief description of each monitor mode command is given in Table 19-3 through Table 19-7.



Table 19-3. READ (Read Memory) Command





### Table 19-4. WRITE (Write Memory) Command





A sequence of IREAD or IWRITE commands can access a block of memory sequentially over the full 64-Kbyte memory map.

| Description   | Reads stack pointer                                                          |
|---------------|------------------------------------------------------------------------------|
| Operand       | None                                                                         |
| Data Returned | Returns incremented stack pointer value (SP + 1) in high-byte:low-byte order |
| Opcode        | \$0C                                                                         |
|               | Command Sequence                                                             |
|               | FROM HOST                                                                    |

### Table 19-6. READSP (Read Stack Pointer) Command



## 20.19 Timer Interface Module Characteristics

| Characteristic            | Symbol                              | Min | Max | Unit             |
|---------------------------|-------------------------------------|-----|-----|------------------|
| Input capture pulse width | t <sub>TIH</sub> , t <sub>TIL</sub> | 1   | _   | t <sub>CYC</sub> |

# 20.20 Memory Characteristics

| Characteristic                                      | Symbol                          | Min        | Тур    | Max        | Unit   |
|-----------------------------------------------------|---------------------------------|------------|--------|------------|--------|
| RAM data retention voltage                          | V <sub>RDR</sub>                | 1.3        | —      |            | V      |
| Flash program bus clock frequency                   | _                               | 1          | —      |            | MHz    |
| Flash read bus clock frequency                      | f <sub>Read</sub> (1)           | 8k         | —      | 8M         | Hz     |
| Flash page erase time<br><1 k cycles<br>>1 k cycles | t <sub>Erase</sub>              | 0.9<br>3.6 | 1<br>4 | 1.1<br>5.5 | ms     |
| Flash mass erase time                               | t <sub>MErase</sub>             | 4          | —      |            | ms     |
| Flash PGM/ERASE to HVEN set up time                 | t <sub>NVS</sub>                | 10         | _      |            | μs     |
| Flash high-voltage hold time                        | t <sub>NVH</sub>                | 5          | _      |            | μs     |
| Flash high-voltage hold time (mass erase)           | t <sub>NVHL</sub>               | 100        | _      |            | μs     |
| Flash program hold time                             | t <sub>PGS</sub>                | 5          | —      |            | μs     |
| Flash program time                                  | t <sub>PROG</sub>               | 30         | —      | 40         | μs     |
| Flash return to read time                           | t <sub>RCV</sub> <sup>(2)</sup> | 1          | —      |            | μs     |
| Flash cumulative program HV period                  | t <sub>HV</sub> <sup>(3)</sup>  | _          | —      | 4          | ms     |
| Flash program endurance <sup>(4)</sup>              | —                               | 10k        | 100k   | —          | Cycles |
| Flash data retention time <sup>(5)</sup>            | _                               | 15         | 100    |            | Years  |

1. f<sub>Read</sub> is defined as the frequency range for which the Flash memory can be read.

 t<sub>RCV</sub> is defined as the time it needs before the Flash can be read after turning off the high voltage charge pump, by clearing HVEN to 0.

3. t<sub>HV</sub> is defined as the cumulative high voltage programming time to the same row before next erase.

 $t_{HV}$  must satisfy this condition:  $t_{NVS}$  +  $t_{NVH}$  +  $t_{PGS}$  + ( $t_{PROG} \times 32) \ \leq t_{HV}$  maximum.

4. Typical endurance was evaluated for this product family. For additional information on how Freescale defines *Typical Endurance*, please refer to Engineering Bulletin EB619.

5. Typical data retention values are based on intrinsic capability of the technology measured at high temperature and de-rated to 25°C using the Arrhenius equation. For additional information on how Freescale defines *Typical Data Retention*, please refer to Engineering Bulletin EB618.



4.

NOTES:

- 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994.
- 2. ALL DIMENSIONS IN MILLIMETERS.



DIMENSION DOES NOT INCLUDE MOLD FLASH. MAXIMUM MOLD FLASH 0.25.

| © FREESCALE SEMICONDUCTOR, INC.<br>ALL RIGHTS RESERVED. | MECHANICA                 | LOUTLINE     | PRINT VERSION NO | DT TO SCALE |
|---------------------------------------------------------|---------------------------|--------------|------------------|-------------|
| TITLE:                                                  |                           | DOCUMENT NO  | ): 98ASB42767B   | REV: A      |
| 42 LD PDIP                                              | CASE NUMBER: 858-01 24 00 |              | 24 OCT 2005      |             |
|                                                         |                           | STANDARD: NO | N JEDEC          |             |