# E·XFL



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Not For New Designs                                                       |
|----------------------------|---------------------------------------------------------------------------|
| Core Processor             | ARM7®                                                                     |
| Core Size                  | 16/32-Bit                                                                 |
| Speed                      | 72MHz                                                                     |
| Connectivity               | CANbus, I <sup>2</sup> C, Microwire, SPI, SSI, SSP, UART/USART, USB OTG   |
| Peripherals                | Brown-out Detect/Reset, DMA, I <sup>2</sup> S, POR, PWM, WDT              |
| Number of I/O              | 70                                                                        |
| Program Memory Size        | 64KB (64K x 8)                                                            |
| Program Memory Type        | FLASH                                                                     |
| EEPROM Size                | -                                                                         |
| RAM Size                   | 34К х 8                                                                   |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 3.6V                                                                 |
| Data Converters            | A/D 6x10b; D/A 1x10b                                                      |
| Oscillator Type            | Internal                                                                  |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                         |
| Mounting Type              | Surface Mount                                                             |
| Package / Case             | 100-LQFP                                                                  |
| Supplier Device Package    | 100-LQFP (14x14)                                                          |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/lpc2361fbd100-551 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

- Serial interfaces:
  - Ethernet MAC with associated DMA controller (LPC2362 only). These functions reside on an independent AHB.
  - ◆ USB 2.0 device/host/OTG with on-chip PHY and associated DMA controller.
  - Four UARTs with fractional baud rate generation, one with modem control I/O, one with IrDA support, all with FIFO.
  - CAN controller with two channels.
  - ♦ SPI controller.
  - Two SSP controllers, with FIFO and multi-protocol capabilities. One is an alternate for the SPI port, sharing its interrupt and pins. These can be used with the GPDMA controller.
  - ◆ Three I<sup>2</sup>C-bus interfaces (one with open-drain and two with standard port pins).
  - I<sup>2</sup>S (Inter-IC Sound) interface for digital audio input or output. It can be used with the GPDMA.
- Other peripherals:
  - ◆ 70 general purpose I/O pins with configurable pull-up/down resistors.
  - ◆ 10-bit ADC with input multiplexing among 6 pins.
  - ♦ 10-bit DAC.
  - Four general purpose timers/counters with a total of 8 capture inputs and 10 compare outputs. Each timer block has an external count input.
  - One PWM/timer block with support for three-phase motor control. The PWM has two external count inputs.
  - Real-Time Clock (RTC) with separate power pin, clock source can be the RTC oscillator or the APB clock.
  - 2 kB SRAM powered from the RTC power pin, allowing data to be stored when the rest of the chip is powered off.
  - WatchDog Timer (WDT). The WDT can be clocked from the internal RC oscillator, the RTC oscillator, or the APB clock.
- Standard ARM test/debug interface for compatibility with existing tools.
- Emulation trace module supports real-time trace.
- Single 3.3 V power supply (3.0 V to 3.6 V).
- Four reduced power modes: idle, sleep, power-down, and deep power-down.
- Four external interrupt inputs configurable as edge/level sensitive. All pins on PORT0 and PORT2 can be used as edge sensitive interrupt sources.
- Processor wake-up from Power-down mode via any interrupt able to operate during Power-down mode (includes external interrupts, RTC interrupt, USB activity, Ethernet wake-up interrupt).
- Two independent power domains allow fine tuning of power consumption based on needed features.
- Each peripheral has its own clock divider for further power saving.
- Brownout detect with separate thresholds for interrupt and forced reset.
- On-chip power-on reset.
- On-chip crystal oscillator with an operating range of 1 MHz to 25 MHz.
- 4 MHz internal RC oscillator trimmed to 1 % accuracy that can optionally be used as the system clock. When used as the CPU clock, does not allow CAN and USB to run.

### **NXP Semiconductors**

## LPC2361/62

Single-chip 16-bit/32-bit MCU

| Symbol           | Pin           | Туре | Description                                                                                                                                                              |
|------------------|---------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| P0[5]/I2SRX_WS/  | 80 <u>[1]</u> | I/O  | P0[5] — General purpose digital input/output pin.                                                                                                                        |
| TD2/CAP2[1]      |               | I/O  | <b>I2SRX_WS</b> — Receive Word Select. It is driven by the master and received by the slave. Corresponds to the signal WS in the $l^2S$ -bus specification.              |
|                  |               | 0    | TD2 — CAN2 transmitter output.                                                                                                                                           |
|                  |               | I    | CAP2[1] — Capture input for Timer 2, channel 1.                                                                                                                          |
| P0[6]/I2SRX_SDA/ | 79 <u>[1]</u> | I/O  | P0[6] — General purpose digital input/output pin.                                                                                                                        |
| SSEL1/MAT2[0]    |               | I/O  | <b>I2SRX_SDA</b> — Receive data. It is driven by the transmitter and read by the receiver. Corresponds to the signal SD in the $l^2S$ -bus specification.                |
|                  |               | I/O  | SSEL1 — Slave Select for SSP1.                                                                                                                                           |
|                  |               | 0    | MAT2[0] — Match output for Timer 2, channel 0.                                                                                                                           |
| P0[7]/I2STX_CLK/ | 78 <u>[1]</u> | I/O  | P0[7] — General purpose digital input/output pin.                                                                                                                        |
| SCK1/MAT2[1]     |               | I/O  | <b>I2STX_CLK</b> — Transmit Clock. It is driven by the master and received by the slave. Corresponds to the signal SCK in the <i>I</i> <sup>2</sup> S-bus specification. |
|                  |               | I/O  | SCK1 — Serial Clock for SSP1.                                                                                                                                            |
|                  |               | 0    | MAT2[1] — Match output for Timer 2, channel 1.                                                                                                                           |
| P0[8]/I2STX_WS/  | 77 <u>[1]</u> | I/O  | P0[8] — General purpose digital input/output pin.                                                                                                                        |
| MISO I/MATZ[Z]   |               | I/O  | <b>I2STX_WS</b> — Transmit Word Select. It is driven by the master and received by the slave. Corresponds to the signal WS in the $l^2S$ -bus specification.             |
|                  |               | I/O  | MISO1 — Master In Slave Out for SSP1.                                                                                                                                    |
|                  |               | 0    | MAT2[2] — Match output for Timer 2, channel 2.                                                                                                                           |
| P0[9]/I2STX_SDA/ | 76[1]         | I/O  | P0[9] — General purpose digital input/output pin.                                                                                                                        |
| MOSI1/MAT2[3]    |               | I/O  | <b>I2STX_SDA</b> — Transmit data. It is driven by the transmitter and read by the receiver. Corresponds to the signal SD in the $l^2S$ -bus specification.               |
|                  |               | I/O  | MOSI1 — Master Out Slave In for SSP1.                                                                                                                                    |
|                  |               | 0    | MAT2[3] — Match output for Timer 2, channel 3.                                                                                                                           |
| P0[10]/TXD2/     | 48 <u>[1]</u> | I/O  | P0[10] — General purpose digital input/output pin.                                                                                                                       |
| SDA2/MAT3[0]     |               | 0    | TXD2 — Transmitter output for UART2.                                                                                                                                     |
|                  |               | I/O  | SDA2 — I <sup>2</sup> C2 data input/output (this is not an open-drain pin).                                                                                              |
|                  |               | 0    | MAT3[0] — Match output for Timer 3, channel 0.                                                                                                                           |
| P0[11]/RXD2/     | 49 <u>[1]</u> | I/O  | P0[11] — General purpose digital input/output pin.                                                                                                                       |
| SCL2/MAT3[1]     |               | I    | <b>RXD2</b> — Receiver input for UART2.                                                                                                                                  |
|                  |               | I/O  | SCL2 — I <sup>2</sup> C2 clock input/output (this is not an open-drain pin).                                                                                             |
|                  |               | 0    | MAT3[1] — Match output for Timer 3, channel 1.                                                                                                                           |
| P0[15]/TXD1/     | 62 <u>[1]</u> | I/O  | P0[15] — General purpose digital input/output pin.                                                                                                                       |
| SCK0/SCK         |               | 0    | <b>TXD1</b> — Transmitter output for UART1.                                                                                                                              |
|                  |               | I/O  | SCK0 — Serial clock for SSP0.                                                                                                                                            |
|                  |               | I/O  | SCK — Serial clock for SPI.                                                                                                                                              |
| P0[16]/RXD1/     | 63 <u>[1]</u> | I/O  | P0[16] — General purpose digital input/output pin.                                                                                                                       |
| SSEL0/SSEL       |               | I    | <b>RXD1</b> — Receiver input for UART1.                                                                                                                                  |
|                  |               | I/O  | SSEL0 — Slave Select for SSP0.                                                                                                                                           |
|                  |               | I/O  | SSEL — Slave Select for SPI.                                                                                                                                             |

#### Table 3. Pin description ...continued

Single-chip 16-bit/32-bit MCU

| Symbol                       | Pin           | Туре | Description                                                                       |
|------------------------------|---------------|------|-----------------------------------------------------------------------------------|
| P1[20]/                      | 34 <u>[1]</u> | I/O  | P1[20] — General purpose digital input/output pin.                                |
| USB_TX_DP1/                  |               | 0    | <b>USB_TX_DP1</b> — D+ transmit data for USB port 1 (OTG transceiver).            |
| PWWII[2]/SCKU                |               | 0    | PWM1[2] — Pulse Width Modulator 1, channel 2 output.                              |
|                              |               | I/O  | SCK0 — Serial clock for SSP0.                                                     |
| P1[21]/                      | 35 <u>[1]</u> | I/O  | P1[21] — General purpose digital input/output pin.                                |
| USB_TX_DM1/                  |               | 0    | <b>USB_TX_DM1</b> — D- transmit data for USB port 1 (OTG transceiver).            |
| PVVIVI [3]/33ELU             |               | 0    | PWM1[3] — Pulse Width Modulator 1, channel 3 output.                              |
|                              |               | I/O  | SSEL0 — Slave Select for SSP0.                                                    |
| P1[22]/                      | 36 <u>[1]</u> | I/O  | P1[22] — General purpose digital input/output pin.                                |
| USB_RCV1/                    |               | I    | <b>USB_RCV1</b> — Differential receive data for USB port 1 (OTG transceiver).     |
| MAT1[0]                      |               | I    | <b>USB_PWRD1</b> — Power Status for USB port 1 (host power switch).               |
|                              |               | 0    | MAT1[0] — Match output for Timer 1, channel 0.                                    |
| P1[23]/                      | 37 <u>[1]</u> | I/O  | P1[23] — General purpose digital input/output pin.                                |
| USB_RX_DP1/<br>PWM1[4]/MISO0 |               | I    | <b>USB_RX_DP1</b> — D+ receive data for USB port 1 (OTG transceiver).             |
|                              |               | 0    | PWM1[4] — Pulse Width Modulator 1, channel 4 output.                              |
|                              |               | I/O  | MISO0 — Master In Slave Out for SSP0.                                             |
| P1[24]/                      | 38 <u>[1]</u> | I/O  | P1[24] — General purpose digital input/output pin.                                |
| USB_RX_DM1/                  |               | I    | <b>USB_RX_DM1</b> — D- receive data for USB port 1 (OTG transceiver).             |
|                              |               | 0    | PWM1[5] — Pulse Width Modulator 1, channel 5 output.                              |
|                              |               | I/O  | MOSI0 — Master Out Slave in for SSP0.                                             |
| P1[25]/                      | 39 <u>[1]</u> | I/O  | P1[25] — General purpose digital input/output pin.                                |
| USB_LS1/                     |               | 0    | <b>USB_LS1</b> — Low-speed status for USB port 1 (OTG transceiver).               |
| MAT1[1]                      |               | 0    | <b>USB_HSTEN1</b> — Host Enabled status for USB port 1.                           |
|                              |               | 0    | <b>MAT1[1]</b> — Match output for Timer 1, channel 1.                             |
| P1[26]/                      | 40 <u>[1]</u> | I/O  | P1[26] — General purpose digital input/output pin.                                |
| USB_SSPND1/<br>PW/M1161/     |               | 0    | <b>USB_SSPND1</b> — USB port 1 bus suspend status (OTG transceiver).              |
| CAP0[0]                      |               | 0    | <b>PWM1[6]</b> — Pulse Width Modulator 1, channel 6 output.                       |
|                              |               | I    | CAP0[0] — Capture input for Timer 0, channel 0.                                   |
| P1[27]/                      | 43 <u>[1]</u> | I/O  | P1[27] — General purpose digital input/output pin.                                |
| USB_INT1/<br>USB_OVRCB1/     |               | I    | <b>USB_INT1</b> — USB port 1 OTG transceiver interrupt (OTG transceiver).         |
| CAP0[1]                      |               | I    | USB_OVRCR1 — USB port 1 Over-Current status.                                      |
|                              |               | I    | CAP0[1] — Capture input for Timer 0, channel 1.                                   |
| P1[28]/USB_SCL1/             | 44 <u>[1]</u> | I/O  | P1[28] — General purpose digital input/output pin.                                |
| PCAP1[0]/MAT0[0]             |               | I/O  | <b>USB_SCL1</b> — USB port 1 I <sup>2</sup> C-bus serial clock (OTG transceiver). |
|                              |               | I    | <b>PCAP1[0]</b> — Capture input for PWM1, channel 0.                              |
|                              |               | 0    | <b>MAT0[0]</b> — Match output for Timer 0, channel 0.                             |
| P1[29]/USB_SDA1/             | 45 <u>[1]</u> | I/O  | P1[29] — General purpose digital input/output pin.                                |
| PCAP1[1]/MAT0[1]             |               | I/O  | <b>USB_SDA1</b> — USB port 1 I <sup>2</sup> C-bus serial data (OTG transceiver).  |
|                              |               | 1    | PCAP1[1] — Capture input for PWM1, channel 1.                                     |
|                              |               | 0    | MAT0[1] — Match output for Timer 0, channel 0.                                    |

#### Table 3. Pin description ...continued

### **NXP Semiconductors**

## LPC2361/62

Single-chip 16-bit/32-bit MCU

| Table 5. Fill             | i uescri |               | nunueu |                                                                                                                                                                                                                                                                 |
|---------------------------|----------|---------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Symbol                    |          | Pin           | Туре   | Description                                                                                                                                                                                                                                                     |
| P2[7]/RD2/RT              | S1/      | 66 <u>[1]</u> | I/O    | P2[7] — General purpose digital input/output pin.                                                                                                                                                                                                               |
| TRACEPKT2                 |          |               | I      | RD2 — CAN2 receiver input.                                                                                                                                                                                                                                      |
|                           |          |               | 0      | RTS1 — Request to Send output for UART1.                                                                                                                                                                                                                        |
|                           |          |               | 0      | TRACEPKT2 — Trace Packet, bit 2.                                                                                                                                                                                                                                |
| P2[8]/TD2/TXD             | 02/      | 65 <u>[1]</u> | I/O    | P2[8] — General purpose digital input/output pin.                                                                                                                                                                                                               |
| TRACEPKT3                 |          |               | 0      | TD2 — CAN2 transmitter output.                                                                                                                                                                                                                                  |
|                           |          |               | 0      | TXD2 — Transmitter output for UART2.                                                                                                                                                                                                                            |
|                           |          |               | 0      | TRACEPKT3 — Trace Packet, bit 3.                                                                                                                                                                                                                                |
| P2[9]/                    |          | 64 <u>[1]</u> | I/O    | P2[9] — General purpose digital input/output pin.                                                                                                                                                                                                               |
| USB_CONNEC<br>RXD2/EXTIN0 | CT/      |               | 0      | <b>USB_CONNECT</b> — Signal used to switch an external 1.5 k $\Omega$ resistor under software control. Used with the SoftConnect USB feature.                                                                                                                   |
|                           |          |               | I      | RXD2 — Receiver input for UART2.                                                                                                                                                                                                                                |
|                           |          |               | I      | EXTINO — External Trigger Input.                                                                                                                                                                                                                                |
| P2[10]/EINT0              |          | 53 <u>[6]</u> | I/O    | P2[10] — General purpose digital input/output pin.                                                                                                                                                                                                              |
|                           |          |               |        | Note: LOW on this pin while RESET is LOW forces on-chip bootloader to take over control of the part after a reset.                                                                                                                                              |
|                           |          |               | I      | EINT0 — External interrupt 0 input.                                                                                                                                                                                                                             |
| P2[11]/EINT1/ 52[6]       |          | 52 <u>[6]</u> | I/O    | P2[11] — General purpose digital input/output pin.                                                                                                                                                                                                              |
| I2STX_CLK                 | -        |               | I      | EINT1 — External interrupt 1 input.                                                                                                                                                                                                                             |
|                           | -        |               | I/O    | <b>I2STX_CLK</b> — Transmit Clock. It is driven by the master and received by the slave. Corresponds to the signal SCK in the <i>I</i> <sup>2</sup> S-bus specification.                                                                                        |
| P2[12]/EINT2/             |          | 51 <u>[6]</u> | I/O    | P2[12] — General purpose digital input/output pin.                                                                                                                                                                                                              |
| I2STX_WS                  |          |               | I      | EINT2 — External interrupt 2 input.                                                                                                                                                                                                                             |
|                           |          |               | I/O    | <b>I2STX_WS</b> — Transmit Word Select. It is driven by the master and received by the slave. Corresponds to the signal WS in the $l^2S$ -bus specification.                                                                                                    |
| P2[13]/EINT3/             |          | 50 <u>[6]</u> | I/O    | P2[13] — General purpose digital input/output pin.                                                                                                                                                                                                              |
| I2STX_SDA                 |          |               | Ι      | EINT3 — External interrupt 3 input.                                                                                                                                                                                                                             |
|                           |          |               | I/O    | <b>I2STX_SDA</b> — Transmit data. It is driven by the transmitter and read by the receiver. Corresponds to the signal SD in the $l^2S$ -bus specification.                                                                                                      |
| P3[0] to P3[31]           | ]        |               | I/O    | <b>Port 3:</b> Port 3 is a 32-bit I/O port with individual direction controls for each bit. The operation of port 3 pins depends upon the pin function selected via the pin connect block. Pins 0 through 24, and 27 through 31 of this port are not available. |
| P3[25]/MAT0[0             | )]/      | 27 <u>[1]</u> | I/O    | P3[25] — General purpose digital input/output pin.                                                                                                                                                                                                              |
| PWM1[2]                   |          |               | 0      | MAT0[0] — Match output for Timer 0, channel 0.                                                                                                                                                                                                                  |
|                           |          |               | 0      | PWM1[2] — Pulse Width Modulator 1, output 2.                                                                                                                                                                                                                    |
| P3[26]/MAT0[1]/           |          | 26 <u>[1]</u> | I/O    | P3[26] — General purpose digital input/output pin.                                                                                                                                                                                                              |
| PWM1[3]                   |          |               | 0      | MAT0[1] — Match output for Timer 0, channel 1.                                                                                                                                                                                                                  |
|                           |          |               | 0      | PWM1[3] — Pulse Width Modulator 1, output 3.                                                                                                                                                                                                                    |
| P4[0] to P4[31]           | ]        |               | I/O    | <b>Port 4:</b> Port 4 is a 32-bit I/O port with individual direction controls for each bit. The operation of port 4 pins depends upon the pin function selected via the pin connect block. Pins 0 through 27, 30, and 31 of this port are not available.        |

#### Table 3. Pin description ...continued

#### **NXP Semiconductors**

#### Single-chip 16-bit/32-bit MCU

- [3] 5 V tolerant pad providing digital I/O with TTL levels and hysteresis and analog output function. When configured as the DAC output, digital section of the pad is disabled.
- [4] Open-drain 5 V tolerant digital I/O pad, compatible with I<sup>2</sup>C-bus 400 kHz specification. This pad requires an external pull-up to provide output functionality. When power is switched off, this pin connected to the I<sup>2</sup>C-bus is floating and does not disturb the I<sup>2</sup>C lines. Open-drain configuration applies to all functions on this pin.
- [5] Pad provides digital I/O and USB functions. It is designed in accordance with the USB specification, revision 2.0 (Full-speed and Low-speed mode only).
- [6] 5 V tolerant pad with 10 ns glitch filter providing digital I/O functions with TTL levels and hysteresis.
- [7] This pin has no built-in pull-up and no built-in pull-down resistor.
- [8] This pin has a built-in pull-up resistor.
- [9] 5 V tolerant pad with 20 ns glitch filter providing digital I/O function with TTL levels and hysteresis.
- [10] Pad provides special analog functionality.
- [11] When the main oscillator is not used, connect XTAL1 and XTAL2 as follows: XTAL1 can be left floating or can be grounded (grounding is preferred to reduce susceptibility to noise). XTAL2 should be left floating.
- $\left[ 12\right] \,$  If the RTC is not used, these pins can be left floating.
- [13] Pad provides special analog functionality.
- [14] Pad provides special analog functionality.
- [15] Pad provides special analog functionality.
- [16] Pad provides special analog functionality.
- [17] Pad provides special analog functionality.

## 7. Functional description

#### 7.1 Architectural overview

The LPC2361/2362 microcontroller consists of an ARM7TDMI-S CPU with emulation support, the ARM7 local bus for closely coupled, high-speed access to the majority of on-chip memory, the AMBA AHB interfacing to high-speed on-chip peripherals, and the AMBA APB for connection to other on-chip peripheral functions. The microcontroller permanently configures the ARM7TDMI-S processor for little-endian byte order.

The LPC2362 implements two AHBs in order to allow the Ethernet block to operate without interference caused by other system activity. The primary AHB, referred to as AHB1, includes the VIC and GPDMA controller.

The second AHB, referred to as AHB2, includes only the Ethernet block and an associated 16 kB SRAM. In addition, a bus bridge is provided that allows the secondary AHB to be a bus master on AHB1, allowing expansion of Ethernet buffer space into off-chip memory or unused space in memory residing on AHB1.

In summary, bus masters with access to AHB1 are the ARM7 itself, the GPDMA function, and the Ethernet block (via the bus bridge from AHB2). Bus masters with access to AHB2 are the ARM7 and the Ethernet block.

AHB peripherals are allocated a 2 MB range of addresses at the very top of the 4 GB ARM memory space. Each AHB peripheral is allocated a 16 kB address space within the AHB address space. Lower speed peripheral functions are connected to the APB. The AHB to APB bridge interfaces the APB to the AHB. APB peripherals are also allocated a 2 MB range of addresses, beginning at the 3.5 GB address point. Each APB peripheral is allocated a 16 kB address space.

#### 7.14 UARTs

The LPC2361/2362 each contain four UARTs. In addition to standard transmit and receive data lines, UART1 also provides a full modem control handshake interface.

The UARTs include a fractional baud rate generator. Standard baud rates such as 115200 Bd can be achieved with any crystal frequency above 2 MHz.

#### 7.14.1 Features

- 16 B Receive and Transmit FIFOs.
- Register locations conform to 16C550 industry standard.
- Receiver FIFO trigger points at 1 B, 4 B, 8 B, and 14 B.
- Built-in fractional baud rate generator covering wide range of baud rates without a need for external crystals of particular values.
- Fractional divider for baud rate control, auto baud capabilities and FIFO control mechanism that enables software flow control implementation.
- UART1 equipped with standard modem interface signals. This module also provides full support for hardware flow control (auto-CTS/RTS).
- UART3 includes an IrDA mode to support infrared communication.

#### 7.15 SPI serial I/O controller

The LPC2361/2362 each contain one SPI controller. SPI is a full duplex serial interface designed to handle multiple masters and slaves connected to a given bus. Only a single master and a single slave can communicate on the interface during a given data transfer. During a data transfer the master always sends 8 bits to 16 bits of data to the slave, and the slave always sends 8 bits to 16 bits of data to the master.

#### 7.15.1 Features

- Compliant with SPI specification
- Synchronous, serial, full duplex communication
- Combined SPI master and slave
- Maximum data bit rate of one eighth of the input clock rate
- 8 bits to 16 bits per transfer

#### 7.16 SSP serial I/O controller

The LPC2361/2362 each contain two SSP controllers. The SSP controller is capable of operation on a SPI, 4-wire SSI, or Microwire bus. It can interact with multiple masters and slaves on the bus. Only a single master and a single slave can communicate on the bus during a given data transfer. The SSP supports full duplex transfers, with frames of 4 bits to 16 bits of data flowing from the master to the slave and from the slave to the master. In practice, often only one of these data flows carries meaningful data.

#### 7.16.1 Features

• Compatible with Motorola SPI, 4-wire Texas Instruments SSI, and National Semiconductor Microwire buses

- Match register updates are synchronized with pulse outputs to prevent generation of erroneous pulses. Software must 'release' new match values before they can become effective.
- May be used as a standard timer if the PWM mode is not enabled.
- A 32-bit Timer/Counter with a programmable 32-bit Prescaler.

#### 7.21 Watchdog timer

The purpose of the watchdog is to reset the microcontroller within a reasonable amount of time if it enters an erroneous state. When enabled, the watchdog will generate a system reset if the user program fails to 'feed' (or reload) the watchdog within a predetermined amount of time.

#### 7.21.1 Features

- Internally resets chip if not periodically reloaded.
- Debug mode.
- Enabled by software but requires a hardware reset or a watchdog reset/interrupt to be disabled.
- Incorrect/Incomplete feed sequence causes reset/interrupt if enabled.
- Flag to indicate watchdog reset.
- Programmable 32-bit timer with internal prescaler.
- Selectable time period from  $(T_{cy(WDCLK)} \times 256 \times 4)$  to  $(T_{cy(WDCLK)} \times 2^{32} \times 4)$  in multiples of  $T_{cy(WDCLK)} \times 4$ .
- The Watchdog Clock (WDCLK) source can be selected from the RTC clock, the Internal RC oscillator (IRC), or the APB peripheral clock. This gives a wide range of potential timing choices of watchdog operation under different power reduction conditions. It also provides the ability to run the WDT from an entirely internal source that is not dependent on an external crystal and its associated components and wiring, for increased reliability.

### 7.22 RTC and battery RAM

The RTC is a set of counters for measuring time when system power is on, and optionally when it is off. It uses little power in Power-down and Deep power-down modes. On the LPC2361/2362, the RTC can be clocked by a separate 32.768 kHz oscillator, or by a programmable prescale divider based on the APB clock. Also, the RTC is powered by its own power supply pin, VBAT, which can be connected to a battery or to the same 3.3 V supply used by the rest of the device.

The VBAT pin supplies power only to the RTC and the battery RAM. These two functions require a minimum of power to operate, which can be supplied by an external battery.

#### 7.22.1 Features

- Measures the passage of time to maintain a calendar and clock.
- Ultra low power design to support battery powered systems.
- Provides Seconds, Minutes, Hours, Day of Month, Month, Year, Day of Week, and Day of Year.

- Dedicated 32 kHz oscillator or programmable prescaler from APB clock.
- Dedicated power supply pin can be connected to a battery or to the main 3.3 V.
- Periodic interrupts can be generated from increments of any field of the time registers, and selected fractional second values.
- 2 kB data SRAM powered by VBAT.
- RTC and battery RAM power supply is isolated from the rest of the chip.

#### 7.23 Clocking and power control

#### 7.23.1 Crystal oscillators

The LPC2361/2362 includes three independent oscillators. These are the Main Oscillator, the Internal RC oscillator, and the RTC oscillator. Each oscillator can be used for more than one purpose as required in a particular application. Any of the three clock sources can be chosen by software to drive the PLL and ultimately the CPU.

Following reset, the LPC2361/2362 will operate from the Internal RC oscillator until switched by software. This allows systems to operate without any external crystal and the bootloader code to operate at a known frequency.

#### 7.23.1.1 Internal RC oscillator

The IRC may be used as the clock source for the WDT, and/or as the clock that drives the PLL and subsequently the CPU. The nominal IRC frequency is 4 MHz. The IRC is trimmed to 1 % accuracy.

Upon power-up or any chip reset, the LPC2361/2362 uses the IRC as the clock source. Software may later switch to one of the other available clock sources.

#### 7.23.1.2 Main oscillator

The main oscillator can be used as the clock source for the CPU, with or without using the PLL. The main oscillator operates at frequencies of 1 MHz to 25 MHz. This frequency can be boosted to a higher frequency, up to the maximum CPU operating frequency, by the PLL. The clock selected as the PLL input is PLLCLKIN. The ARM processor clock frequency is referred to as CCLK elsewhere in this document. The frequencies of PLLCLKIN and CCLK are the same value unless the PLL is active and connected. The clock frequency for each peripheral can be selected individually and is referred to as PCLK. Refer to Section 7.23.2 for additional information.

#### 7.23.1.3 RTC oscillator

The RTC oscillator can be used as the clock source for the RTC and/or the WDT. Also, the RTC oscillator can be used to drive the PLL and the CPU.

#### 7.23.2 PLL

The PLL accepts an input clock frequency in the range of 32 kHz to 25 MHz. The input frequency is multiplied up to a high frequency, then divided down to provide the actual clock used by the CPU and the USB block.

The PLL input, in the range of 32 kHz to 25 MHz, may initially be divided down by a value 'N', which may be in the range of 1 to 256. This input division provides a wide range of output frequencies from the same input frequency.

Following the PLL input divider is the PLL multiplier. This can multiply the input divider output through the use of a Current Controlled Oscillator (CCO) by a value 'M', in the range of 1 through 32768. The resulting frequency must be in the range of 275 MHz to 550 MHz. The multiplier works by dividing the CCO output by the value of M, then using a phase-frequency detector to compare the divided CCO output to the multiplier input. The error value is used to adjust the CCO frequency.

The PLL is turned off and bypassed following a chip Reset and by entering Power-down mode. PLL is enabled by software only. The program must configure and activate the PLL, wait for the PLL to Lock, then connect to the PLL as a clock source.

#### 7.23.3 Wake-up timer

The LPC2361/2362 begins operation at power-up and when awakened from Power-down and Deep power-down modes by using the 4 MHz IRC oscillator as the clock source. This allows chip operation to resume quickly. If the main oscillator or the PLL is needed by the application, software will need to enable these features and wait for them to stabilize before they are used as a clock source.

When the main oscillator is initially activated, the wake-up timer allows software to ensure that the main oscillator is fully functional before the processor uses it as a clock source and starts to execute instructions. This is important at power-on, all types of Reset, and whenever any of the aforementioned functions are turned off for any reason. Since the oscillator and other functions are turned off during Power-down and Deep power-down modes, any wake-up of the processor from Power-down modes makes use of the wake-up timer.

The wake-up timer monitors the crystal oscillator to check whether it is safe to begin code execution. When power is applied to the chip, or when some event caused the chip to exit Power-down mode, some time is required for the oscillator to produce a signal of sufficient amplitude to drive the clock logic. The amount of time depends on many factors, including the rate of  $V_{DD(3V3)}$  ramp (in the case of power-on), the type of crystal and its electrical characteristics (if a quartz crystal is used), as well as any other external circuitry (e.g., capacitors), and the characteristics of the oscillator itself under the existing ambient conditions.

#### 7.23.4 Power control

The LPC2361/2362 supports a variety of power control features. There are four special modes of processor power reduction: Idle mode, Sleep mode, Power-down mode, and Deep power-down mode. The CPU clock rate may also be controlled as needed by changing clock sources, reconfiguring PLL values, and/or altering the CPU clock divider value. This allows a trade-off of power versus processing speed based on application requirements. In addition, Peripheral Power Control allows shutting down the clocks to individual on-chip peripherals, allowing fine tuning of power consumption by eliminating all dynamic power use in any peripherals that are not required for the application. Each of the peripherals has its own clock divider which provides even better power control.

The LPC2361/2362 also implements a separate power domain in order to allow turning off power to the bulk of the device while maintaining operation of the RTC and a small SRAM, referred to as the battery RAM.

While in Deep power-down mode, external device power may be removed. In this case, the LPC2361/2362 will start up when external power is restored.

Essential data may be retained through Deep power-down mode (or through complete powering off of the chip) by storing data in the Battery RAM, as long as the external power to the VBAT pin is maintained.

#### 7.23.4.5 Power domains

The LPC2361/2362 provides two independent power domains that allow the bulk of the device to have power removed while maintaining operation of the RTC and the battery RAM.

On the LPC2361/2362, I/O pads are powered by the 3.3 V ( $V_{DD(3V3)}$ ) pins, while the  $V_{DD(DCDC)(3V3)}$  pin powers the on-chip DC-to-DC converter which in turn provides power to the CPU and most of the peripherals.

Depending on the LPC2361/2362 application, a design can use two power options to manage power consumption.

The first option assumes that power consumption is not a concern and the design ties the  $V_{DD(3V3)}$  and  $V_{DD(DCDC)(3V3)}$  pins together. This approach requires only one 3.3 V power supply for both pads, the CPU, and peripherals. While this solution is simple, it does not support powering down the I/O pad ring "on the fly" while keeping the CPU and peripherals alive.

The second option uses two power supplies; a 3.3 V supply for the I/O pads ( $V_{DD(3V3)}$ ) and a dedicated 3.3 V supply for the CPU ( $V_{DD(DCDC)(3V3)}$ ). Having the on-chip DC-to-DC converter powered independently from the I/O pad ring enables shutting down of the I/O pad power supply "on the fly", while the CPU and peripherals stay active.

The VBAT pin supplies power only to the RTC and the battery RAM. These two functions require a minimum of power to operate, which can be supplied by an external battery. When the CPU and the rest of chip functions are stopped and power removed, the RTC can supply an alarm output that may be used by external hardware to restore chip power and resume operation.

#### 7.24 System control

#### 7.24.1 Reset

Reset has four sources on the LPC2361/2362: the RESET pin, the watchdog reset, power-on reset, and the BrownOut Detection (BOD) circuit. The RESET pin is a Schmitt trigger input pin. Assertion of chip Reset by any source, once the operating voltage attains a usable level, starts the wake-up timer (see description in Section 7.23.3 "Wake-up timer"), causing reset to remain asserted until the external Reset is de-asserted, the oscillator is running, a fixed number of clocks have passed, and the flash controller has completed its initialization.

When the internal Reset is removed, the processor begins executing at address 0, which is initially the Reset vector mapped from the Boot Block. At that point, all of the processor and peripheral registers have been initialized to predetermined values.

outputs information about processor execution to a trace port. A software debugger allows configuration of the ETM using a JTAG interface and displays the trace information that has been captured.

The ETM is connected directly to the ARM core and not to the main AMBA system bus. It compresses the trace information and exports it through a narrow trace port. An external Trace Port Analyzer captures the trace information under software debugger control. The trace port can broadcast the Instruction trace information. Instruction trace (or PC trace) shows the flow of execution of the processor and provides a list of all the instructions that were executed. Instruction trace is significantly compressed by only broadcasting branch addresses as well as a set of status signals that indicate the pipeline status on a cycle by cycle basis. Trace information generation can be controlled by selecting the trigger resource. Trigger resources include address comparators, counters and sequencers. Since trace information is compressed the software debugger requires a static image of the code being executed. Self-modifying code can not be traced because of this restriction.

#### 7.25.3 RealMonitor

RealMonitor is a configurable software module, developed by ARM Inc., which enables real-time debug. It is a lightweight debug monitor that runs in the background while users debug their foreground application. It communicates with the host using the DCC, which is present in the EmbeddedICE logic. The LPC2361/2362 contain a specific configuration of RealMonitor software programmed into the on-chip ROM memory.

#### Table 7. Static characteristics ...continued

 $T_{amb} = -40$  °C to +85 °C for commercial applications, unless otherwise specified.

| Symbol                       | Parameter                                  | Conditions                                                                                               |                         | Min                           | Typ[1]                   | Max                     | Unit |
|------------------------------|--------------------------------------------|----------------------------------------------------------------------------------------------------------|-------------------------|-------------------------------|--------------------------|-------------------------|------|
| I <sub>latch</sub>           | I/O latch-up current                       | -(0.5V <sub>DD(3V3)</sub> ) < V <sub>I</sub> <<br>(1.5V <sub>DD(3V3)</sub> );<br>T <sub>i</sub> < 125 °C |                         | -                             | -                        | 100                     | mA   |
| VI                           | input voltage                              | pin configured to provide<br>a digital function                                                          | <u>[5][6]</u><br>[7][8] | 0                             | -                        | 5.5                     | V    |
| Vo                           | output voltage                             | output active                                                                                            |                         | 0                             | -                        | V <sub>DD(3V3)</sub>    | V    |
| V <sub>IH</sub>              | HIGH-level input voltage                   |                                                                                                          |                         | 2.0                           | -                        | -                       | V    |
| VIL                          | LOW-level input voltage                    |                                                                                                          |                         | -                             | -                        | 0.8                     | V    |
| V <sub>hys</sub>             | hysteresis voltage                         |                                                                                                          |                         | 0.4                           | -                        | -                       | V    |
| V <sub>OH</sub>              | HIGH-level output voltage                  | $I_{OH} = -4 \text{ mA}$                                                                                 | [9]                     | V <sub>DD(3V3)</sub> -<br>0.4 | -                        | -                       | V    |
| V <sub>OL</sub>              | LOW-level output voltage                   | $I_{OL} = -4 \text{ mA}$                                                                                 | [9]                     | -                             | -                        | 0.4                     | V    |
| I <sub>OH</sub>              | HIGH-level output<br>current               | $V_{OH} = V_{DD(3V3)} - 0.4 V$                                                                           | [9]                     | -4                            | -                        | -                       | mA   |
| I <sub>OL</sub>              | LOW-level output current                   | V <sub>OL</sub> = 0.4 V                                                                                  | [9]                     | 4                             | -                        | -                       | mA   |
| I <sub>OHS</sub>             | HIGH-level short-circuit<br>output current | V <sub>OH</sub> = 0 V                                                                                    | <u>[10]</u>             | -                             | -                        | -45                     | mA   |
| I <sub>OLS</sub>             | LOW-level short-circuit<br>output current  | $V_{OL} = V_{DDA}$                                                                                       | <u>[10]</u>             | -                             | -                        | 50                      | mA   |
| I <sub>pd</sub>              | pull-down current                          | V <sub>I</sub> = 5 V                                                                                     | [11]                    | 10                            | 50                       | 150                     | μΑ   |
| l <sub>pu</sub>              | pull-up current                            | $V_I = 0 V$                                                                                              |                         | –15                           | -50                      | -85                     | μΑ   |
|                              |                                            | $V_{DD(3V3)} < V_{I} < 5 V$                                                                              | [11]                    | 0                             | 0                        | 0                       | μΑ   |
| I <sup>2</sup> C-bus pins (P | 0[27] and P0[28])                          |                                                                                                          |                         |                               |                          |                         |      |
| V <sub>IH</sub>              | HIGH-level input voltage                   |                                                                                                          |                         | 0.7V <sub>DD(3V3)</sub>       | -                        | -                       | V    |
| VIL                          | LOW-level input voltage                    |                                                                                                          |                         | -                             | -                        | 0.3V <sub>DD(3V3)</sub> | V    |
| V <sub>hys</sub>             | hysteresis voltage                         |                                                                                                          |                         | -                             | 0.05V <sub>DD(3V3)</sub> | -                       | V    |
| V <sub>OL</sub>              | LOW-level output voltage                   | I <sub>OLS</sub> = 3 mA                                                                                  | [9]                     | -                             | -                        | 0.4                     | V    |
| ILI                          | input leakage current                      | $V_{I} = V_{DD(3V3)}$                                                                                    | [12]                    | -                             | 2                        | 4                       | μΑ   |
|                              |                                            | V <sub>I</sub> = 5 V                                                                                     |                         | -                             | 10                       | 22                      | μΑ   |
| Oscillator pins              |                                            |                                                                                                          |                         |                               |                          |                         |      |
| V <sub>i(XTAL1)</sub>        | input voltage on pin<br>XTAL1              |                                                                                                          |                         | -0.5                          | 1.8                      | 1.95                    | V    |
| V <sub>o(XTAL2)</sub>        | output voltage on pin<br>XTAL2             |                                                                                                          |                         | -0.5                          | 1.8                      | 1.95                    | V    |
| V <sub>i(RTCX1)</sub>        | input voltage on pin<br>RTCX1              |                                                                                                          |                         | -0.5                          | 1.8                      | 1.95                    | V    |
| V <sub>o(RTCX2)</sub>        | output voltage on pin<br>RTCX2             |                                                                                                          |                         | -0.5                          | 1.8                      | 1.95                    | V    |

Single-chip 16-bit/32-bit MCU

| Symbol                | Parameter                                                                   | Conditions                                           | Min            | Typ <u>[1]</u> | Max  | Unit |
|-----------------------|-----------------------------------------------------------------------------|------------------------------------------------------|----------------|----------------|------|------|
| USB pins              |                                                                             |                                                      |                |                |      |      |
| l <sub>oz</sub>       | OFF-state output<br>current                                                 | 0 V < V <sub>I</sub> < 3.3 V                         | -              | -              | ±10  | μA   |
| V <sub>BUS</sub>      | bus supply voltage                                                          |                                                      | -              | -              | 5.25 | V    |
| V <sub>DI</sub>       | differential input sensitivity voltage                                      | (D+) – (D–)                                          | 0.2            | -              | -    | V    |
| V <sub>CM</sub>       | differential common mode voltage range                                      | includes V <sub>DI</sub> range                       | 0.8            | -              | 2.5  | V    |
| V <sub>th(rs)se</sub> | single-ended receiver<br>switching threshold<br>voltage                     |                                                      | 0.8            | -              | 2.0  | V    |
| V <sub>OL</sub>       | LOW-level output<br>voltage for<br>low-/full-speed                          | $R_L$ of 1.5 k $\Omega$ to 3.6 V                     | -              | -              | 0.18 | V    |
| V <sub>OH</sub>       | HIGH-level output<br>voltage (driven) for<br>low-/full-speed                | $R_L$ of 15 k $\Omega$ to GND                        | 2.8            | -              | 3.5  | V    |
| C <sub>trans</sub>    | transceiver capacitance                                                     | pin to GND                                           | -              | -              | 20   | pF   |
| Z <sub>DRV</sub>      | driver output<br>impedance for driver<br>which is not high-speed<br>capable | with 33 $\Omega$ series resistor; steady state drive | <u>[13]</u> 36 | -              | 44.1 | Ω    |

#### Table 7. Static characteristics ...continued

 $T_{amb} = -40 \, \,^{\circ}\text{C}$  to +85  $\,^{\circ}\text{C}$  for commercial applications, unless otherwise specified.

[1] Typical ratings are not guaranteed. The values listed are at room temperature (25 °C), nominal supply voltages.

[2] The RTC typically fails when  $V_{i(VBAT)}$  drops below 1.6 V.

 $\label{eq:VDD} [3] \quad V_{DD(DCDC)(3V3)} = 3.3 \ \text{V}; \ V_{DD(3V3)} = 3.3 \ \text{V}; \ V_{i(VBAT)} = 3.3 \ \text{V}; \ T_{amb} = 25 \ ^{\circ}\text{C}.$ 

[4] On pin VBAT.

[5] Including voltage on outputs in 3-state mode.

[6]  $V_{DD(3V3)}$  supply voltages must be present.

[7] 3-state outputs go into 3-state mode when  $V_{DD(3V3)}$  is grounded.

[8] Please also see the errata note mentioned in errata sheet.

[9] Accounts for 100 mV voltage drop in all supply lines.

[10] Allowed as long as the current limit does not exceed the maximum current allowed by the device.

[11] Minimum condition for  $V_{\rm I}$  = 4.5 V, maximum condition for  $V_{\rm I}$  = 5.5 V.

[12] To  $V_{\text{SS}}.$ 

[13] Includes external resistors of 33  $\Omega\pm$  1 % on D+ and D–.

Single-chip 16-bit/32-bit MCU



### 10.1 Power-down mode



Single-chip 16-bit/32-bit MCU





Product data sheet

Single-chip 16-bit/32-bit MCU



### 10.3 Electrical pin characteristics



Product data sheet

### 11. Dynamic characteristics

#### Table 8. Dynamic characteristics

 $T_{amb} = -40$  °C to +85 °C for commercial applications;  $V_{DD(3V3)}$  over specified ranges.[1]

| Symbol                        | Parameter            | Conditions                                                                        | Min                             | Typ[2] | Max  | Unit |
|-------------------------------|----------------------|-----------------------------------------------------------------------------------|---------------------------------|--------|------|------|
| ARM processor                 | clock frequency      |                                                                                   |                                 |        |      |      |
| f <sub>oper</sub>             | operating frequency  | CCLK; -40 °C to +85 °C                                                            | 1                               | -      | 72   | MHz  |
|                               |                      | IRC; -40 °C to +85 °C                                                             | 3.96                            | 4      | 4.04 | MHz  |
| External clock                |                      |                                                                                   |                                 |        |      |      |
| f <sub>osc</sub>              | oscillator frequency |                                                                                   | 1                               | -      | 25   | MHz  |
| T <sub>cy(clk)</sub>          | clock cycle time     |                                                                                   | 40                              | -      | 1000 | ns   |
| t <sub>CHCX</sub>             | clock HIGH time      |                                                                                   | $T_{\text{cy(clk)}} \times 0.4$ | -      | -    | ns   |
| t <sub>CLCX</sub>             | clock LOW time       |                                                                                   | $T_{\text{cy(clk)}} \times 0.4$ | -      | -    | ns   |
| t <sub>CLCH</sub>             | clock rise time      |                                                                                   | -                               | -      | 5    | ns   |
| t <sub>CHCL</sub>             | clock fall time      |                                                                                   | -                               | -      | 5    | ns   |
| I <sup>2</sup> C-bus pins (PC | [27] and P0[28])     |                                                                                   |                                 |        |      |      |
| t <sub>f(0)</sub>             | output fall time     | V <sub>IH</sub> to V <sub>IL</sub>                                                | $20 + 0.1 \times C_b^{[3]}$     | -      | -    | ns   |
| SSP interface                 |                      |                                                                                   |                                 |        |      |      |
| $t_{su(SPI\_MISO)}$           | SPI_MISO set-up time | T <sub>amb</sub> = 25 °C; measured<br>in SPI Master mode; see<br><u>Figure 14</u> | -                               | 11     | -    | ns   |

[1] Parameters are valid over operating temperature range unless otherwise specified.

- [2] Typical ratings are not guaranteed. The values listed are at room temperature (25 °C), nominal supply voltages.
- [3] Bus capacitance  $C_b$  in pF, from 10 pF to 400 pF.



#### 11.4 Flash memory

#### Table 12. Dynamic characteristics of flash

 $T_{amb} = -40 \text{ }^{\circ}\text{C}$  to +85  $^{\circ}\text{C}$ , unless otherwise specified;  $V_{DD(3V3)} = 3.0 \text{ V}$  to 3.6 V; all voltages are measured with respect to ground.

| Symbol            | Parameter        | Conditions                                |     | Min   | Тур    | Мах  | Unit   |
|-------------------|------------------|-------------------------------------------|-----|-------|--------|------|--------|
| N <sub>endu</sub> | endurance        |                                           | [1] | 10000 | 100000 | -    | cycles |
| t <sub>ret</sub>  | retention time   | powered; < 100 cycles                     | [2] | 10    | -      | -    | years  |
|                   |                  | unpowered; < 100 cycles                   |     | 20    | -      | -    | years  |
| t <sub>er</sub>   | erase time       | sector or multiple<br>consecutive sectors |     | 95    | 100    | 105  | ms     |
| t <sub>prog</sub> | programming time |                                           | [2] | 0.95  | 1      | 1.05 | ms     |

[1] Number of program/erase cycles.

[2] Programming times are given for writing 256 bytes from RAM to the flash. Data must be written to the flash in blocks of 256 bytes.



#### 11.5 Timing

## 17. Revision history

| Table 19. Revision history                                   |                                                          |                                                      |                                |                       |  |  |  |
|--------------------------------------------------------------|----------------------------------------------------------|------------------------------------------------------|--------------------------------|-----------------------|--|--|--|
| Document ID                                                  | Release date                                             | Data sheet status                                    | Change notice                  | Supersedes            |  |  |  |
| LPC2361_62 v.5.1                                             | 20131015                                                 | Product data sheet                                   | -                              | LPC2361_62 v.5        |  |  |  |
| Modifications:                                               | Table 3 "Pin de                                          | escription", Table note 6: Cha                       | nged glitch filter spec        | c from 5 ns to 10 ns. |  |  |  |
|                                                              | <ul> <li>Table 8 "Dynar</li> </ul>                       | mic characteristics": Changed                        | min clock cycle time           | e from 42 to 40.      |  |  |  |
| LPC2361_62 v.5                                               | 20111025                                                 | Product data sheet                                   | -                              | LPC2361_62 v.4        |  |  |  |
| Modifications:                                               | • Table 3:                                               |                                                      |                                |                       |  |  |  |
|                                                              | <ul> <li>Updated de</li> </ul>                           | escription for USB_UP_LED.                           |                                |                       |  |  |  |
| <ul> <li>Added Table note 7 for TCK and TDO pins.</li> </ul> |                                                          |                                                      |                                |                       |  |  |  |
|                                                              | <ul> <li>Added Tabl</li> </ul>                           | e note 8 for TMS, TDI, TRST                          | , and RTCK pins.               |                       |  |  |  |
|                                                              | <ul> <li>Added Tabl</li> </ul>                           | e note 12 for RTCX1 and RT                           | CX2 pins.                      |                       |  |  |  |
|                                                              | • Table 4:                                               |                                                      |                                |                       |  |  |  |
|                                                              | <ul> <li>Added "non</li> </ul>                           | perating" to conditions column of T <sub>stg</sub> . |                                |                       |  |  |  |
|                                                              | <ul> <li>Updated sto</li> </ul>                          | orage temperature minimum/                           | maximum to -65/+15             | 50.                   |  |  |  |
|                                                              | <ul> <li>Updated Ta</li> </ul>                           | able note 5.                                         |                                |                       |  |  |  |
|                                                              | <ul> <li>Table 7: Chang</li> </ul>                       | ged V <sub>hys</sub> typical value from 0.           | $5V_{DD(3V3)}$ to $0.05V_{DD}$ | (3V3) <b>·</b>        |  |  |  |
|                                                              | <ul> <li>Table 12: Upda</li> </ul>                       | ated table.                                          |                                |                       |  |  |  |
|                                                              | <ul> <li>Section 14.2: 0</li> </ul>                      | Changed section title and upd                        | lated contents.                |                       |  |  |  |
|                                                              | <ul> <li>Section 14.4: 0</li> </ul>                      | Changed section title.                               |                                |                       |  |  |  |
|                                                              | Added:                                                   |                                                      |                                |                       |  |  |  |
|                                                              | <ul> <li>Section 9 "Thermal characteristics".</li> </ul> |                                                      |                                |                       |  |  |  |
|                                                              | - Section 10.                                            | 3 "Electrical pin characteristic                     | S".                            |                       |  |  |  |
|                                                              | <ul> <li>Section 11.1 "Internal oscillators".</li> </ul> |                                                      |                                |                       |  |  |  |
|                                                              | - Section 11.                                            | 2 "I/O pins".                                        |                                |                       |  |  |  |
|                                                              | - Section 14.                                            | 5 "RIU 32 KHZ OSCIIIator com                         | iponent selection"             |                       |  |  |  |
|                                                              | - Section 14.                                            | 5 Standard I/O pin configura                         | tion                           |                       |  |  |  |
|                                                              | - Section 14.                                            | 6 "Reset pin configuration".                         |                                | 1000004 00 0          |  |  |  |
| LPC2361_62 V.4                                               | 20100304                                                 | Product data sheet                                   | -                              | LPC2361_62 v.3        |  |  |  |

### **NXP Semiconductors**

### Single-chip 16-bit/32-bit MCU

| Document ID    | Release date                                                           | Data sheet status                                                                                                               | Change notice       | Supersedes     |  |  |  |  |
|----------------|------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|---------------------|----------------|--|--|--|--|
| LPC2361_62 v.3 | 20081111                                                               | Product data sheet                                                                                                              | -                   | LPC2361_62 v.2 |  |  |  |  |
| Modifications: | <ul> <li>Figure 3: cor</li> </ul>                                      | Figure 3: corrected memory map.                                                                                                 |                     |                |  |  |  |  |
| LPC2361_62 v.2 | 20081016                                                               | Product data sheet                                                                                                              | -                   | LPC2361_62 v.1 |  |  |  |  |
| Modifications: | <ul> <li>Clarify Ether</li> </ul>                                      | Clarify Ethernet availability between devices throughout data sheet.                                                            |                     |                |  |  |  |  |
|                | <ul> <li>Section 2 an</li> </ul>                                       | <ul> <li>Section 2 and Section 7.3: clarify SRAM size difference between devices.</li> </ul>                                    |                     |                |  |  |  |  |
|                | <ul> <li>Table 2: add<br/>landscape to</li> </ul>                      | <ul> <li>Table 2: add table note to clarify Ethernet SRAM usage, changed orientation from<br/>landscape to portrait.</li> </ul> |                     |                |  |  |  |  |
|                | <ul> <li>Table 5: rem</li> </ul>                                       | oved table note "Includes ex                                                                                                    | ternal resistors ". |                |  |  |  |  |
|                | <ul> <li>Table 5: rem</li> </ul>                                       | oved row R <sub>pu</sub> .                                                                                                      |                     |                |  |  |  |  |
|                | <ul> <li>Table 5: V<sub>I</sub>, a</li> </ul>                          | added Table note 6.                                                                                                             |                     |                |  |  |  |  |
|                | <ul> <li>Table 5: V<sub>hys</sub></li> </ul>                           | , moved 0.4 from Typ to Min                                                                                                     | column.             |                |  |  |  |  |
|                | • Table 5: I <sub>OHS</sub> , I <sub>OLS</sub> , updated Table note 8. |                                                                                                                                 |                     |                |  |  |  |  |
|                | <ul> <li>Figure 6: ren</li> </ul>                                      | noved figure note row "V <sub>DD</sub> =                                                                                        | = 1.8 V".           |                |  |  |  |  |
| LPC2361_62 v.1 | 20080804                                                               | Product data sheet                                                                                                              | -                   | -              |  |  |  |  |

#### Table 19. Revision history ...continued