

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFl

| Product Status             | Active                                                                          |
|----------------------------|---------------------------------------------------------------------------------|
| Core Processor             | PIC                                                                             |
| Core Size                  | 16-Bit                                                                          |
| Speed                      | 40 MIPs                                                                         |
| Connectivity               | I <sup>2</sup> C, IrDA, LINbus, SPI, UART/USART                                 |
| Peripherals                | Brown-out Detect/Reset, DMA, POR, PWM, WDT                                      |
| Number of I/O              | 53                                                                              |
| Program Memory Size        | 128KB (43K x 24)                                                                |
| Program Memory Type        | FLASH                                                                           |
| EEPROM Size                | -                                                                               |
| RAM Size                   | 8K x 8                                                                          |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 3.6V                                                                       |
| Data Converters            | A/D 18x10b/12b                                                                  |
| Oscillator Type            | Internal                                                                        |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                              |
| Mounting Type              | Surface Mount                                                                   |
| Package / Case             | 64-TQFP                                                                         |
| Supplier Device Package    | 64-TQFP (10x10)                                                                 |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic24hj128gp206a-e-pt |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



### TABLE 4-15: ADC1 REGISTER MAP

| File Name               | Addr          | Bit 15 | Bit 14   | Bit 13 | Bit 12  | Bit 11 | Bit 10    | Bit 9   | Bit 8    | Bit 7      | Bit 6     | Bit 5  | Bit 4  | Bit 3   | Bit 2     | Bit 1    | Bit 0   | All<br>Resets |
|-------------------------|---------------|--------|----------|--------|---------|--------|-----------|---------|----------|------------|-----------|--------|--------|---------|-----------|----------|---------|---------------|
| ADC1BUF0                | 0300          |        |          |        |         |        |           |         | ADC Data | a Buffer 0 |           |        |        |         |           |          |         | xxxx          |
| AD1CON1                 | 0320          | ADON   | _        | ADSIDL | ADDMABM | _      | AD12B     | FOR     | M<1:0>   |            | SSRC<2:0> | >      | _      | SIMSAM  | ASAM      | SAMP     | DONE    | 0000          |
| AD1CON2                 | 0322          |        | VCFG<2:0 | >      | —       | _      | CSCNA     | CHP     | S<1:0>   | BUFS       | —         |        | SMPI   | <3:0>   |           | BUFM     | ALTS    | 0000          |
| AD1CON3                 | 0324          | ADRC   | —        | —      |         | S      | SAMC<4:0> | •       |          |            |           |        | ADCS   | \$<7:0> |           |          |         | 0000          |
| AD1CHS123               | 0326          | —      | —        | —      | —       | —      | CH123     | NB<1:0> | CH123SB  |            | —         | —      | —      | —       | CH123     | NA<1:0>  | CH123SA | 0000          |
| AD1CHS0                 | 0328          | CH0NB  | —        | —      |         | С      | H0SB<4:0  | >       |          | CH0NA      | _         | —      |        | (       | CH0SA<4:( | )>       |         | 0000          |
| AD1PCFGH <sup>(1)</sup> | 032A          | PCFG31 | PCFG30   | PCFG29 | PCFG28  | PCFG27 | PCFG26    | PCFG25  | PCFG24   | PCFG23     | PCFG22    | PCFG21 | PCFG20 | PCFG19  | PCFG18    | PCFG17   | PCFG16  | 0000          |
| AD1PCFGL                | 032C          | PCFG15 | PCFG14   | PCFG13 | PCFG12  | PCFG11 | PCFG10    | PCFG9   | PCFG8    | PCFG7      | PCFG6     | PCFG5  | PCFG4  | PCFG3   | PCFG2     | PCFG1    | PCFG0   | 0000          |
| AD1CSSH(1)              | 032E          | CSS31  | CSS30    | CSS29  | CSS28   | CSS27  | CSS26     | CSS25   | CSS24    | CSS23      | CSS22     | CSS21  | CSS20  | CSS19   | CSS18     | CSS17    | CSS16   | 0000          |
| AD1CSSL                 | 0330          | CSS15  | CSS14    | CSS13  | CSS12   | CSS11  | CSS10     | CSS9    | CSS8     | CSS7       | CSS6      | CSS5   | CSS4   | CSS3    | CSS2      | CSS1     | CSS0    | 0000          |
| AD1CON4                 | 0332          | —      | —        | —      | _       | _      | —         | —       | _        | _          | _         | _      | —      | —       |           | DMABL<2: | 0>      | 0000          |
| Reserved                | 0334-<br>033E | _      | —        | —      | _       | —      | —         | —       | _        | _          | —         | —      | _      | _       | —         | —        | —       | 0000          |

Legend: x = unknown value on Reset, — = unimplemented, read as '0'. Reset values are shown in hexadecimal for PinHigh devices.

Note 1: Not all ANx inputs are available on all devices. See the device pin diagrams for available ANx inputs.

### TABLE 4-16: ADC2 REGISTER MAP

| File Name | Addr          | Bit 15 | Bit 14   | Bit 13 | Bit 12  | Bit 11 | Bit 10   | Bit 9   | Bit 8    | Bit 7    | Bit 6    | Bit 5 | Bit 4 | Bit 3  | Bit 2 | Bit 1   | Bit 0   | All<br>Resets |
|-----------|---------------|--------|----------|--------|---------|--------|----------|---------|----------|----------|----------|-------|-------|--------|-------|---------|---------|---------------|
| ADC2BUF0  | 0340          |        |          |        |         |        |          |         | ADC Data | Buffer 0 |          |       |       |        |       |         |         | xxxx          |
| AD2CON1   | 0360          | ADON   | _        | ADSIDL | ADDMABM | _      | AD12B    | FOR     | M<1:0>   |          | SSRC<2:0 | >     | _     | SIMSAM | ASAM  | SAMP    | DONE    | 0000          |
| AD2CON2   | 0362          |        | VCFG<2:0 | >      | _       | _      | CSCNA    | CHP     | S<1:0>   | BUFS     | _        |       | SMPI  | <3:0>  |       | BUFM    | ALTS    | 0000          |
| AD2CON3   | 0364          | ADRC   | —        | —      |         | S      | AMC<4:0> |         |          |          |          |       | ADC   | S<7:0> |       |         |         | 0000          |
| AD2CHS123 | 0366          | —      | —        | —      | —       | —      | CH123N   | NB<1:0> | CH123SB  | —        | —        | —     | —     | _      | CH123 | VA<1:0> | CH123SA | 0000          |
| AD2CHS0   | 0368          | CH0NB  | _        | —      | —       |        | CH0S     | B<3:0>  |          | CH0NA    | —        | —     | —     |        | CH05  | SA<3:0> |         | 0000          |
| Reserved  | 036A          | —      | —        | —      | —       | —      | —        | —       | _        | —        | —        | —     | —     | _      |       | —       | —       | 0000          |
| AD2PCFGL  | 036C          | PCFG15 | PCFG14   | PCFG13 | PCFG12  | PCFG11 | PCFG10   | PCFG9   | PCFG8    | PCFG7    | PCFG6    | PCFG5 | PCFG4 | PCFG3  | PCFG2 | PCFG1   | PCFG0   | 0000          |
| Reserved  | 036E          | —      | —        | —      | —       | —      | —        | —       | _        | —        | —        | —     | —     | _      |       | —       | —       | 0000          |
| AD2CSSL   | 0370          | CSS15  | CSS14    | CSS13  | CSS12   | CSS11  | CSS10    | CSS9    | CSS8     | CSS7     | CSS6     | CSS5  | CSS4  | CSS3   | CSS2  | CSS1    | CSS0    | 0000          |
| AD2CON4   | 0372          | —      | —        | —      | —       | —      | —        | —       | _        | —        | —        | —     | —     | _      |       | DMABL<2 | :0>     | 0000          |
| Reserved  | 0374-<br>037E |        | _        | _      | _       | _      | _        | _       | _        | _        | _        | _     |       | _      |       | _       | _       | 0000          |

Legend: x = unknown value on Reset, - = unimplemented, read as '0'. Reset values are shown in hexadecimal for PinHigh devices.

## 6.0 RESET

- Note 1: This data sheet summarizes the features of the PIC24HJXXXGPX06A/X08A/X10A family of devices. However, it is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to Section 8. "Reset" (DS70192) of the "dsPIC33F/PIC24H Family Reference Manual", which is available from the Microchip web site (www.microchip.com).
  - 2: Some registers and associated bits described in this section may not be available on all devices. Refer to **Section 4.0 "Memory Organization"** in this data sheet for device-specific register and bit information.

The Reset module combines all Reset sources and controls the device Master Reset Signal, SYSRST. The following is a list of device Reset sources:

- · POR: Power-on Reset
- · BOR: Brown-out Reset
- MCLR: Master Clear Pin Reset
- SWR: RESET Instruction
- WDT: Watchdog Timer Reset
- TRAPR: Trap Conflict Reset
- IOPUWR: Illegal Opcode and Uninitialized W Register Reset

A simplified block diagram of the Reset module is shown in Figure 6-1.

Any active source of Reset will make the SYSRST signal active. Many registers associated with the CPU and peripherals are forced to a known Reset state. Most registers are unaffected by a Reset; their status is unknown on POR and unchanged by all other Resets.

**Note:** Refer to the specific peripheral or CPU section of this data sheet for register Reset states.

All types of device Reset will set a corresponding status bit in the RCON register to indicate the type of Reset (see Register 6-1). A POR will clear all bits, except for the POR bit (RCON<0>), that are set. The user can set or clear any bit at any time during code execution. The RCON bits only serve as status bits. Setting a particular Reset status bit in software does not cause a device Reset to occur.

The RCON register also has other bits associated with the Watchdog Timer and device power-saving states. The function of these bits is discussed in other sections of this manual.

**Note:** The status bits in the RCON register should be cleared after they are read so that the next RCON register value after a device Reset will be meaningful.



### REGISTER 7-12: IEC2: INTERRUPT ENABLE CONTROL REGISTER 2

| R/W-0            | R/W-0                                  | U-0                               | R/W-0                     | R/W-0            | R/W-0            | R/W-0          | R/W-0            |  |  |  |  |
|------------------|----------------------------------------|-----------------------------------|---------------------------|------------------|------------------|----------------|------------------|--|--|--|--|
| T6IE             | DMA4IE                                 | _                                 | OC8IE                     | OC7IE            | OC6IE            | OC5IE          | IC6IE            |  |  |  |  |
| bit 15           |                                        |                                   |                           |                  |                  |                | bit 8            |  |  |  |  |
| DAMA             |                                        | DAMA                              |                           | DAMO             |                  |                |                  |  |  |  |  |
|                  |                                        |                                   |                           |                  |                  | R/W-U          | R/W-U<br>SPI2EIE |  |  |  |  |
| bit 7            | IC4IE                                  |                                   |                           |                  |                  |                |                  |  |  |  |  |
| Sit 1            |                                        |                                   |                           |                  |                  |                |                  |  |  |  |  |
| Legend:          |                                        |                                   |                           |                  |                  |                |                  |  |  |  |  |
| R = Readabl      | e bit                                  | W = Writable                      | bit                       | U = Unimple      | mented bit, read | l as '0'       |                  |  |  |  |  |
| -n = Value at    | POR                                    | '1' = Bit is set                  | 1                         | '0' = Bit is cle | eared            | x = Bit is unk | nown             |  |  |  |  |
|                  |                                        |                                   |                           |                  |                  |                |                  |  |  |  |  |
| bit 15           | T6IE: Timer6                           | Interrupt Enab                    | le bit                    |                  |                  |                |                  |  |  |  |  |
|                  | 0 = Interrupt i                        | request enable                    | abled                     |                  |                  |                |                  |  |  |  |  |
| bit 14           | DMA4IE: DM                             | A Channel 4 D                     | ata Transfer C            | Complete Inter   | rupt Enable bit  |                |                  |  |  |  |  |
|                  | 1 = Interrupt i                        | request enable                    | d                         |                  |                  |                |                  |  |  |  |  |
| h# 40            | 0 = Interrupt i                        | request not ena                   | abled                     |                  |                  |                |                  |  |  |  |  |
| DIL 13<br>bit 12 |                                        | ited: Reau as                     | U<br>Dannal 8 Interr      | unt Enable bit   |                  |                |                  |  |  |  |  |
| DIL 12           | 1 = Interrupt i                        | request enable                    | d                         | טיין בוומטופ טונ |                  |                |                  |  |  |  |  |
|                  | 0 = Interrupt i                        | request not ena                   | abled                     |                  |                  |                |                  |  |  |  |  |
| bit 11           | OC7IE: Output                          | ut Compare Ch                     | nannel 7 Interr           | upt Enable bit   |                  |                |                  |  |  |  |  |
|                  | 1 = Interrupt i                        | request enable                    | d                         |                  |                  |                |                  |  |  |  |  |
| bit 10           | OC6IE: Outpu                           | ut Compare Ch                     | ableu<br>nannel 6 Interri | upt Enable bit   |                  |                |                  |  |  |  |  |
|                  | 1 = Interrupt i                        | request enable                    | d                         |                  |                  |                |                  |  |  |  |  |
|                  | 0 = Interrupt i                        | request not ena                   | abled                     |                  |                  |                |                  |  |  |  |  |
| bit 9            | OC5IE: Outpu                           | ut Compare Ch                     | annel 5 Interr            | upt Enable bit   |                  |                |                  |  |  |  |  |
|                  | 1 = Interrupt i<br>0 = Interrupt i     | request enable                    | d<br>abled                |                  |                  |                |                  |  |  |  |  |
| bit 8            | IC6IE: Input (                         | Capture Chann                     | el 6 Interrupt E          | Enable bit       |                  |                |                  |  |  |  |  |
|                  | 1 = Interrupt i                        | request enable                    | d                         |                  |                  |                |                  |  |  |  |  |
| h:+ <b>7</b>     | 0 = Interrupt i                        | request not ena                   | abled                     |                  |                  |                |                  |  |  |  |  |
| DIT /            | 1 = Interrupt (                        | Capture Chann                     | d s Interrupt E           | Enable bit       |                  |                |                  |  |  |  |  |
|                  | 0 = Interrupt i                        | request not enable                | abled                     |                  |                  |                |                  |  |  |  |  |
| bit 6            | IC4IE: Input (                         | Capture Chann                     | el 4 Interrupt E          | Enable bit       |                  |                |                  |  |  |  |  |
|                  | 1 = Interrupt i                        | request enable                    | d                         |                  |                  |                |                  |  |  |  |  |
| bit 5            |                                        | 0 = Interrupt request not enabled |                           |                  |                  |                |                  |  |  |  |  |
| DIUD             | 1 = Interrupt i                        | 1 = Interrupt request enabled     |                           |                  |                  |                |                  |  |  |  |  |
|                  | 0 = Interrupt i                        | request not ena                   | abled                     |                  |                  |                |                  |  |  |  |  |
| bit 4            | DMA3IE: DM                             | A Channel 3 D                     | ata Transfer C            | Complete Inter   | rupt Enable bit  |                |                  |  |  |  |  |
|                  | 1 = Interrupt i                        | request enable                    | d<br>abled                |                  |                  |                |                  |  |  |  |  |
| bit 3            | C1IE: ECAN1 Event Interrupt Enable bit |                                   |                           |                  |                  |                |                  |  |  |  |  |
|                  | 1 = Interrupt i                        | request enable                    | d                         |                  |                  |                |                  |  |  |  |  |
|                  | 0 = Interrupt                          | request not ena                   | abled                     |                  |                  |                |                  |  |  |  |  |

| U-0          | U-0                 | U-0                 | U-0            | U-0               | R/W-1             | R/W-0           | R/W-0 |
|--------------|---------------------|---------------------|----------------|-------------------|-------------------|-----------------|-------|
| _            | —                   | —                   | _              | —                 |                   | DMA1IP<2:0>     |       |
| bit 15       |                     | •                   |                |                   |                   |                 | bit 8 |
|              |                     |                     |                |                   |                   |                 |       |
| U-0          | R/W-1               | R/W-0               | R/W-0          | U-0               | R/W-1             | R/W-0           | R/W-0 |
|              |                     | AD1IP<2:0>          |                |                   |                   | U1TXIP<2:0>     |       |
| bit 7        | ·                   |                     |                |                   |                   |                 | bit 0 |
|              |                     |                     |                |                   |                   |                 |       |
| Legend:      |                     |                     |                |                   |                   |                 |       |
| R = Readat   | ole bit             | W = Writable        | bit            | U = Unimple       | mented bit, rea   | d as '0'        |       |
| -n = Value a | at POR              | '1' = Bit is set    |                | '0' = Bit is cle  | eared             | x = Bit is unkr | nown  |
|              |                     |                     |                |                   |                   |                 |       |
| bit 15-11    | Unimplement         | ted: Read as '      | )'             |                   |                   |                 |       |
| bit 10-8     | DMA1IP<2:0>         | -: DMA Channe       | el 1 Data Tra  | nsfer Complete    | e Interrupt Prior | ity bits        |       |
|              | 111 = Interrup      | ot is priority 7 (I | nighest priori | ty interrupt)     |                   |                 |       |
|              | •                   |                     |                |                   |                   |                 |       |
|              | •                   |                     |                |                   |                   |                 |       |
|              | 001 = Interrur      | ot is priority 1    |                |                   |                   |                 |       |
|              | 000 = Interrup      | ot source is dis    | abled          |                   |                   |                 |       |
| bit 7        | Unimplement         | ted: Read as '      | )'             |                   |                   |                 |       |
| bit 6-4      | AD1IP<2:0>:         | ADC1 Convers        | sion Complet   | e Interrupt Prio  | ority bits        |                 |       |
|              | 111 = Interrup      | ot is priority 7 (I | nighest priori | ty interrupt)     |                   |                 |       |
|              | •                   |                     |                |                   |                   |                 |       |
|              | •                   |                     |                |                   |                   |                 |       |
|              | •<br>001 = Interrur | ot is priority 1    |                |                   |                   |                 |       |
|              | 000 = Interrup      | ot source is dis    | abled          |                   |                   |                 |       |
| bit 3        | Unimplement         | ted: Read as '      | )'             |                   |                   |                 |       |
| bit 2-0      | U1TXIP<2:0>         | : UART1 Trans       | mitter Interru | upt Priority bits |                   |                 |       |
|              | 111 = Interrup      | ot is priority 7 (I | nighest priori | ty interrupt)     |                   |                 |       |
|              | •                   |                     | 0              |                   |                   |                 |       |
|              | •                   |                     |                |                   |                   |                 |       |
|              | •<br>001 - Interrur | at is priority 1    |                |                   |                   |                 |       |
|              | 000 = Interrupt     | ot source is dis    | abled          |                   |                   |                 |       |

### REGISTER 7-18: IPC3: INTERRUPT PRIORITY CONTROL REGISTER 3

### REGISTER 7-25: IPC10: INTERRUPT PRIORITY CONTROL REGISTER 10

| U-0                                                                | R/W-1        | R/W-0                 | R/W-0          | U-0               | R/W-1    | R/W-0           | R/W-0 |  |
|--------------------------------------------------------------------|--------------|-----------------------|----------------|-------------------|----------|-----------------|-------|--|
|                                                                    |              | OC7IP<2:0>            |                | _                 |          | OC6IP<2:0>      |       |  |
| bit 15                                                             |              |                       |                |                   |          |                 | bit 8 |  |
|                                                                    |              |                       |                |                   |          |                 |       |  |
| U-0                                                                | R/W-1        | R/W-0                 | R/W-0          | U-0               | R/W-1    | R/W-0           | R/W-0 |  |
|                                                                    |              | OC5IP<2:0>            |                | —                 |          | IC6IP<2:0>      |       |  |
| bit 7                                                              |              |                       |                |                   |          |                 | bit 0 |  |
|                                                                    |              |                       |                |                   |          |                 |       |  |
| Legend:                                                            |              |                       |                |                   |          |                 |       |  |
| R = Readable bitW = Writable bitU = Unimplemented bit, read as '0' |              |                       |                |                   |          |                 |       |  |
| -n = Value at F                                                    | POR          | '1' = Bit is set      |                | '0' = Bit is cle  | eared    | x = Bit is unkn | own   |  |
|                                                                    |              |                       |                |                   |          |                 |       |  |
| bit 15                                                             | Unimpleme    | ented: Read as '0     | )'             |                   |          |                 |       |  |
| bit 14-12                                                          | OC7IP<2:0    | >: Output Compa       | re Channel 7   | 7 Interrupt Prior | ity bits |                 |       |  |
|                                                                    | 111 = Interr | rupt is priority 7 (h | nighest priori | ty interrupt)     |          |                 |       |  |
|                                                                    | •            |                       |                |                   |          |                 |       |  |
|                                                                    | •            |                       |                |                   |          |                 |       |  |
|                                                                    | 001 = Interr | rupt is priority 1    |                |                   |          |                 |       |  |
|                                                                    | 000 = Interr | rupt source is disa   | abled          |                   |          |                 |       |  |
| bit 11                                                             | Unimpleme    | ented: Read as '0     | )'             |                   |          |                 |       |  |
| bit 10-8                                                           | OC6IP<2:0    | >: Output Compa       | re Channel 6   | 6 Interrupt Prior | ity bits |                 |       |  |
|                                                                    | 111 = Interr | rupt is priority 7 (ł | nighest priori | ty interrupt)     |          |                 |       |  |
|                                                                    | •            |                       |                |                   |          |                 |       |  |
|                                                                    | •            |                       |                |                   |          |                 |       |  |
|                                                                    | 001 = Interr | rupt is priority 1    |                |                   |          |                 |       |  |
|                                                                    | 000 = Interr | rupt source is disa   | abled          |                   |          |                 |       |  |
| bit 7                                                              | Unimpleme    | ented: Read as 'o     | )'             |                   |          |                 |       |  |
| bit 6-4                                                            | OC5IP<2:0    | >: Output Compa       | re Channel 5   | 5 Interrupt Prior | ity bits |                 |       |  |
|                                                                    | 111 = Interr | rupt is priority 7 (ł | nighest priori | ty interrupt)     |          |                 |       |  |
|                                                                    | •            |                       |                |                   |          |                 |       |  |
|                                                                    | •            |                       |                |                   |          |                 |       |  |
|                                                                    | 001 = Interr | rupt is priority 1    |                |                   |          |                 |       |  |
|                                                                    | 000 = Interr | rupt source is disa   | abled          |                   |          |                 |       |  |
| bit 3                                                              | Unimpleme    | ented: Read as 'o     | )'             |                   |          |                 |       |  |
| bit 2-0                                                            | IC6IP<2:0>   | : Input Capture C     | hannel 6 Inte  | errupt Priority b | oits     |                 |       |  |
|                                                                    | 111 = Interr | rupt is priority 7 (ł | nighest priori | ty interrupt)     |          |                 |       |  |
|                                                                    | •            |                       |                |                   |          |                 |       |  |
|                                                                    | •            |                       |                |                   |          |                 |       |  |
|                                                                    | 001 = Interr | rupt is priority 1    |                |                   |          |                 |       |  |
|                                                                    | 000 = Interr | upt source is disa    | abled          |                   |          |                 |       |  |
|                                                                    |              |                       |                |                   |          |                 |       |  |

#### FIGURE 8-1: TOP LEVEL SYSTEM ARCHITECTURE USING A DEDICATED TRANSACTION BUS Peripheral Indirect Address **DMA Controller** DMA 1 Ready DMA Control DMA I DMA RAM SRAM Peripheral 3 Channels I 1 PORT 1 PORT 2 Т CPU DMA 1 SRAM X-Bus DMA DS Bus CPU Peripheral DS Bus CPU DMA CPU DMA Non-DMA DMA DMA CPU Ready Ready Ready Peripheral Peripheral 2 Peripheral 1 Note: CPU and DMA address buses are not shown for clarity.

## 8.1 DMAC Registers

Each DMAC Channel x (x = 0, 1, 2, 3, 4, 5, 6 or 7) contains the following registers:

- A 16-bit DMA Channel Control register (DMAxCON)
- A 16-bit DMA Channel IRQ Select register (DMAxREQ)
- A 16-bit DMA RAM Primary Start Address Offset register (DMAxSTA)
- A 16-bit DMA RAM Secondary Start Address Offset register (DMAxSTB)
- A 16-bit DMA Peripheral Address register (DMAxPAD)
- A 10-bit DMA Transfer Count register (DMAxCNT)

An additional pair of status registers, DMACS0 and DMACS1 are common to all DMAC channels.

### REGISTER 8-5: DMAxPAD: DMA CHANNEL x PERIPHERAL ADDRESS REGISTER<sup>(1)</sup>

| R/W-0                                                                      | R/W-0 | R/W-0        | R/W-0 | R/W-0        | R/W-0           | R/W-0    | R/W-0 |
|----------------------------------------------------------------------------|-------|--------------|-------|--------------|-----------------|----------|-------|
|                                                                            |       |              | PAD   | <15:8>       |                 |          |       |
| bit 15                                                                     |       |              |       |              |                 |          | bit 8 |
|                                                                            |       |              |       |              |                 |          |       |
| R/W-0                                                                      | R/W-0 | R/W-0        | R/W-0 | R/W-0        | R/W-0           | R/W-0    | R/W-0 |
|                                                                            |       |              | PAE   | )<7:0>       |                 |          |       |
| bit 7                                                                      |       |              |       |              |                 |          | bit 0 |
|                                                                            |       |              |       |              |                 |          |       |
| Legend:                                                                    |       |              |       |              |                 |          |       |
| R = Readable                                                               | bit   | W = Writable | bit   | U = Unimpler | nented bit, rea | d as '0' |       |
| -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown |       |              |       |              |                 | nown     |       |

bit 15-0 PAD<15:0>: Peripheral Address Register bits

**Note 1:** If the channel is enabled (i.e., active), writes to this register may result in unpredictable behavior of the DMA channel and should be avoided.

## REGISTER 8-6: DMAxCNT: DMA CHANNEL x TRANSFER COUNT REGISTER<sup>(1)</sup>

| U-0    | U-0   | U-0   | U-0   | U-0              | U-0   | R/W-0 | R/W-0           |
|--------|-------|-------|-------|------------------|-------|-------|-----------------|
| —      | —     | —     |       | —                | —     | CNT<  | 9:8> <b>(2)</b> |
| bit 15 |       |       |       |                  |       |       | bit 8           |
|        |       |       |       |                  |       |       |                 |
| R/W-0  | R/W-0 | R/W-0 | R/W-0 | R/W-0            | R/W-0 | R/W-0 | R/W-0           |
|        |       |       | CNT<  | :7:0> <b>(2)</b> |       |       |                 |

| Legend:           |                  |                       |                    |
|-------------------|------------------|-----------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit | , read as '0'      |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared  | x = Bit is unknown |

bit 15-10 Unimplemented: Read as '0'

bit 9-0 CNT<9:0>: DMA Transfer Count Register bits<sup>(2)</sup>

- **Note 1:** If the channel is enabled (i.e., active), writes to this register may result in unpredictable behavior of the DMA channel and should be avoided.
  - 2: Number of DMA transfers = CNT<9:0> + 1.

bit 7

bit 0

### 10.2.2 IDLE MODE

Idle mode has these features:

- · The CPU stops executing instructions.
- The WDT is automatically cleared.
- The system clock source remains active. By default, all peripheral modules continue to operate normally from the system clock source, but can also be selectively disabled (see Section 10.4 "Peripheral Module Disable").
- If the WDT or FSCM is enabled, the LPRC also remains active.

The device will wake from Idle mode on any of these events:

- Any interrupt that is individually enabled.
- · Any device Reset.
- A WDT time-out.

On wake-up from Idle, the clock is reapplied to the CPU and instruction execution will begin (2-4 clock cycles later), starting with the instruction following the PWRSAV instruction, or the first instruction in the ISR.

#### 10.2.3 INTERRUPTS COINCIDENT WITH POWER SAVE INSTRUCTIONS

Any interrupt that coincides with the execution of a PWRSAV instruction is held off until entry into Sleep or Idle mode has completed. The device then wakes up from Sleep or Idle mode.

### 10.3 Doze Mode

Generally, changing clock speed and invoking one of the power-saving modes are the preferred strategies for reducing power consumption. There may be circumstances, however, where this is not practical. For example, it may be necessary for an application to maintain uninterrupted synchronous communication, even while it is doing nothing else. Reducing system clock speed may introduce communication errors, while using a power-saving mode may stop communications completely.

Doze mode is a simple and effective alternative method to reduce power consumption while the device is still executing code. In this mode, the system clock continues to operate from the same source and at the same speed. Peripheral modules continue to be clocked at the same speed, while the CPU clock speed is reduced. Synchronization between the two clock domains is maintained, allowing the peripherals to access the SFRs while the CPU executes code at a slower rate. Doze mode is enabled by setting the DOZEN bit (CLKDIV<11>). The ratio between peripheral and core clock speed is determined by the DOZE<2:0> bits (CLKDIV<14:12>). There are eight possible configurations, from 1:1 to 1:128, with 1:1 being the default setting.

It is also possible to use Doze mode to selectively reduce power consumption in event-driven applications. This allows clock-sensitive functions, such as synchronous communications, to continue without interruption while the CPU idles, waiting for something to invoke an interrupt routine. Enabling the automatic return to full-speed CPU operation on interrupts is enabled by setting the ROI bit (CLKDIV<15>). By default, interrupt events have no effect on Doze mode operation.

For example, suppose the device is operating at 20 MIPS and the CAN module has been configured for 500 kbps based on this device operating speed. If the device is now placed in Doze mode with a clock frequency ratio of 1:4, the CAN module continues to communicate at the required bit rate of 500 kbps, but the CPU now starts executing instructions at a frequency of 5 MIPS.

## 10.4 Peripheral Module Disable

The Peripheral Module Disable (PMD) registers provide a method to disable a peripheral module by stopping all clock sources supplied to that module. When a peripheral is disabled via the appropriate PMD control bit, the peripheral is in a minimum power consumption state. The control and status registers associated with the peripheral are also disabled, so writes to those registers will have no effect and read values will be invalid.

A peripheral module is only enabled if both the associated bit in the PMD register is cleared and the peripheral is supported by the specific dsPIC<sup>®</sup> DSC variant. If the peripheral is present in the device, it is enabled in the PMD register by default.

Note: If a PMD bit is set, the corresponding module is disabled after a delay of 1 instruction cycle. Similarly, if a PMD bit is cleared, the corresponding module is enabled after a delay of 1 instruction cycle (assuming the module control registers are already configured to enable module operation).

## 13.0 TIMER2/3, TIMER4/5, TIMER6/7 AND TIMER8/9

- Note 1: This data sheet summarizes the features of the PIC24HJXXXGPX06A/X08A/X10A family of devices. However, it is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to Section 11. "Timers" (DS70205) of the "dsPIC33F/PIC24H Family Reference Manual", which is available from the Microchip web site (www.microchip.com).
  - 2: Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information.

The Timer2/3, Timer4/5, Timer6/7 and Timer8/9 modules are 32-bit timers, which can also be configured as four independent 16-bit timers with selectable operating modes.

As a 32-bit timer, Timer2/3, Timer4/5, Timer6/7 and Timer8/9 operate in three modes:

- Two Independent 16-bit Timers (e.g., Timer2 and Timer3) with all 16-bit operating modes (except Asynchronous Counter mode)
- Single 32-bit Timer
- Single 32-bit Synchronous Counter

They also support these features:

- Timer Gate Operation
- Selectable Prescaler Settings
- Timer Operation during Idle and Sleep modes
- Interrupt on a 32-bit Period Register Match
- Time Base for Input Capture and Output Compare Modules (Timer2 and Timer3 only)
- ADC1 Event Trigger (Timer2/3 only)
- ADC2 Event Trigger (Timer4/5 only)

Individually, all eight of the 16-bit timers can function as synchronous timers or counters. They also offer the features listed above, except for the event trigger; this is implemented only with Timer2/3. The operating modes and enabled features are determined by setting the appropriate bit(s) in the T2CON, T3CON, T4CON, T5CON, T6CON, T7CON, T8CON and T9CON registers. T2CON, T4CON, T6CON and T8CON are shown in generic form in Register 13-1. T3CON, T5CON, T7CON and T9CON are shown in Register 13-2. For 32-bit timer/counter operation, Timer2, Timer4, Timer6 or Timer8 is the least significant word; Timer3, Timer5, Timer7 or Timer9 is the most significant word of the 32-bit timers.

| Note: | For 32-bit operation, T3CON, T5CON,         |
|-------|---------------------------------------------|
|       | T7CON and T9CON control bits are            |
|       | ignored. Only T2CON, T4CON, T6CON           |
|       | and T8CON control bits are used for setup   |
|       | and control. Timer2, Timer4, Timer6 and     |
|       | Timer8 clock and gate inputs are utilized   |
|       | for the 32-bit timer modules, but an inter- |
|       | rupt is generated with the Timer3, Timer5,  |
|       | Ttimer7 and Timer9 interrupt flags.         |

To configure Timer2/3, Timer4/5, Timer6/7 or Timer8/9 for 32-bit operation:

- 1. Set the corresponding T32 control bit.
- 2. Select the prescaler ratio for Timer2, Timer4, Timer6 or Timer8 using the TCKPS<1:0> bits.
- 3. Set the Clock and Gating modes using the corresponding TCS and TGATE bits.
- 4. Load the timer period value. PR3, PR5, PR7 or PR9 contains the most significant word of the value, while PR2, PR4, PR6 or PR8 contains the least significant word.
- 5. If interrupts are required, set the interrupt enable bit, T3IE, T5IE, T7IE or T9IE. Use the priority bits, T3IP<2:0>, T5IP<2:0>, T7IP<2:0> or T9IP<2:0>, to set the interrupt priority. While Timer2, Timer4, Timer6 or Timer8 control the timer, the interrupt appears as a Timer3, Timer5, Timer7 or Timer9 interrupt.
- 6. Set the corresponding TON bit.

The timer value at any point is stored in the register pair, TMR3:TMR2, TMR5:TMR4, TMR7:TMR6 or TMR9:TMR8. TMR3, TMR5, TMR7 or TMR9 always contains the most significant word of the count, while TMR2, TMR4, TMR6 or TMR8 contains the least significant word.

To configure any of the timers for individual 16-bit operation:

- 1. Clear the T32 bit corresponding to that timer.
- 2. Select the timer prescaler ratio using the TCKPS<1:0> bits.
- 3. Set the Clock and Gating modes using the TCS and TGATE bits.
- 4. Load the timer period value into the PRx register.
- 5. If interrupts are required, set the interrupt enable bit, TxIE. Use the priority bits, TxIP<2:0>, to set the interrupt priority.
- 6. Set the TON bit.

### REGISTER 19-14: CIBUFPNT3: ECAN™ MODULE FILTER 8-11 BUFFER POINTER REGISTER

| R/W-0         | R/W-0                                                                     | R/W-0                                                                           | R/W-0                                                           | R/W-0                          | R/W-0          | R/W-0     | R/W-0 |
|---------------|---------------------------------------------------------------------------|---------------------------------------------------------------------------------|-----------------------------------------------------------------|--------------------------------|----------------|-----------|-------|
|               | F11B                                                                      | P<3:0>                                                                          |                                                                 |                                | F10E           | 3P<3:0>   |       |
| bit 15        |                                                                           |                                                                                 |                                                                 |                                |                |           | bit 8 |
| _             | _                                                                         | _                                                                               | _                                                               |                                |                | _         |       |
| R/W-0         | R/W-0                                                                     | R/W-0                                                                           | R/W-0                                                           | R/W-0                          | R/W-0          | R/W-0     | R/W-0 |
|               | F9BF                                                                      | P<3:0>                                                                          |                                                                 |                                | F8B            | P<3:0>    |       |
| bit 7         |                                                                           |                                                                                 |                                                                 |                                |                |           | bit 0 |
| Logondi       |                                                                           |                                                                                 |                                                                 |                                |                |           |       |
| R = Readable  | a bit                                                                     | \// = \//ritable                                                                | hit                                                             | II – Unimplen                  | ponted hit rea | ad as 'O' |       |
|               |                                                                           | (1' - Dit is set                                                                | DIL                                                             | 0' - Onimpien                  | arod           | u as u    |       |
| -n = value at | PUR                                                                       |                                                                                 |                                                                 |                                | areu           |           | IOWII |
| bit 15-12     | F11BP<3:0><br>1111 = Filte<br>1110 = Filte<br>•<br>•<br>•<br>0001 = Filte | RX Buffer Wri<br>r hits received ir<br>r hits received ir<br>r hits received ir | tten when Fil<br>n RX FIFO bu<br>n RX Buffer 1<br>n RX Buffer 1 | ter 11 Hits bits<br>ıffer<br>4 |                |           |       |
|               | 0000 = Filte                                                              | r hits received ir                                                              | n RX Buffer 0                                                   | I                              |                |           |       |
| bit 11-8      | F10BP<3:02<br>1111 = Filte<br>1110 = Filte                                | RX Buffer Wri<br>r hits received ir<br>r hits received ir<br>r hits received ir | tten when Fil<br>n RX FIFO bu<br>n RX Buffer 1                  | ter 10 Hits bits<br>ıffer<br>4 |                |           |       |
|               | 0000 = Filte                                                              | r hits received in                                                              | n RX Buffer 0                                                   | I                              |                |           |       |
| bit 7-4       | <b>F9BP&lt;3:0&gt;:</b><br>1111 = Filte<br>1110 = Filte<br>•<br>•         | RX Buffer Writt<br>r hits received ir<br>r hits received ir                     | en when Filte<br>n RX FIFO bu<br>n RX Buffer 1                  | er 9 Hits bits<br>ıffer<br>4   |                |           |       |
|               | 0001 = Filte<br>0000 = Filte                                              | r nits received in<br>r hits received in                                        | ו RX Buffer 1<br>RX Buffer 0                                    | 1                              |                |           |       |
| bit 3-0       | F8BP<3:0>:<br>1111 = Filte<br>1110 = Filte                                | RX Buffer Writt<br>r hits received ir<br>r hits received ir                     | en when Filte<br>n RX FIFO bu<br>n RX Buffer 1                  | er 8 Hits bits<br>ıffer<br>4   |                |           |       |
|               | 0001 = Filte<br>0000 = Filte                                              | r hits received ir<br>r hits received ir                                        | n RX Buffer 1<br>n RX Buffer 0                                  | 1                              |                |           |       |

## 21.0 SPECIAL FEATURES

- **Note 1:** This data sheet summarizes the features of the PIC24HJXXXGPX06A/X08A/X10A families of devices. However, it is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to Section "CodeGuard™ Security" 23. (DS70199), Section 24. "Programming and Diagnostics" (DS70207), and Section 25. "Device Configuration" (DS70194) in the "dsPIC33F/PIC24H Family Reference Manual", which is available from the Microchip web site (www.microchip.com).
  - Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information.

PIC24HJXXXGPX06A/X08A/X10A devices include several features intended to maximize application flexibility and reliability, and minimize cost through elimination of external components. These are:

- Flexible Configuration
- Watchdog Timer (WDT)
- Code Protection and CodeGuard<sup>™</sup> Security
- JTAG Boundary Scan Interface
- In-Circuit Serial Programming™ (ICSP™) programming capability
- In-Circuit Emulation

#### Address Name Bit 7 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 Bit 6 Bit 5 RBS<1:0> BSS<2:0> BWRP 0xF80000 FBS SSS<2:0> 0xF80002 FSS RSS<1:0> SWRP 0xF80004 FGS GSS<1:0> GWRP 0xF80006 FOSCSEL Reserved<sup>(2)</sup> FNOSC<2:0> **IESO** 0xF80008 FOSC FCKSM<1:0> OSCIOFNC POSCMD<1:0> \_\_\_\_ PLLKEN(3) WDTPOST<3:0> 0xF8000A FWDT FWDTEN WINDIS **WDTPRE** Reserved<sup>(4)</sup> 0xF8000C FPOR FPWRT<2:0> \_\_\_\_ Reserved<sup>(1)</sup> 0xF8000E FICD **JTAGEN** ICS<1:0> 0xF80010 FUID0 User Unit ID Byte 0 0xF80012 FUID1 User Unit ID Byte 1 0xF80014 FUID2 User Unit ID Byte 2 0xF80016 FUID3 User Unit ID Byte 3

### TABLE 21-1: DEVICE CONFIGURATION REGISTER MAP

**Legend:** — = unimplemented bits, read as '0'.

Note 1: These bits are reserved for use by development tools and must be programmed as '1'.

- 2: When read, this bit returns the current programmed value.
- **3:** This bit is unimplemented on PIC24HJ64GPX06A/X08A/X10A and PIC24HJ128GPX06A/X08A/X10A devices and reads as '0'.
- 4: These bits are reserved and always read as '1'.

## 21.1 Configuration Bits

PIC24HJXXXGPX06A/X08A/X10A devices provide nonvolatile memory implementation for device configuration bits. Refer to **Section 25. "Device Configuration"** (DS70194) of the *"dsPIC33F/PIC24H Family Reference Manual"*, for more information on this implementation.

The Configuration bits can be programmed (read as '0'), or left unprogrammed (read as '1'), to select various device configurations. These bits are mapped starting at program memory location 0xF80000.

The device Configuration register map is shown in Table 21-1.

The individual Configuration bit descriptions for the Configuration registers are shown in Table 21-2.

Note that address 0xF80000 is beyond the user program memory space. In fact, it belongs to the configuration memory space (0x800000-0xFFFFFF), which can only be accessed using table reads and table writes.

| Bit Field | Register | RTSP<br>Effect | Description                                                                                                                                                                                                             |
|-----------|----------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BWRP      | FBS      | Immediate      | Boot Segment Program Flash Write Protection<br>1 = Boot segment may be written<br>0 = Boot segment is write-protected                                                                                                   |
| BSS<2:0>  | FBS      | Immediate      | Boot Segment Program Flash Code Protection Size<br>x11 = No Boot program Flash segment                                                                                                                                  |
|           |          |                | Boot space is 1K IW less VS<br>110 = Standard security; boot program Flash segment starts at End of<br>VS, ends at 0x0007FE<br>010 = High security; boot program Flash segment starts at End of VS,<br>ends at 0x0007FE |
|           |          |                | Boot space is 4K IW less VS<br>101 = Standard security; boot program Flash segment starts at End of<br>VS, ends at 0x001FFE<br>001 = High security; boot program Flash segment starts at End of VS,<br>ends at 0x001FFE |
|           |          |                | Boot space is 8K IW less VS<br>100 = Standard security; boot program Flash segment starts at End of<br>VS, ends at 0x003FFE<br>000 = High security; boot program Flash segment starts at End of VS,<br>ends at 0x003FFE |
| RBS<1:0>  | FBS      | Immediate      | Boot Segment RAM Code Protection<br>11 = No Boot RAM defined<br>10 = Boot RAM is 128 Bytes<br>01 = Boot RAM is 256 Bytes<br>00 = Boot RAM is 1024 Bytes                                                                 |
| SWRP      | FSS      | Immediate      | Secure Segment Program Flash Write Protection<br>1 = Secure segment may be written<br>0 = Secure segment is write-protected                                                                                             |

### TABLE 21-2: CONFIGURATION BITS DESCRIPTION

| DC CHARACTERISTICS |              |                                                                       | Standard Operating Conditions: 3.0V to 3.6V(unless otherwise stated)Operating temperature $-40^{\circ}C \le TA \le +85^{\circ}C$ for Industrial $-40^{\circ}C \le TA \le +125^{\circ}C$ for Extended |                                             |                       |    |                                                                                                                           |
|--------------------|--------------|-----------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|-----------------------|----|---------------------------------------------------------------------------------------------------------------------------|
| Param<br>No.       | Symbol       | Characteristic                                                        | Min                                                                                                                                                                                                  | Min Typ <sup>(1)</sup> Max Units Conditions |                       |    | Conditions                                                                                                                |
| DI60a              | licl<br>lich | Input Low Injection Current                                           | 0                                                                                                                                                                                                    | _                                           | _5 <sup>(5,8)</sup>   | mA | All pins except VDD, VSS, AVDD,<br>AVSS, MCLR, VCAP, SOSCI,<br>SOSCO, and RB11                                            |
| D160b              |              |                                                                       | 0                                                                                                                                                                                                    | _                                           | +5 <sup>(6,7,8)</sup> | mA | All pins except VDD, VSS, AVDD,<br>AVSS, MCLR, VCAP, SOSCI,<br>SOSCO, RB11, and all 5V<br>tolerant pins <sup>(7)</sup>    |
| DI60c              | ∑ ІІСТ       | Total Input Injection Current<br>(sum of all I/O and control<br>pins) | -20 <sup>(9)</sup>                                                                                                                                                                                   | _                                           | +20 <sup>(9)</sup>    | mA | Absolute instantaneous sum of all $\pm$ input injection currents from all I/O pins (   IICL +   IICH   ) $\leq \sum$ IICT |

### TABLE 24-9: DC CHARACTERISTICS: I/O PIN INPUT SPECIFICATIONS (CONTINUED)

Note 1: Data in "Typ" column is at 3.3V, 25°C unless otherwise stated.

2: The leakage current on the MCLR pin is strongly dependent on the applied voltage level. The specified levels represent normal operating conditions. Higher leakage current may be measured at different input voltages.

- **3:** Negative current is defined as current sourced by the pin.
- 4: See "Pin Diagrams" for a list of 5V tolerant pins.
- **5:** VIL source < (Vss 0.3). Characterized but not tested.
- **6:** Non-5V tolerant pins VIH source > (VDD + 0.3), 5V tolerant pins VIH source > 5.5V. Characterized but not tested.
- 7: Digital 5V tolerant pins cannot tolerate any "positive" input injection current from input sources > 5.5V.
- 8: Injection currents > | 0 | can affect the ADC results by approximately 4-6 counts.
- **9:** Any number and/or combination of I/O pins not excluded under IICL or IICH conditions are permitted provided the mathematical "absolute instantaneous" sum of the input injection currents from all pins do not exceed the specified limit. Characterized but not tested.



## FIGURE 24-15: SPIX SLAVE MODE (FULL-DUPLEX CKE = 0, CKP = 1, SMP = 0) TIMING CHARACTERISTICS

## TABLE 24-34:SPIX SLAVE MODE (FULL-DUPLEX, CKE = 0, CKP = 1, SMP = 0) TIMING<br/>REQUIREMENTS

| AC CHARACTERISTICS |                       |                                                              | $\begin{array}{l} \mbox{Standard Operating Conditions: 2.4V to 3.6V} \\ \mbox{(unless otherwise stated)} \\ \mbox{Operating temperature} & -40^{\circ}C \leq TA \leq +85^{\circ}C \mbox{ for Industrial} \\ & -40^{\circ}C \leq TA \leq +125^{\circ}C \mbox{ for Extended} \end{array}$ |                    |     |       |                                      |
|--------------------|-----------------------|--------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-----|-------|--------------------------------------|
| Param<br>No.       | Symbol                | Characteristic <sup>(1)</sup>                                | Min                                                                                                                                                                                                                                                                                     | Тур <sup>(2)</sup> | Max | Units | Conditions                           |
| SP70               | TscP                  | Maximum SCK Input Frequency                                  | —                                                                                                                                                                                                                                                                                       | _                  | 15  | MHz   | See Note 3                           |
| SP72               | TscF                  | SCKx Input Fall Time                                         | —                                                                                                                                                                                                                                                                                       |                    |     | ns    | See parameter DO32 and <b>Note 4</b> |
| SP73               | TscR                  | SCKx Input Rise Time                                         | —                                                                                                                                                                                                                                                                                       |                    |     | ns    | See parameter DO31 and <b>Note 4</b> |
| SP30               | TdoF                  | SDOx Data Output Fall Time                                   | —                                                                                                                                                                                                                                                                                       |                    |     | ns    | See parameter DO32 and <b>Note 4</b> |
| SP31               | TdoR                  | SDOx Data Output Rise Time                                   | —                                                                                                                                                                                                                                                                                       |                    | _   | ns    | See parameter DO31 and <b>Note 4</b> |
| SP35               | TscH2doV,<br>TscL2doV | SDOx Data Output Valid after<br>SCKx Edge                    | —                                                                                                                                                                                                                                                                                       | 6                  | 20  | ns    | _                                    |
| SP36               | TdoV2scH,<br>TdoV2scL | SDOx Data Output Setup to<br>First SCKx Edge                 | 30                                                                                                                                                                                                                                                                                      | _                  | _   | ns    | —                                    |
| SP40               | TdiV2scH,<br>TdiV2scL | Setup Time of SDIx Data Input to SCKx Edge                   | 30                                                                                                                                                                                                                                                                                      | _                  | _   | ns    | —                                    |
| SP41               | TscH2diL,<br>TscL2diL | Hold Time of SDIx Data Input<br>to SCKx Edge                 | 30                                                                                                                                                                                                                                                                                      |                    | -   | ns    | _                                    |
| SP50               | TssL2scH,<br>TssL2scL | $\overline{SSx} \downarrow$ to SCKx $\uparrow$ or SCKx Input | 120                                                                                                                                                                                                                                                                                     |                    |     | ns    | _                                    |
| SP51               | TssH2doZ              | SSx ↑ to SDOx Output<br>High-Impedance <sup>(4)</sup>        | 10                                                                                                                                                                                                                                                                                      | —                  | 50  | ns    | —                                    |
| SP52               | TscH2ssH<br>TscL2ssH  | SSx after SCKx Edge                                          | 1.5 TCY + 40                                                                                                                                                                                                                                                                            | _                  | _   | ns    | See Note 4                           |

Note 1: These parameters are characterized, but are not tested in manufacturing.

2: Data in "Typ" column is at 3.3V, 25°C unless otherwise stated.

**3:** The minimum clock period for SCKx is 66.7 ns. Therefore, the SCK clock generated by the Master must not violate this specificiation.

**4:** Assumes 50 pF load on all SPIx pins.

## 25.0 HIGH TEMPERATURE ELECTRICAL CHARACTERISTICS

This section provides an overview of PIC24HJXXXGPX06A/X08A/X10A electrical characteristics for devices operating in an ambient temperature range of -40°C to +150°C.

The specifications between  $-40^{\circ}$ C to  $+150^{\circ}$ C are identical to those shown in **Section 24.0** "**Electrical Characteristics**" for operation between  $-40^{\circ}$ C to  $+125^{\circ}$ C, with the exception of the parameters listed in this section.

Parameters in this section begin with an H, which denotes High temperature. For example, parameter DC10 in **Section 24.0 "Electrical Characteristics"** is the Industrial and Extended temperature equivalent of HDC10.

Absolute maximum ratings for the PIC24HJXXXGPX06A/X08A/X10A high temperature devices are listed below. Exposure to these maximum rating conditions for extended periods can affect device reliability. Functional operation of the device at these or any other conditions above the parameters indicated in the operation listings of this specification is not implied.

### Absolute Maximum Ratings

#### (See Note 1)

| Ambient temperature under bias <sup>(4)</sup>                                  | 40°C to +150°C        |
|--------------------------------------------------------------------------------|-----------------------|
| Storage temperature                                                            | 65°C to +160°C        |
| Voltage on VDD with respect to Vss                                             | -0.3V to +4.0V        |
| Voltage on any pin that is not 5V tolerant with respect to Vss <sup>(5)</sup>  | -0.3V to (VDD + 0.3V) |
| Voltage on any 5V tolerant pin with respect to Vss when $VDD < 3.0V^{(5)}$     | 0.3V to (VDD + 0.3V)  |
| Voltage on any 5V tolerant pin with respect to Vss when VDD $\geq 3.0 V^{(5)}$ | -0.3V to 5.6V         |
| Voltage on VCAP with respect to Vss                                            | 2.25V to 2.75V        |
| Maximum current out of Vss pin                                                 | 60 mA                 |
| Maximum current into VDD pin <sup>(2)</sup>                                    | 60 mA                 |
| Maximum junction temperature                                                   | +155°C                |
| Maximum current sourced/sunk by any 2x I/O pin <sup>(3)</sup>                  | 2 mA                  |
| Maximum current sourced/sunk by any 4x I/O pin <sup>(3)</sup>                  | 4 mA                  |
| Maximum current sourced/sunk by any 8x I/O pin <sup>(3)</sup>                  | 8 mA                  |
| Maximum current sunk by all ports combined                                     |                       |
| Maximum current sourced by all ports combined <sup>(2)</sup>                   | 10 mA                 |

**Note 1:** Stresses above those listed under "Absolute Maximum Ratings" can cause permanent damage to the device. This is a stress rating only, and functional operation of the device at those or any other conditions above those indicated in the operation listings of this specification is not implied. Exposure to maximum rating conditions for extended periods can affect device reliability.

- 2: Maximum allowable current is a function of device maximum power dissipation (see Table 25-2).
- **3:** Unlike devices at 125°C and below, the specifications in this section also apply to the CLKOUT, VREF+, VREF-, SCLx, SDAx, PGECx, and PGEDx pins.
- 4: AEC-Q100 reliability testing for devices intended to operate at 150°C is 1,000 hours. Any design in which the total operating time from 125°C to 150°C will be greater than 1,000 hours is not warranted without prior written approval from Microchip Technology Inc.
- 5: Refer to the "Pin Diagrams" section for 5V tolerant pins.





## 64-Lead Plastic Quad Flat, No Lead Package (MR) – 9x9x0.9 mm Body [QFN] With 0.40 mm Contact Length

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                            | MILLIMETERS |          |      |      |  |
|----------------------------|-------------|----------|------|------|--|
| Dimension                  | MIN         | NOM      | MAX  |      |  |
| Contact Pitch E            |             | 0.50 BSC |      |      |  |
| Optional Center Pad Width  | W2          |          |      | 7.35 |  |
| Optional Center Pad Length | T2          |          |      | 7.35 |  |
| Contact Pad Spacing        | C1          |          | 8.90 |      |  |
| Contact Pad Spacing        | C2          |          | 8.90 |      |  |
| Contact Pad Width (X64)    | X1          |          |      | 0.30 |  |
| Contact Pad Length (X64)   | Y1          |          |      | 0.85 |  |
| Distance Between Pads      | G           | 0.20     |      |      |  |

#### Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing No. C04-2149A

## S

| Serial Peripheral Interface (SPI)     |    |
|---------------------------------------|----|
| Software Simulator (MPLAB SIM)        |    |
| Software Stack Pointer, Frame Pointer |    |
| CALL Stack Frame                      |    |
| Special Features                      |    |
| SPI Module                            |    |
| SPI1 Register Map                     | 41 |
| SPI2 Register Map                     | 41 |
| Symbols Used in Opcode Descriptions   |    |
| System Control                        |    |
| Register Map                          |    |

## т

| Temperature and Voltage Specifications             |       |
|----------------------------------------------------|-------|
| AC                                                 | 291   |
| Timer1                                             | . 145 |
| Timer2/3, Timer4/5, Timer6/7 and Timer8/9          | . 147 |
| Timing Characteristics                             |       |
| CLKO and I/O                                       | 255   |
| Timing Diagrams                                    |       |
| 10-bit Analog-to-Digital Conversion (CHPS<1:0> = ( | )1,   |
| SIMSAM = 0, $ASAM = 1$ , $SSRC<2:0> =$             | 111,  |
| SAMC<4:0> = 00001)                                 | 284   |
| 10-bit Analog-to-Digtial Conversion (CHPS<1:0> =   | 01,   |
| SIMSAM = 0, ASAM = 0,                              | ,     |
| SSRC<2:0> = 000)                                   | 284   |
| 12-bit Analog-to-Digital Conversion                |       |
| (ASAM = 0, SSRC<2:0> = 000)                        | 282   |
| ECAN I/O                                           | 278   |
| External Clock                                     | 253   |
| I2Cx Bus Data (Master Mode)                        | 274   |
| I2Cx Bus Data (Slave Mode)                         | 276   |
| I2Cx Bus Start/Stop Bits (Master Mode)             | 274   |
| I2Cx Bus Start/Stop Bits (Slave Mode)              | 276   |
| Input Capture (CAPx)                               | 260   |
| OC/PWM                                             | 261   |
| Output Compare (OCx)                               | 260   |
| Reset, Watchdog Timer, Oscillator Start-up Timer   |       |
| and Power-up Timer                                 | 256   |
| Timer1, 2 and 3 External Clock                     | 258   |
| Timing Requirements                                |       |
| ADC Conversion (10-bit mode)                       | .295  |
| ADC Conversion (12-bit Mode)                       | .295  |
| CLKO and I/O                                       | 255   |
| External Clock                                     | .253  |
| Input Capture                                      | .260  |
| SPIx Master Mode (CKE = 0)                         | 292   |
| SPIx Module Master Mode (CKE = 1)                  | 292   |
| SPIx Module Slave Mode (CKE = 0)                   | 293   |
| SPIx Module Slave Mode (CKE = 1)                   | 293   |

| 10-bit Analog-to-Digital Conversion                                               |
|-----------------------------------------------------------------------------------|
| Requirements 285                                                                  |
| CAN I/O Requirements                                                              |
| I2Cx Bus Data Requirements (Master Mode)                                          |
| I2Cx Bus Data Requirements (Slave Mode) 277                                       |
| Output Compare Requirements                                                       |
| PLL Clock 254, 291                                                                |
| Reset, Watchdog Timer, Oscillator Start-up Timer,<br>Power-up Timer and Brown-out |
| Reset Requirements                                                                |
| Simple OC/PWM Mode Requirements                                                   |
| Timer1 External Clock Requirements                                                |
| Timer2 External Clock Requirements                                                |
| Timer3 External Clock Requirements 259                                            |
| U                                                                                 |
| UART Module                                                                       |
| UART1 Register Map 40                                                             |
| UART2 Register Map 41                                                             |
| V                                                                                 |
| Voltage Regulator (On-Chip) 226                                                   |
| W                                                                                 |
| Watchdog Timer (WDT) 221, 227                                                     |
| Programming Considerations 227                                                    |
| WWW Address 321                                                                   |

WWW, On-Line Support ..... 13

**Timing Specifications**