Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|---------------------------------------------------------------------------------| | Product Status | Active | | Core Processor | PIC | | Core Size | 16-Bit | | Speed | 40 MIPs | | Connectivity | I <sup>2</sup> C, IrDA, LINbus, SPI, UART/USART | | Peripherals | Brown-out Detect/Reset, DMA, POR, PWM, WDT | | Number of I/O | 53 | | Program Memory Size | 128KB (43K x 24) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 8K x 8 | | Voltage - Supply (Vcc/Vdd) | 3V ~ 3.6V | | Data Converters | A/D 18x10b/12b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 64-VFQFN Exposed Pad | | Supplier Device Package | 64-VQFN (9x9) | | Purchase URL | https://www.e-xfl.com/product-detail/microchip-technology/pic24hj128gp206a-i-mr | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong #### **Referenced Sources** This device data sheet is based on the following individual chapters of the "dsPIC33F/PIC24H Family Reference Manual". These documents should be considered as the general reference for the operation of a particular module or device feature. Note: To access the documents listed below, browse to the documentation section of the PIC24HJ256GP610A product page on the Microchip web site (www.microchip.com) or by selecting a family reference manual section from the following list. In addition to parameters, features, and other documentation, the resulting page provides links to the related family reference manual sections. - Section 1. "Introduction" (DS70197) - Section 2. "CPU" (DS70204) - Section 3. "Data Memory" (DS70202) - Section 4. "Program Memory" (DS70203) - Section 5. "Flash Programming" (DS70191) - Section 6. "Interrupts" (DS70184) - Section 7. "Oscillator" (DS70186) - Section 8. "Reset" (DS70192) - Section 9. "Watchdog Timer and Power-Saving Modes" (DS70196) - Section 10. "I/O Ports" (DS70193) - Section 11. "Timers" (DS70205) - Section 12. "Input Capture" (DS70198) - Section 13. "Output Compare" (DS70209) - Section 16. "Analog-to-Digital Converter (ADC)" (DS70183) - Section 17. "UART" (DS70188) - Section 18. "Serial Peripheral Interface (SPI)" (DS70206) - Section 19. "Inter-Integrated Circuit™ (I2C™)" (DS70195) - Section 20. "Data Converter Interface (DCI)" (DS70288) - Section 21. "Enhanced Controller Area Network (ECAN™)" (DS70185) - Section 22. "Direct Memory Access (DMA)" (DS70182) - Section 23. "CodeGuard™ Security" (DS70199) - Section 24. "Programming and Diagnostics" (DS70207) - Section 25. "Device Configuration" (DS70194) #### TABLE 4-24: PORTA REGISTER MAP<sup>(1)</sup> | File Name | Addr | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | All<br>Resets | |-----------|------|---------|---------|---------|---------|--------|---------|--------|-------|--------|--------|--------|--------|--------|--------|--------|--------|---------------| | TRISA | 02C0 | TRISA15 | TRISA14 | TRISA13 | TRISA12 | _ | TRISA10 | TRISA9 | _ | TRISA7 | TRISA6 | TRISA5 | TRISA4 | TRISA3 | TRISA2 | TRISA1 | TRISA0 | F6FF | | PORTA | 02C2 | RA15 | RA14 | RA13 | RA12 | _ | RA10 | RA9 | _ | RA7 | RA6 | RA5 | RA4 | RA3 | RA2 | RA1 | RA0 | xxxx | | LATA | 02C4 | LATA15 | LATA14 | LATA13 | LATA12 | - | LATA10 | LATA9 | _ | LATA7 | LATA6 | LATA5 | LATA4 | LATA3 | LATA2 | LATA1 | LATA0 | xxxx | | ODCA | 06C0 | ODCA15 | ODCA14 | _ | - | - | - 1 | ı | _ | _ | - | ODCA5 | ODCA4 | ODCA3 | ODCA2 | ODCA1 | ODCA0 | 0000 | Legend: x = unknown value on Reset, — = unimplemented, read as '0'. Reset values are shown in hexadecimal for PinHigh devices. Note 1: The actual set of I/O port pins varies from one device to another. Please refer to the corresponding pinout diagrams. #### TABLE 4-25: PORTB REGISTER MAP<sup>(1)</sup> | File Name | Addr | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | AII<br>Resets | |-----------|------|---------|---------|---------|---------|---------|---------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|---------------| | TRISB | 02C6 | TRISB15 | TRISB14 | TRISB13 | TRISB12 | TRISB11 | TRISB10 | TRISB9 | TRISB8 | TRISB7 | TRISB6 | TRISB5 | TRISB4 | TRISB3 | TRISB2 | TRISB1 | TRISB0 | FFFF | | PORTB | 02C8 | RB15 | RB14 | RB13 | RB12 | RB11 | RB10 | RB9 | RB8 | RB7 | RB6 | RB5 | RB4 | RB3 | RB2 | RB1 | RB0 | xxxx | | LATB | 02CA | LATB15 | LATB14 | LATB13 | LATB12 | LATB11 | LATB10 | LATB9 | LATB8 | LATB7 | LATB6 | LATB5 | LATB4 | LATB3 | LATB2 | LATB1 | LATB0 | xxxx | Legend: x = unknown value on Reset, — = unimplemented, read as '0'. Reset values are shown in hexadecimal for PinHigh devices. Note 1: The actual set of I/O port pins varies from one device to another. Please refer to the corresponding pinout diagrams. #### TABLE 4-26: PORTC REGISTER MAP(1) | File Name | Addr | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | All<br>Resets | |-----------|------|---------|---------|---------|---------|--------|--------|-------|-------|-------|-------|-------|--------|--------|--------|--------|-------|---------------| | TRISC | 02CC | TRISC15 | TRISC14 | TRISC13 | TRISC12 | - | _ | _ | _ | _ | - | _ | TRISC4 | TRISC3 | TRISC2 | TRISC1 | _ | F01E | | PORTC | 02CE | RC15 | RC14 | RC13 | RC12 | _ | _ | _ | _ | _ | _ | _ | RC4 | RC3 | RC2 | RC1 | - | xxxx | | LATC | 02D0 | LATC15 | LATC14 | LATC13 | LATC12 | _ | _ | _ | _ | _ | _ | _ | LATC4 | LATC3 | LATC2 | LATC1 | | xxxx | Legend: x = unknown value on Reset, — = unimplemented, read as '0'. Reset values are shown in hexadecimal for PinHigh devices. Note 1: The actual set of I/O port pins varies from one device to another. Please refer to the corresponding pinout diagrams. #### TABLE 4-27: PORTD REGISTER MAP<sup>(1)</sup> | File Name | Addr | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | All<br>Resets | |-----------|------|---------|---------|---------|---------|---------|---------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|---------------| | TRISD | 02D2 | TRISD15 | TRISD14 | TRISD13 | TRISD12 | TRISD11 | TRISD10 | TRISD9 | TRISD8 | TRISD7 | TRISD6 | TRISD5 | TRISD4 | TRISD3 | TRISD2 | TRISD1 | TRISD0 | FFFF | | PORTD | 02D4 | RD15 | RD14 | RD13 | RD12 | RD11 | RD10 | RD9 | RD8 | RD7 | RD6 | RD5 | RD4 | RD3 | RD2 | RD1 | RD0 | xxxx | | LATD | 02D6 | LATD15 | LATD14 | LATD13 | LATD12 | LATD11 | LATD10 | LATD9 | LATD8 | LATD7 | LATD6 | LATD5 | LATD4 | LATD3 | LATD2 | LATD1 | LATD0 | xxxx | | ODCD | 06D2 | ODCD15 | ODCD14 | ODCD13 | ODCD12 | ODCD11 | ODCD10 | ODCD9 | ODCD8 | ODCD7 | ODCD6 | ODCD5 | ODCD4 | ODCD3 | ODCD2 | ODCD1 | ODCD0 | 0000 | Legend: x = unknown value on Reset, — = unimplemented, read as '0'. Reset values are shown in hexadecimal for PinHigh devices. Note 1: The actual set of I/O port pins varies from one device to another. Please refer to the corresponding pinout diagrams. | TABLE 6-3: | RESET DELAY TIMES FOR VARIOUS DEVICE RESETS | | |------------|---------------------------------------------|--| | IADEL U-J. | NEGET DEEKT THRESTON VANIOUS DEVICE NEGETS | | | Reset Type | Clock Source | SYSRST Delay | System Clock<br>Delay | FSCM<br>Delay | See Notes | |-----------------|---------------|------------------------|-----------------------|---------------|------------------| | POR | EC, FRC, LPRC | TPOR + TSTARTUP + TRST | _ | _ | 1, 2, 3 | | | ECPLL, FRCPLL | TPOR + TSTARTUP + TRST | TLOCK | TFSCM | 1, 2, 3, 5, 6 | | | XT, HS, SOSC | TPOR + TSTARTUP + TRST | Tost | TFSCM | 1, 2, 3, 4, 6 | | | XTPLL, HSPLL | TPOR + TSTARTUP + TRST | Tost + Tlock | TFSCM | 1, 2, 3, 4, 5, 6 | | MCLR | Any Clock | Trst | _ | _ | 3 | | WDT | Any Clock | Trst | _ | _ | 3 | | Software | Any clock | Trst | _ | _ | 3 | | Illegal Opcode | Any Clock | Trst | _ | _ | 3 | | Uninitialized W | Any Clock | Trst | _ | _ | 3 | | Trap Conflict | Any Clock | Trst | _ | _ | 3 | - **Note 1:** TPOR = Power-on Reset delay (10 μs nominal). - 2: TSTARTUP = Conditional POR delay of 20 μs nominal (if on-chip regulator is enabled) or 64 ms nominal Power-up Timer delay (if regulator is disabled). TSTARTUP is also applied to all returns from powered-down states, including waking from Sleep mode, only if the regulator is enabled. - 3: TRST = Internal state Reset time (20 $\mu$ s nominal). - **4:** Tost = Oscillator Start-up Timer. A 10-bit counter counts 1024 oscillator periods before releasing the oscillator clock to the system. - 5: TLOCK = PLL lock time (20 μs nominal). - **6:** TFSCM = Fail-Safe Clock Monitor delay (100 μs nominal). ### 6.2.1 POR AND LONG OSCILLATOR START-UP TIMES The oscillator start-up circuitry and its associated delay timers are not linked to the device Reset delays that occur at power-up. Some crystal circuits (especially low-frequency crystals) have a relatively long start-up time. Therefore, one or more of the following conditions is possible after the Reset signal is released: - · The oscillator circuit has not begun to oscillate - The Oscillator Start-up Timer has not expired (if a crystal oscillator is used) - The PLL has not achieved a lock (if PLL is used) The device will not begin to execute code until a valid clock source has been released to the system. Therefore, the oscillator and PLL start-up delays must be considered when the Reset delay time must be known. # 6.2.2 FAIL-SAFE CLOCK MONITOR (FSCM) AND DEVICE RESETS If the FSCM is enabled, it begins to monitor the system clock source when the Reset signal is released. If a valid clock source is not available at this time, the device automatically switches to the FRC oscillator and the user can switch to the desired crystal oscillator in the Trap Service Routine. ### 6.2.2.1 FSCM Delay for Crystal and PLL Clock Sources When the system clock source is provided by a crystal oscillator and/or the PLL, a small delay, TFSCM, is automatically inserted after the POR and PWRT delay times. The FSCM does not begin to monitor the system clock source until this delay expires. The FSCM delay time is nominally 500 $\mu s$ and provides additional time for the oscillator and/or PLL to stabilize. In most cases, the FSCM delay prevents an oscillator failure trap at a device Reset when the PWRT is disabled. ### 6.3 Special Function Register Reset States Most of the Special Function Registers (SFRs) associated with the CPU and peripherals are reset to a particular value at a device Reset. The SFRs are grouped by their peripheral or CPU function and their Reset values are specified in each section of this manual. The Reset value for each SFR does not depend on the type of Reset, with the exception of two registers. The Reset value for the Reset Control register, RCON, depends on the type of device Reset. The Reset value for the Oscillator Control register, OSCCON, depends on the type of Reset and the programmed values of the oscillator Configuration bits in the FOSC Configuration register. TABLE 7-1: INTERRUPT VECTORS (CONTINUED) | Vector<br>Number | Interrupt<br>Request (IRQ)<br>Number | IVT Address | AIVT Address | Interrupt Source | |------------------|--------------------------------------|-------------------|-------------------|------------------------------------| | 54 | 46 | 0x000070 | 0x000170 | DMA4 – DMA Channel 4 | | 55 | 47 | 0x000072 | 0x000172 | T6 – Timer6 | | 56 | 48 | 0x000074 | 0x000174 | T7 – Timer7 | | 57 | 49 | 0x000076 | 0x000176 | SI2C2 – I2C2 Slave Events | | 58 | 50 | 0x000078 | 0x000178 | MI2C2 – I2C2 Master Events | | 59 | 51 | 0x00007A | 0x00017A | T8 – Timer8 | | 60 | 52 | 0x00007C | 0x00017C | T9 – Timer9 | | 61 | 53 | 0x00007E | 0x00017E | INT3 – External Interrupt 3 | | 62 | 54 | 0x000080 | 0x000180 | INT4 – External Interrupt 4 | | 63 | 55 | 0x000082 | 0x000182 | C2RX – ECAN2 Receive Data Ready | | 64 | 56 | 0x000084 | 0x000184 | C2 – ECAN2 Event | | 65-68 | 57-60 | 0x000086-0x00008C | 0x000186-0x00018C | Reserved | | 69 | 61 | 0x00008E | 0x00018E | DMA5 – DMA Channel 5 | | 70-72 | 62-64 | 0x000090-0x000094 | 0x000190-0x000194 | Reserved | | 73 | 65 | 0x000096 | 0x000196 | U1E – UART1 Error | | 74 | 66 | 0x000098 | 0x000198 | U2E – UART2 Error | | 75 | 67 | 0x00009A | 0x00019A | Reserved | | 76 | 68 | 0x00009C | 0x00019C | DMA6 – DMA Channel 6 | | 77 | 69 | 0x00009E | 0x00019E | DMA7 – DMA Channel 7 | | 78 | 70 | 0x0000A0 | 0x0001A0 | C1TX – ECAN1 Transmit Data Request | | 79 | 71 | 0x0000A2 | 0x0001A2 | C2TX – ECAN2 Transmit Data Request | | 80-125 | 72-117 | 0x0000A4-0x0000FE | 0x0001A4-0x0001FE | Reserved | TABLE 7-2: TRAP VECTORS | Vector Number | IVT Address | AIVT Address | Trap Source | |---------------|-------------|--------------|--------------------| | 0 | 0x000004 | 0x000104 | Reserved | | 1 | 0x000006 | 0x000106 | Oscillator Failure | | 2 | 0x000008 | 0x000108 | Address Error | | 3 | 0x00000A | 0x00010A | Stack Error | | 4 | 0x00000C | 0x00010C | Math Error | | 5 | 0x00000E | 0x00010E | DMA Error Trap | | 6 | 0x000010 | 0x000110 | Reserved | | 7 | 0x000012 | 0x000112 | Reserved | #### REGISTER 7-7: IFS2: INTERRUPT FLAG STATUS REGISTER 2 (CONTINUED) bit 2 C1RXIF: ECAN1 Receive Data Ready Interrupt Flag Status bit 1 = Interrupt request has occurred0 = Interrupt request has not occurred bit 1 SPI2IF: SPI2 Event Interrupt Flag Status bit 1 = Interrupt request has occurred0 = Interrupt request has not occurred bit 0 SPI2EIF: SPI2 Error Interrupt Flag Status bit 1 = Interrupt request has occurred0 = Interrupt request has not occurred #### REGISTER 7-9: IFS4: INTERRUPT FLAG STATUS REGISTER 4 | U-0 |--------|-----|-----|-----|-----|-----|-----|-------| | _ | _ | _ | _ | _ | _ | _ | _ | | bit 15 | | | | | | | bit 8 | | R/W-0 | R/W-0 | R/W-0 | R/W-0 | U-0 | R/W-0 | R/W-0 | U-0 | |--------|--------|--------|--------|-----|-------|-------|-------| | C2TXIF | C1TXIF | DMA7IF | DMA6IF | _ | U2EIF | U1EIF | _ | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 15-8 Unimplemented: Read as '0' bit 7 C2TXIF: ECAN2 Transmit Data Request Interrupt Flag Status bit 1 = Interrupt request has occurred0 = Interrupt request has not occurred bit 6 C1TXIF: ECAN1 Transmit Data Request Interrupt Flag Status bit 1 = Interrupt request has occurred0 = Interrupt request has not occurred bit 5 DMA7IF: DMA Channel 7 Data Transfer Complete Interrupt Flag Status bit 1 = Interrupt request has occurred0 = Interrupt request has not occurred bit 4 DMA6IF: DMA Channel 6 Data Transfer Complete Interrupt Flag Status bit 1 = Interrupt request has occurred0 = Interrupt request has not occurred bit 3 **Unimplemented:** Read as '0' bit 2 **U2EIF:** UART2 Error Interrupt Flag Status bit 1 = Interrupt request has occurred0 = Interrupt request has not occurred bit 1 **U1EIF:** UART1 Error Interrupt Flag Status bit 1 = Interrupt request has occurred0 = Interrupt request has not occurred bit 0 **Unimplemented:** Read as '0' #### REGISTER 7-17: IPC2: INTERRUPT PRIORITY CONTROL REGISTER 2 | U-0 | R/W-1 | R/W-0 | R/W-0 | U-0 | R/W-1 | R/W-0 | R/W-0 | |--------|-------|-------------|-------|-----|-------|-------------|-------| | _ | | U1RXIP<2:0> | | _ | | SPI1IP<2:0> | | | bit 15 | | | | | | | bit 8 | | U-0 | R/W-1 | R/W-0 | R/W-0 | U-0 | R/W-1 | R/W-0 | R/W-0 | |-------|-------|--------------|-------|-----|-----------|-------|-------| | _ | | SPI1EIP<2:0> | | _ | T3IP<2:0> | | | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 15 **Unimplemented:** Read as '0' bit 14-12 U1RXIP<2:0>: UART1 Receiver Interrupt Priority bits 111 = Interrupt is priority 7 (highest priority interrupt) • • 001 = Interrupt is priority 1 000 = Interrupt source is disabled bit 11 **Unimplemented:** Read as '0' bit 10-8 **SPI1IP<2:0>:** SPI1 Event Interrupt Priority bits 111 = Interrupt is priority 7 (highest priority interrupt) . . 001 = Interrupt is priority 1 000 = Interrupt source is disabled bit 7 **Unimplemented:** Read as '0' bit 6-4 SPI1EIP<2:0>: SPI1 Error Interrupt Priority bits 111 = Interrupt is priority 7 (highest priority interrupt) • • • 001 = Interrupt is priority 1 000 = Interrupt source is disabled bit 3 **Unimplemented:** Read as '0' bit 2-0 T3IP<2:0>: Timer3 Interrupt Priority bits 111 = Interrupt is priority 7 (highest priority interrupt) • • • 001 = Interrupt is priority 1 000 = Interrupt source is disabled #### REGISTER 7-23: IPC8: INTERRUPT PRIORITY CONTROL REGISTER 8 | U-0 | R/W-1 | R/W-0 | R/W-0 | U-0 | R/W-1 | R/W-0 | R/W-0 | |--------|-------|-----------|-------|-----|-------|-------------|-------| | _ | | C1IP<2:0> | | _ | | C1RXIP<2:0> | | | bit 15 | | | | | | | bit 8 | | U-0 | R/W-1 | R/W-0 | R/W-0 | U-0 | R/W-1 | R/W-0 | R/W-0 | | |-------|-------|-------------|-------|-----|--------------|-------|-------|--| | _ | | SPI2IP<2:0> | | _ | SPI2EIP<2:0> | | | | | bit 7 | | | | | | | bit 0 | | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 15 **Unimplemented:** Read as '0' bit 14-12 C1IP<2:0>: ECAN1 Event Interrupt Priority bits 111 = Interrupt is priority 7 (highest priority interrupt) • • 001 = Interrupt is priority 1 000 = Interrupt source is disabled bit 11 **Unimplemented:** Read as '0' bit 10-8 C1RXIP<2:0>: ECAN1 Receive Data Ready Interrupt Priority bits 111 = Interrupt is priority 7 (highest priority interrupt) . • • 001 = Interrupt is priority 1 000 = Interrupt source is disabled bit 7 **Unimplemented:** Read as '0' bit 6-4 SPI2IP<2:0>: SPI2 Event Interrupt Priority bits 111 = Interrupt is priority 7 (highest priority interrupt) - • 001 = Interrupt is priority 1 000 = Interrupt source is disabled 000 - Interrupt source is disable bit 3 **Unimplemented:** Read as '0' bit 2-0 SPI2EIP<2:0>: SPI2 Error Interrupt Priority bits 111 = Interrupt is priority 7 (highest priority interrupt) • • • 001 = Interrupt is priority 1 000 = Interrupt source is disabled NOTES: #### REGISTER 9-3: PLLFBD: PLL FEEDBACK DIVISOR REGISTER<sup>(1)</sup> | U-0 R/W-0 | |--------|-----|-----|-----|-----|-----|-----|-----------| | _ | _ | _ | _ | _ | _ | _ | PLLDIV<8> | | bit 15 | | | | | | | bit 8 | | R/W-0 | R/W-0 | R/W-1 | R/W-1 | R/W-0 | R/W-0 | R/W-0 | | | |-------------|-------|-------|-------|-------|-------|-------|-------|--| | PLLDIV<7:0> | | | | | | | | | | bit 7 | | | | | | | bit 0 | | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 15-9 Unimplemented: Read as '0' bit 8-0 PLLDIV<8:0>: PLL Feedback Divisor bits (also denoted as 'M', PLL multiplier) 111111111 = 513 • • 000110000 = **50** (default) • • • 000000010 = 4 000000001 = 3 000000000 = 2 **Note 1:** This register is reset only on a Power-on Reset (POR). #### 12.0 TIMER1 Note 1: This data sheet summarizes the features of the PIC24HJXXXGPX06A/X08A/X10A family of devices. However, it is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to Section 11. "Timers" (DS70205) of the "dsPIC33F/PIC24H Family Reference Manual", which is available from the Microchip web site (www.microchip.com). 2: Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information. The Timer1 module is a 16-bit timer, which can serve as the time counter for the real-time clock, or operate as a free-running interval timer/counter. Timer1 can operate in three modes: - · 16-bit Timer - · 16-bit Synchronous Counter - · 16-bit Asynchronous Counter Timer1 also supports these features: - · Timer gate operation - · Selectable prescaler settings - Timer operation during CPU Idle and Sleep modes - Interrupt on 16-bit Period register match or falling edge of external gate signal Figure 12-1 presents a block diagram of the 16-bit timer module. To configure Timer1 for operation: - 1. Set the TON bit (= 1) in the T1CON register. - Select the timer prescaler ratio using the TCKPS<1:0> bits in the T1CON register. - Set the Clock and Gating modes using the TCS and TGATE bits in the T1CON register. - 4. Set or clear the TSYNC bit in T1CON to select synchronous or asynchronous operation. - Load the timer period value into the PR1 register. - 6. If interrupts are required, set the interrupt enable bit, T1IE. Use the priority bits, T1IP<2:0>, to set the interrupt priority. FIGURE 12-1: 16-BIT TIMER1 MODULE BLOCK DIAGRAM **Note:** The buffers, SID, EID, DLC, Data Field and Receive Status registers are stored in DMA RAM. These are not Special Function Registers. # REGISTER 19-27: CITRBnSID: ECAN™ MODULE BUFFER n STANDARD IDENTIFIER (n = 0, 1, ..., 31) | U-0 | U-0 | U-0 | R/W-x | R/W-x | R/W-x | R/W-x | | | | |--------|-----|-----|-----------|-------|-------|-------|-------|--|--| | _ | _ | _ | SID<10:6> | | | | | | | | bit 15 | | | | | | | bit 8 | | | | R/W-x |-------|----------|-------|-------|-------|-------|-------|-------| | | SID<5:0> | | | | | | | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 15-13 Unimplemented: Read as '0' bit 12-2 SID<10:0>: Standard Identifier bits bit 1 SRR: Substitute Remote Request bit 1 = Message will request remote transmission 0 = Normal message bit 0 **IDE:** Extended Identifier bit 1 = Message will transmit extended identifier0 = Message will transmit standard identifier # REGISTER 19-28: CITRBnEID: ECAN™ MODULE BUFFER n EXTENDED IDENTIFIER (n = 0, 1, ..., 31) | U-0 | U-0 | U-0 | U-0 | R/W-x | R/W-x | R/W-x | R/W-x | | |--------|-----|-----|-----|-------|------------|-------|-------|--| | _ | _ | _ | _ | | EID<17:14> | | | | | bit 15 | | | | | | | bit 8 | | | R/W-x | |-----------|-------|-------|-------|-------|-------|-------|-------|--| | EID<13:6> | | | | | | | | | | bit 7 | | | | | | | bit 0 | | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 15-12 **Unimplemented:** Read as '0' bit 11-0 **EID<17:6>:** Extended Identifier bits ### 23.2 MPLAB C Compilers for Various Device Families The MPLAB C Compiler code development systems are complete ANSI C compilers for Microchip's PIC18, PIC24 and PIC32 families of microcontrollers and the dsPIC30 and dsPIC33 families of digital signal controllers. These compilers provide powerful integration capabilities, superior code optimization and ease of use. For easy source level debugging, the compilers provide symbol information that is optimized to the MPLAB IDE debugger. # 23.3 HI-TECH C for Various Device Families The HI-TECH C Compiler code development systems are complete ANSI C compilers for Microchip's PIC family of microcontrollers and the dsPIC family of digital signal controllers. These compilers provide powerful integration capabilities, omniscient code generation and ease of use. For easy source level debugging, the compilers provide symbol information that is optimized to the MPLAB IDE debugger. The compilers include a macro assembler, linker, preprocessor, and one-step driver, and can run on multiple platforms. #### 23.4 MPASM Assembler The MPASM Assembler is a full-featured, universal macro assembler for PIC10/12/16/18 MCUs. The MPASM Assembler generates relocatable object files for the MPLINK Object Linker, Intel® standard HEX files, MAP files to detail memory usage and symbol reference, absolute LST files that contain source lines and generated machine code and COFF files for debugging. The MPASM Assembler features include: - · Integration into MPLAB IDE projects - User-defined macros to streamline assembly code - Conditional assembly for multi-purpose source files - Directives that allow complete control over the assembly process #### 23.5 MPLINK Object Linker/ MPLIB Object Librarian The MPLINK Object Linker combines relocatable objects created by the MPASM Assembler and the MPLAB C18 C Compiler. It can link relocatable objects from precompiled libraries, using directives from a linker script. The MPLIB Object Librarian manages the creation and modification of library files of precompiled code. When a routine from a library is called from a source file, only the modules that contain that routine will be linked in with the application. This allows large libraries to be used efficiently in many different applications. The object linker/library features include: - Efficient linking of single libraries instead of many smaller files - Enhanced code maintainability by grouping related modules together - Flexible creation of libraries with easy module listing, replacement, deletion and extraction # 23.6 MPLAB Assembler, Linker and Librarian for Various Device Families MPLAB Assembler produces relocatable machine code from symbolic assembly language for PIC24, PIC32 and dsPIC devices. MPLAB C Compiler uses the assembler to produce its object file. The assembler generates relocatable object files that can then be archived or linked with other relocatable object files and archives to create an executable file. Notable features of the assembler include: - Support for the entire device instruction set - · Support for fixed-point and floating-point data - · Command line interface - · Rich directive set - · Flexible macro language - MPLAB IDE compatibility TABLE 24-9: DC CHARACTERISTICS: I/O PIN INPUT SPECIFICATIONS (CONTINUED) | DC CHA | DC CHARACTERISTICS | | | Standard Operating Conditions: 3.0V to 3.6V (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for Industrial $-40^{\circ}\text{C} \le \text{TA} \le +125^{\circ}\text{C}$ for Extended | | | | | | |--------------|--------------------|-----------------------------------------------------------------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-------|---------------------------------------------------------------------------------------------------------------------------|--|--| | Param<br>No. | Symbol | Characteristic | Min | Typ <sup>(1)</sup> | Max | Units | Conditions | | | | DI60a | licl | Input Low Injection Current | 0 | _ | <sub>-5</sub> (5,8) | mA | All pins except VDD, VSS, AVDD,<br>AVSS, MCLR, VCAP, SOSCI,<br>SOSCO, and RB11 | | | | DI60b | ІІСН | Input High Injection Current | 0 | _ | +5(6,7,8) | mA | All pins except VDD, VSS, AVDD, AVSS, MCLR, VCAP, SOSCI, SOSCO, RB11, and all 5V tolerant pins <sup>(7)</sup> | | | | DI60c | Σ lict | Total Input Injection Current<br>(sum of all I/O and control<br>pins) | -20 <sup>(9)</sup> | _ | +20(9) | mA | Absolute instantaneous sum of all $\pm$ input injection currents from all I/O pins ( IICL + IICH ) $\leq \sum$ IICT | | | - **Note 1:** Data in "Typ" column is at 3.3V, 25°C unless otherwise stated. - 2: The leakage current on the MCLR pin is strongly dependent on the applied voltage level. The specified levels represent normal operating conditions. Higher leakage current may be measured at different input voltages. - 3: Negative current is defined as current sourced by the pin. - 4: See "Pin Diagrams" for a list of 5V tolerant pins. - 5: VIL source < (VSS 0.3). Characterized but not tested. - **6:** Non-5V tolerant pins VIH source > (VDD + 0.3), 5V tolerant pins VIH source > 5.5V. Characterized but not tested. - 7: Digital 5V tolerant pins cannot tolerate any "positive" input injection current from input sources > 5.5V. - 8: Injection currents > | 0 | can affect the ADC results by approximately 4-6 counts. - **9:** Any number and/or combination of I/O pins not excluded under IICL or IICH conditions are permitted provided the mathematical "absolute instantaneous" sum of the input injection currents from all pins do not exceed the specified limit. Characterized but not tested. #### **TABLE 24-11: ELECTRICAL CHARACTERISTICS: BOR** | DC CHARACTERISTICS | | Standard Operating Conditions: 3.0V to 3.6V (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for Industrial $-40^{\circ}\text{C} \le \text{TA} \le +125^{\circ}\text{C}$ for Extended | | | | | | | |--------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--------------------|-----|--------------------|-------|------------| | Param. | Symbol | Characteristic <sup>(1)</sup> | | Min <sup>(1)</sup> | Тур | Max <sup>(1)</sup> | Units | Conditions | | BO10 | VBOR | BOR Event on VDD transition high-to-low | | 2.40 | | 2.55 | V | VDD | **Note 1:** Parameters are for design guidance only and are not tested in manufacturing. #### TABLE 24-12: DC CHARACTERISTICS: PROGRAM MEMORY | | | Standard Operating Conditions: 3.0V to 3.6V (unless otherwise stated) | | | | | | | |--------------------|--------|-----------------------------------------------------------------------|----------------------------|---------|---------|------------|------------------------------------------------------------|--| | DC CHARACTERISTICS | | | | ng temp | | • | ≤ Ta ≤ +85°C for Industrial | | | | | | Sporati | ng tomp | o.a.a.o | | ≤ TA ≤ +125°C for Extended | | | Param<br>No. | Symbol | Characteristic | Min Typ <sup>(1)</sup> Max | | Units | Conditions | | | | | | Program Flash Memory | | | | | | | | D130 | Ep | Cell Endurance | 10,000 | _ | _ | E/W | | | | D131 | VPR | VDD for Read | VMIN | _ | 3.6 | V | Vмін = Minimum operating voltage | | | D132b | VPEW | VDD for Self-Timed Write | VMIN | _ | 3.6 | V | Vмін = Minimum operating voltage | | | D134 | TRETD | Characteristic Retention | 20 | _ | | Year | Provided no other specifications are violated | | | D135 | IDDP | Supply Current during<br>Programming | _ | 10 | | mA | | | | D136a | TRW | Row Write Time | 1.32 | _ | 1.74 | ms | TRW = 11064 FRC cycles,<br>TA = +85°C, See <b>Note 2</b> | | | D136b | TRW | Row Write Time | 1.28 | _ | 1.79 | ms | TRW = 11064 FRC cycles,<br>TA = +150°C, See <b>Note 2</b> | | | D137a | TPE | Page Erase Time | 20.1 | _ | 26.5 | ms | TPE = 168517 FRC cycles,<br>TA = +85°C, See <b>Note 2</b> | | | D137b | TPE | Page Erase Time | 19.5 | _ | 27.3 | ms | TPE = 168517 FRC cycles,<br>TA = +150°C, See <b>Note 2</b> | | | D138a | Tww | Word Write Cycle Time | 42.3 | _ | 55.9 | μs | Tww = 355 FRC cycles,<br>TA = +85°C, See <b>Note 2</b> | | | D138b | Tww | Word Write Cycle Time | 41.1 | _ | 57.6 | μs | Tww = 355 FRC cycles,<br>TA = +150°C, See <b>Note 2</b> | | **Note 1:** Data in "Typ" column is at 3.3V, 25°C unless otherwise stated. 2: Other conditions: FRC = 7.37 MHz, TUN<5:0> = b'011111 (for Min), TUN<5:0> = b'100000 (for Max). This parameter depends on the FRC accuracy (see Table 24-19) and the value of the FRC Oscillator Tuning register (see Register 9-4). For complete details on calculating the Minimum and Maximum time see Section 5.3 "Programming Operations". #### **TABLE 24-13: INTERNAL VOLTAGE REGULATOR SPECIFICATIONS** | TABLE 24-13. INTERNAL VOLTAGE REGULATOR OF EGILICATIONS | | | | | | | | | |---------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|-----|----|---|----|----------------------------------------------------|--| | | d Operatin<br>otherwise | g Conditions: 3.0V to 3.6V stated) | | | | | | | | Operating | Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for Industrial $-40^{\circ}\text{C} \le \text{TA} \le +125^{\circ}\text{C}$ for Extended | | | | | | | | | Param. | Param. Symbol Characteristics Min Typ Max Units Comments | | | | | | Comments | | | | CEFC | External Filter Capacitor Value | 4.7 | 10 | _ | μF | Capacitor must be low series resistance (< 5 Ohms) | | FIGURE 24-10: SPIX MASTER MODE (HALF-DUPLEX, TRANSMIT ONLY CKE = 1) TIMING CHARACTERISTICS TABLE 24-29: SPIX MASTER MODE (HALF-DUPLEX, TRANSMIT ONLY) TIMING REQUIREMENTS | AC CHARACTERISTICS | | | Standard Operating Conditions: 3.0V to 3.6V (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for Industrial $-40^{\circ}\text{C} \le \text{TA} \le +125^{\circ}\text{C}$ for Extended | | | | | | | |------------------------------------------------|-----------------------|-------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-----|-------|--------------------------------------|--|--| | Param No. Symbol Characteristic <sup>(1)</sup> | | | Min | Typ <sup>(2)</sup> | Max | Units | Conditions | | | | SP10 | TscP | Maximum SCK Frequency | _ | _ | 15 | MHz | See Note 3 | | | | SP20 | TscF | SCKx Output Fall Time | _ | _ | _ | ns | See parameter DO32 and <b>Note 4</b> | | | | SP21 | TscR | SCKx Output Rise Time | _ | _ | _ | ns | See parameter DO31 and <b>Note 4</b> | | | | SP30 | TdoF | SDOx Data Output Fall Time | _ | _ | _ | ns | See parameter DO32 and <b>Note 4</b> | | | | SP31 | TdoR | SDOx Data Output Rise Time | _ | _ | _ | ns | See parameter DO31 and <b>Note 4</b> | | | | SP35 | TscH2doV,<br>TscL2doV | SDOx Data Output Valid after<br>SCKx Edge | _ | 6 | 20 | ns | _ | | | | SP36 | TdiV2scH,<br>TdiV2scL | SDOx Data Output Setup to First SCKx Edge | 30 | _ | _ | ns | _ | | | - Note 1: These parameters are characterized, but are not tested in manufacturing. - 2: Data in "Typ" column is at 3.3V, 25°C unless otherwise stated. - **3:** The minimum clock period for SCKx is 66.7 ns. Therefore, the clock generated in Master mode must not violate this specification. - 4: Assumes 50 pF load on all SPIx pins. TABLE 24-41: ADC MODULE SPECIFICATIONS (10-BIT MODE)<sup>(1)</sup> | AC CHARACTERISTICS | | | Standard Operating Conditions: 3.0V to 3.6V (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for Industrial $-40^{\circ}\text{C} \le \text{TA} \le +125^{\circ}\text{C}$ for Extended | | | | | | | |---------------------------------|-------|--------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|-----------|--------------------------------------------------|--------------------------------------------------|--|--| | Param No. Symbol Characteristic | | Min. | Тур | Max. | Units | Conditions | | | | | | | ADC Accuracy (10-bit Mode | ) – Meas | uremen | ts with e | xternal | VREF+/VREF- | | | | AD20b | Nr | Resolution | 1 | 0 data bi | ts | bits | | | | | AD21b | INL | Integral Nonlinearity | -1.5 | _ | +1.5 | LSb | VINL = AVSS = VREFL = 0V,<br>AVDD = VREFH = 3.6V | | | | AD22b | DNL | Differential Nonlinearity | >-1 - <1 | | LSb | VINL = AVSS = VREFL = 0V,<br>AVDD = VREFH = 3.6V | | | | | AD23b | GERR | Gain Error | _ | — 3 6 L | | LSb | VINL = AVSS = VREFL = 0V,<br>AVDD = VREFH = 3.6V | | | | AD24b | EOFF | Offset Error | _ | 2 | 5 | LSb | VINL = AVSS = VREFL = 0V,<br>AVDD = VREFH = 3.6V | | | | AD25b | | Monotonicity | | _ | | _ | Guaranteed | | | | | | ADC Accuracy (10-bit Mode | e) – Meas | uremen | ts with i | nternal \ | VREF+/VREF- | | | | AD20b | Nr | Resolution | 1 | 10 data bits | | bits | | | | | AD21b | INL | Integral Nonlinearity | -1 | — | +1 | LSb | VINL = AVSS = 0V, AVDD = 3.6V | | | | AD22b | DNL | Differential Nonlinearity | >-1 | _ | <1 | LSb | VINL = AVSS = 0V, AVDD = 3.6V | | | | AD23b | GERR | Gain Error | _ | 7 | 15 | LSb | VINL = AVSS = 0V, AVDD = 3.6V | | | | AD24b | Eoff | Offset Error | | 3 | 7 | LSb | VINL = AVSS = 0V, AVDD = 3.6V | | | | AD25b | _ | Monotonicity | _ | _ | _ | _ | Guaranteed | | | | | | Dynamic I | Performa | nce (10 | -bit Mod | e) | | | | | AD30b | THD | Total Harmonic Distortion | | _ | -64 | dB | _ | | | | AD31b | SINAD | Signal to Noise and Distortion | 57 | 58.5 | l | dB | _ | | | | AD32b | SFDR | Spurious Free Dynamic<br>Range | 72 | _ | _ | dB | _ | | | | AD33b | FNYQ | Input Signal Bandwidth | _ | _ | 550 | kHz | _ | | | | AD34b | ENOB | Effective Number of Bits | 9.16 | 9.4 | _ | bits | _ | | | Note 1: Injection currents > | 0 | can affect the ADC results by approximately 4-6 counts (i.e., VIH source > (VDD + 0.3) or VIL source < (VSS - 0.3)). NOTES: | PIC24HJXXXGPXU6A/XU8A/X1UA | | | | | | | |----------------------------|--|--|--|--|--|--| | NOTES: | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | |