

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFI

| Product Status             | Obsolete                                                                        |
|----------------------------|---------------------------------------------------------------------------------|
| Core Processor             | PIC                                                                             |
| Core Size                  | 16-Bit                                                                          |
| Speed                      | 20 MIPS                                                                         |
| Connectivity               | CANbus, I <sup>2</sup> C, IrDA, LINbus, SPI, UART/USART                         |
| Peripherals                | Brown-out Detect/Reset, DMA, POR, PWM, WDT                                      |
| Number of I/O              | 85                                                                              |
| Program Memory Size        | 256KB (85.5K x 24)                                                              |
| Program Memory Type        | FLASH                                                                           |
| EEPROM Size                | -                                                                               |
| RAM Size                   | 16K x 8                                                                         |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 3.6V                                                                       |
| Data Converters            | A/D 32x10b/12b                                                                  |
| Oscillator Type            | Internal                                                                        |
| Operating Temperature      | -40°C ~ 150°C (TA)                                                              |
| Mounting Type              | Surface Mount                                                                   |
| Package / Case             | 100-TQFP                                                                        |
| Supplier Device Package    | 100-TQFP (12x12)                                                                |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic24hj256gp610a-h-pt |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# PIC24HJXXXGPX06A/X08A/X10A

## Pin Diagrams (Continued)



# PIC24HJXXXGPX06A/X08A/X10A

## Pin Diagrams (Continued)



# TO OUR VALUED CUSTOMERS

It is our intention to provide our valued customers with the best documentation possible to ensure successful use of your Microchip products. To this end, we will continue to improve our publications to better suit your needs. Our publications will be refined and enhanced as new volumes and updates are introduced.

If you have any questions or comments regarding this publication, please contact the Marketing Communications Department via Email at **docerrors@microchip.com** or fax the **Reader Response Form** in the back of this data sheet to (480) 792-4150. We welcome your feedback.

### Most Current Data Sheet

To obtain the most up-to-date version of this data sheet, please register at our Worldwide Web site at:

#### http://www.microchip.com

You can determine the version of a data sheet by examining its literature number found on the bottom outside corner of any page. The last character of the literature number is the version number, (e.g., DS30000A is version A of document DS30000).

## Errata

An errata sheet, describing minor operational differences from the data sheet and recommended workarounds, may exist for current devices. As device/documentation issues become known to us, we will publish an errata sheet. The errata will specify the revision of silicon and revision of document to which it applies.

To determine if an errata sheet exists for a particular device, please check with one of the following:

- Microchip's Worldwide Web site; http://www.microchip.com
- Your local Microchip sales office (see last page)

When contacting a sales office, please specify which device, revision of silicon and data sheet (include literature number) you are using.

#### **Customer Notification System**

Register on our web site at www.microchip.com to receive the most current information on all of our products.

|          |             |        |                          |        |        | 1017 (1 |        |       |            |              |                                |                              |       |       |       |          |       |               |
|----------|-------------|--------|--------------------------|--------|--------|---------|--------|-------|------------|--------------|--------------------------------|------------------------------|-------|-------|-------|----------|-------|---------------|
| SFR Name | SFR<br>Addr | Bit 15 | Bit 14                   | Bit 13 | Bit 12 | Bit 11  | Bit 10 | Bit 9 | Bit 8      | Bit 7        | Bit 6                          | Bit 5                        | Bit 4 | Bit 3 | Bit 2 | Bit 1    | Bit 0 | All<br>Resets |
| IC1BUF   | 0140        |        |                          |        |        |         |        |       | Input 1 Ca | apture Regis | ter                            |                              |       |       |       |          |       | xxxx          |
| IC1CON   | 0142        | _      | —                        | ICSIDL | _      | _       | _      | _     | _          | ICTMR        | R ICI<1:0> ICOV ICBNE ICM<2:0> |                              |       | 0000  |       |          |       |               |
| IC2BUF   | 0144        |        |                          |        |        |         |        |       | Input 2 Ca | apture Regis | ter                            |                              |       |       |       |          |       | xxxx          |
| IC2CON   | 0146        | _      | —                        | ICSIDL | —      | _       | —      | —     | _          | ICTMR        | ICI<1:0> ICOV ICBNE ICM<2:0>   |                              |       | 0000  |       |          |       |               |
| IC3BUF   | 0148        |        | Input 3 Capture Register |        |        |         |        |       |            |              | xxxx                           |                              |       |       |       |          |       |               |
| IC3CON   | 014A        | _      | —                        | ICSIDL | _      | _       | _      | _     | _          | ICTMR        | ICI<                           | ICI<1:0> ICOV ICBNE ICM<2:0> |       |       | 0000  |          |       |               |
| IC4BUF   | 014C        |        | Input 4 Capture Register |        |        |         |        |       |            |              | xxxx                           |                              |       |       |       |          |       |               |
| IC4CON   | 014E        | _      | —                        | ICSIDL | _      | _       | _      | _     | _          | ICTMR        | ICI<                           | :1:0>                        | ICOV  | ICBNE |       | ICM<2:0> |       | 0000          |
| IC5BUF   | 0150        |        |                          |        |        |         |        |       | Input 5 Ca | apture Regis | ter                            |                              |       |       |       |          |       | xxxx          |
| IC5CON   | 0152        | _      | _                        | ICSIDL | _      | _       | _      | _     | _          | ICTMR        | ICI<                           | :1:0>                        | ICOV  | ICBNE |       | ICM<2:0> |       | 0000          |
| IC6BUF   | 0154        |        |                          |        |        |         |        |       | Input 6 Ca | apture Regis | ter                            |                              |       |       |       |          |       | xxxx          |
| IC6CON   | 0156        | _      | —                        | ICSIDL | _      | _       | _      | _     | _          | ICTMR        | ICI<                           | :1:0>                        | ICOV  | ICBNE |       | ICM<2:0> |       | 0000          |
| IC7BUF   | 0158        |        |                          |        |        |         |        |       | Input 7 Ca | apture Regis | ter                            |                              |       |       |       |          |       | xxxx          |
| IC7CON   | 015A        | _      | _                        | ICSIDL | _      | _       | _      | _     | _          | ICTMR        | ICI<                           | :1:0>                        | ICOV  | ICBNE |       | ICM<2:0> |       | 0000          |
| IC8BUF   | 015C        |        |                          |        |        |         |        |       | Input 8 Ca | apture Regis | ter                            |                              |       |       |       |          |       | xxxx          |
| IC8CON   | 015E        | _      | _                        | ICSIDL | _      | _       | _      | _     | _          | ICTMR        | ICI<                           | :1:0>                        | ICOV  | ICBNE |       | ICM<2:0> |       | 0000          |
|          |             |        |                          |        |        |         |        |       |            |              |                                |                              |       |       |       |          |       |               |

C24HJXXXGPX06A/X08A/X10A

#### TABLE 4-7: INPUT CAPTURE REGISTER MAP

Legend: x = unknown value on Reset, — = unimplemented, read as '0'. Reset values are shown in hexadecimal for PinHigh devices.

## 5.2 RTSP Operation

The PIC24HJXXXGPX06A/X08A/X10A Flash program memory array is organized into rows of 64 instructions or 192 bytes. RTSP allows the user to erase a page of memory, which consists of eight rows (512 instructions) at a time, and to program one row or one word at a time. Table 24-12 displays typical erase and programming times. The 8-row erase pages and single row write rows are edge-aligned, from the beginning of program memory, on boundaries of 1536 bytes and 192 bytes, respectively.

The program memory implements holding buffers that can contain 64 instructions of programming data. Prior to the actual programming operation, the write data must be loaded into the buffers in sequential order. The instruction words loaded must always be from a group of 64 boundary.

The basic sequence for RTSP programming is to set up a Table Pointer, then do a series of TBLWT instructions to load the buffers. Programming is performed by setting the control bits in the NVMCON register. A total of 64 TBLWTL and TBLWTH instructions are required to load the instructions.

All of the table write operations are single-word writes (two instruction cycles) because only the buffers are written. A programming cycle is required for programming each row.

## 5.3 Programming Operations

A complete programming sequence is necessary for programming or erasing the internal Flash in RTSP mode. The processor stalls (waits) until the programming operation is finished.

The programming time depends on the FRC accuracy (see Table 24-19) and the value of the FRC Oscillator Tuning register (see Register 9-4). Use the following formula to calculate the minimum and maximum values for the Row Write Time, Page Erase Time and Word Write Cycle Time parameters (see Table 24-12).

#### EQUATION 5-1: PROGRAMMING TIME



For example, if the device is operating at +125°C, the FRC accuracy will be  $\pm 5\%$ . If the TUN<5:0> bits (see Register 9-4) are set to `bl11111, the minimum row write time is equal to Equation 5-2.

#### EQUATION 5-2: MINIMUM ROW WRITE TIME

$$T_{RW} = \frac{11064 \ Cycles}{7.37 \ MHz \times (1 + 0.05) \times (1 - 0.00375)} = 1.435 ms$$

The maximum row write time is equal to Equation 5-3.

#### EQUATION 5-3: MAXIMUM ROW WRITE TIME

$$T_{RW} = \frac{11064 \ Cycles}{7.37 \ MHz \times (1 - 0.05) \times (1 - 0.00375)} = 1.586 ms$$

Setting the WR bit (NVMCON<15>) starts the operation, and the WR bit is automatically cleared when the operation is finished.

## 5.4 Control Registers

The two SFRs that are used to read and write the program Flash memory are:

- NVMCON
- NVMKEY

The NVMCON register (Register 5-1) controls which blocks are to be erased, which memory type is to be programmed and the start of the programming cycle.

NVMKEY is a write-only register that is used for write protection. To start a programming or erase sequence, the user must consecutively write 0x55 and 0xAA to the NVMKEY register. Refer to **Section 5.3 "Programming Operations"** for further details.

## 7.3 Interrupt Control and Status Registers

PIC24HJXXXGPX06A/X08A/X10A devices implement a total of 30 registers for the interrupt controller:

- INTCON1
- INTCON2
- IFS0 through IFS4
- IEC0 through IEC4
- IPC0 through IPC17
- INTTREG

Global interrupt control functions are controlled from INTCON1 and INTCON2. INTCON1 contains the Interrupt Nesting Disable (NSTDIS) bit as well as the control and status flags for the processor trap sources. The INTCON2 register controls the external interrupt request signal behavior and the use of the Alternate Interrupt Vector Table.

The IFS registers maintain all of the interrupt request flags. Each source of interrupt has a Status bit, which is set by the respective peripherals or external signal and is cleared via software.

The IEC registers maintain all of the interrupt enable bits. These control bits are used to individually enable interrupts from the peripherals or external signals. The IPC registers are used to set the interrupt priority level for each source of interrupt. Each user interrupt source can be assigned to one of eight priority levels.

The INTTREG register contains the associated interrupt vector number and the new CPU interrupt priority level, which are latched into vector number (VEC-NUM<6:0>) and Interrupt level (ILR<3:0>) bit fields in the INTTREG register. The new interrupt priority level is the priority of the pending interrupt.

The interrupt sources are assigned to the IFSx, IECx and IPCx registers in the same sequence that they are listed in Table 7-1. For example, the INT0 (External Interrupt 0) is shown as having vector number 8 and a natural order priority of 0. Thus, the INT0IF bit is found in IFS0<0>, the INT0IE bit in IEC0<0>, and the INT0IP bits in the first position of IPC0 (IPC0<2:0>).

Although they are not specifically part of the interrupt control hardware, two of the CPU Control registers contain bits that control interrupt functionality. The CPU STATUS register, SR, contains the IPL<2:0> bits (SR<7:5>). These bits indicate the current CPU interrupt priority level. The user can change the current CPU priority level by writing to the IPL bits.

The CORCON register contains the IPL3 bit which, together with IPL<2:0>, also indicates the current CPU priority level. IPL3 is a read-only bit so that trap events cannot be masked by the user software.

All Interrupt registers are described in Register 7-1 through Register 7-32.

## REGISTER 7-15: IPC0: INTERRUPT PRIORITY CONTROL REGISTER 0

| U-0           | R/W-1            | R/W-0                 | R/W-0          | U-0               | R/W-1           | R/W-0           | R/W-0 |
|---------------|------------------|-----------------------|----------------|-------------------|-----------------|-----------------|-------|
| —             |                  | T1IP<2:0>             |                | —                 |                 | OC1IP<2:0>      |       |
| bit 15        |                  |                       |                |                   |                 |                 | bit 8 |
|               |                  |                       |                |                   |                 |                 |       |
| U-0           | R/W-1            | R/W-0                 | R/W-0          | U-0               | R/W-1           | R/W-0           | R/W-0 |
| —             |                  | IC1IP<2:0>            |                | —                 |                 | INT0IP<2:0>     |       |
| bit 7         |                  |                       |                |                   |                 |                 | bit 0 |
|               |                  |                       |                |                   |                 |                 |       |
| Legend:       |                  |                       |                |                   |                 |                 |       |
| R = Readable  | e bit            | W = Writable          | bit            | U = Unimple       | mented bit, rea | ad as '0'       |       |
| -n = Value at | POR              | '1' = Bit is set      |                | '0' = Bit is cle  | eared           | x = Bit is unkn | iown  |
|               |                  |                       |                |                   |                 |                 | ,     |
| bit 15        | Unimpleme        | ented: Read as '      | o'             |                   |                 |                 |       |
| bit 14-12     | T1IP<2:0>:       | Timer1 Interrupt      | Priority bits  |                   |                 |                 |       |
|               | 111 = Inter      | rupt is priority 7 (I | highest priori | ty interrupt)     |                 |                 |       |
|               | •                |                       |                |                   |                 |                 |       |
|               | •                |                       |                |                   |                 |                 |       |
|               | •<br>001 = Inter | rupt is priority 1    |                |                   |                 |                 |       |
|               | 000 = Inter      | rupt source is dis    | abled          |                   |                 |                 |       |
| bit 11        | Unimpleme        | ented: Read as '      | o'             |                   |                 |                 |       |
| bit 10-8      | OC1IP<2:0        | >: Output Compa       | re Channel 1   | I Interrupt Prior | ity bits        |                 |       |
|               | 111 = Inter      | rupt is priority 7 (I | highest priori | ty interrupt)     | 5               |                 |       |
|               | •                |                       | •              |                   |                 |                 |       |
|               | •                |                       |                |                   |                 |                 |       |
|               | •<br>001 = Inter | runt is priority 1    |                |                   |                 |                 |       |
|               | 000 = Inter      | rupt source is dis    | abled          |                   |                 |                 |       |
| bit 7         | Unimpleme        | ented: Read as '      | o'             |                   |                 |                 |       |
| bit 6-4       | IC1IP<2:0>       | : Input Capture C     | Channel 1 Inte | errupt Priority b | vits            |                 |       |
|               | 111 = Inter      | rupt is priority 7 (I | highest priori | ty interrupt)     |                 |                 |       |
|               | •                |                       |                |                   |                 |                 |       |
|               | •                |                       |                |                   |                 |                 |       |
|               | •<br>001 = Inter | rupt is priority 1    |                |                   |                 |                 |       |
|               | 000 = Inter      | rupt source is dis    | abled          |                   |                 |                 |       |
| bit 3         | Unimpleme        | ented: Read as '      | o'             |                   |                 |                 |       |
| bit 2-0       | INT0IP<2:0       | >: External Interr    | upt 0 Priority | bits              |                 |                 |       |
|               | 111 = Inter      | rupt is priority 7 (I | highest priori | ty interrupt)     |                 |                 |       |
|               | •                |                       | •              |                   |                 |                 |       |
|               | •                |                       |                |                   |                 |                 |       |
|               | •<br>001 = Inter | runt is priority 1    |                |                   |                 |                 |       |
|               | 000 = Inter      | rupt source is dis    | abled          |                   |                 |                 |       |
|               |                  |                       |                |                   |                 |                 |       |
|               |                  |                       |                |                   |                 |                 |       |

## **REGISTER 15-1:** OCxCON: OUTPUT COMPARE x CONTROL REGISTER (x = 1, 2)

| U-0    | U-0 | R/W-0  | U-0     | U-0    | U-0   | U-0      | U-0   |
|--------|-----|--------|---------|--------|-------|----------|-------|
| —      | —   | OCSIDL | —       | —      | _     | —        | _     |
| bit 15 |     |        |         |        |       |          | bit 8 |
|        |     |        |         |        |       |          |       |
| U-0    | U-0 | U-0    | R-0, HC | R/W-0  | R/W-0 | R/W-0    | R/W-0 |
| —      | —   | —      | OCFLT   | OCTSEL |       | OCM<2:0> |       |
| bit 7  |     |        |         |        |       |          | bit 0 |
|        |     |        |         |        |       |          |       |

| Legend:           | HC = Hardware Clearable bit |                           |                    |
|-------------------|-----------------------------|---------------------------|--------------------|
| R = Readable bit  | W = Writable bit            | U = Unimplemented bit, re | ad as '0'          |
| -n = Value at POR | '1' = Bit is set            | '0' = Bit is cleared      | x = Bit is unknown |

| bit 15-14 | Unimplemented: Read as '0'                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| bit 13    | OCSIDL: Stop Output Compare in Idle Mode Control bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|           | <ol> <li>1 = Output Compare x halts in CPU Idle mode</li> <li>0 = Output Compare x continues to operate in CPU Idle mode</li> </ol>                                                                                                                                                                                                                                                                                                                                                                                                 |
| bit 12-5  | Unimplemented: Read as '0'                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| bit 4     | OCFLT: PWM Fault Condition Status bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|           | <ul> <li>1 = PWM Fault condition has occurred (cleared in hardware only)</li> <li>0 = No PWM Fault condition has occurred (this bit is only used when OCM&lt;2:0&gt; = 111)</li> </ul>                                                                                                                                                                                                                                                                                                                                              |
| bit 3     | OCTSEL: Output Compare Timer Select bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|           | <ul> <li>1 = Timer3 is the clock source for Compare x</li> <li>0 = Timer2 is the clock source for Compare x</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                              |
| bit 2-0   | OCM<2:0>: Output Compare Mode Select bits                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|           | <ul> <li>111 = PWM mode on OCx, Fault pin enabled</li> <li>110 = PWM mode on OCx, Fault pin disabled</li> <li>101 = Initialize OCx pin low, generate continuous output pulses on OCx pin</li> <li>100 = Initialize OCx pin low, generate single output pulse on OCx pin</li> <li>011 = Compare event toggles OCx pin</li> <li>010 = Initialize OCx pin high, compare event forces OCx pin low</li> <li>001 = Initialize OCx pin low, compare event forces OCx pin high</li> <li>000 = Output compare channel is disabled</li> </ul> |

#### REGISTER 16-2: SPIXCON1: SPIX CONTROL REGISTER 1 (CONTINUED)

- bit 4-2 SPRE<2:0>: Secondary Prescale bits (Master mode)<sup>(2)</sup>
  - 111 = Secondary prescale 1:1
  - 110 = Secondary prescale 2:1
  - •
  - •
  - 000 = Secondary prescale 8:1
- bit 1-0 **PPRE<1:0>:** Primary Prescale bits (Master mode)<sup>(2)</sup>
  - 11 = Primary prescale 1:1
  - 10 = Primary prescale 4:1
  - 01 = Primary prescale 16:1
  - 00 = Primary prescale 64:1
- **Note 1:** The CKE bit is not used in the Framed SPI modes. The user should program this bit to '0' for the Framed SPI modes (FRMEN = 1).
  - **2:** Do not set both Primary and Secondary prescalers to a value of 1:1.
  - **3:** This bit must be cleared when FRMEN = 1.

## 19.0 ENHANCED CAN (ECAN™) MODULE

- Note 1: This data sheet summarizes the features of the PIC24HJXXXGPX06A/X08A/X10A family of devices. However, it is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to the *"dsPIC33F/PIC24H Family Reference Manual"*, Section 21. *"Enhanced Controller Area Network (ECAN™)"* (DS70185), which is available from the Microchip web site (www.microchip.com).
  - 2: Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information.

## 19.1 Overview

The Enhanced Controller Area Network (ECAN<sup>™</sup>) module is a serial interface, useful for communicating with other CAN modules or microcontroller devices. This interface/protocol was designed to allow communications within noisy environments. The PIC24HJXXXGPX06A/X08A/X10A devices contain up to two ECAN modules.

The CAN module is a communication controller implementing the CAN 2.0 A/B protocol, as defined in the BOSCH specification. The module will support CAN 1.2, CAN 2.0A, CAN 2.0B Passive and CAN 2.0B Active versions of the protocol. The module implementation is a full CAN system. The CAN specification is not covered within this data sheet. The reader may refer to the BOSCH CAN specification for further details.

The module features are as follows:

- Implementation of the CAN protocol, CAN 1.2, CAN 2.0A and CAN 2.0B
- · Standard and extended data frames
- 0-8 bytes data length
- Programmable bit rate up to 1 Mbit/sec
- Automatic response to remote transmission requests
- Up to 8 transmit buffers with application specified prioritization and abort capability (each buffer may contain up to 8 bytes of data)
- Up to 32 receive buffers (each buffer may contain up to 8 bytes of data)
- Up to 16 full (standard/extended identifier)
   acceptance filters
- 3 full acceptance filter masks
- DeviceNet<sup>™</sup> addressing support
- Programmable wake-up functionality with integrated low-pass filter
- Programmable Loopback mode supports self-test operation

- Signaling via interrupt capabilities for all CAN receiver and transmitter error states
- Programmable clock source
- Programmable link to input capture module (IC2 for both CAN1 and CAN2) for time-stamping and network synchronization
- · Low-power Sleep and Idle mode

The CAN bus module consists of a protocol engine and message buffering/control. The CAN protocol engine handles all functions for receiving and transmitting messages on the CAN bus. Messages are transmitted by first loading the appropriate data registers. Status and errors can be checked by reading the appropriate registers. Any message detected on the CAN bus is checked for errors and then matched against filters to see if it should be received and stored in one of the receive registers.

## 19.2 Frame Types

The CAN module transmits various types of frames which include data messages, remote transmission requests and as other frames that are automatically generated for control purposes. The following frame types are supported:

Standard Data Frame:

A standard data frame is generated by a node when the node wishes to transmit data. It includes an 11-bit standard identifier (SID) but not an 18-bit extended identifier (EID).

- Extended Data Frame: An extended data frame is similar to a standard data frame but includes an extended identifier as well.
- Remote Frame:

It is possible for a destination node to request the data from the source. For this purpose, the destination node sends a remote frame with an identifier that matches the identifier of the required data frame. The appropriate data source node will then send a data frame as a response to this remote request.

• Error Frame:

An error frame is generated by any node that detects a bus error. An error frame consists of two fields: an error flag field and an error delimiter field.

· Overload Frame:

An overload frame can be generated by a node as a result of two conditions. First, the node detects a dominant bit during interframe space which is an illegal condition. Second, due to internal conditions, the node is not yet able to start reception of the next message. A node may generate a maximum of 2 sequential overload frames to delay the start of the next message.

· Interframe Space:

Interframe space separates a proceeding frame (of whatever type) from a following data or remote frame.

| U-0          | U-0             | U-0                | U-0                 | U-0              | U-0              | U-0            | U-0   |
|--------------|-----------------|--------------------|---------------------|------------------|------------------|----------------|-------|
| _            |                 |                    | _                   | _                |                  | _              |       |
| bit 15       |                 |                    |                     |                  |                  |                | bit 8 |
|              |                 |                    |                     |                  |                  |                |       |
| R/W-0        | R/W-0           | R/W-0              | U-0                 | R/W-0            | R/W-0            | R/W-0          | R/W-0 |
| IVRIE        | WAKIE           | ERRIE              |                     | FIFOIE           | RBOVIE           | RBIE           | TBIE  |
| bit 7        |                 |                    |                     |                  |                  |                | bit 0 |
| Legend:      |                 |                    |                     |                  |                  |                |       |
| R = Readab   | le bit          | W = Writable       | bit                 | U = Unimpler     | nented bit, read | as '0'         |       |
| -n = Value a | t POR           | '1' = Bit is set   |                     | '0' = Bit is cle | ared             | x = Bit is unk | nown  |
|              |                 |                    |                     |                  |                  |                |       |
| bit 15-8     | Unimplemen      | ted: Read as '     | 0'                  |                  |                  |                |       |
| bit 7        | IVRIE: Invalio  | d Message Inte     | rrupt Enable b      | pit              |                  |                |       |
|              | 1 = Interrupt i | request enable     | d<br>bled           |                  |                  |                |       |
| bit 6        | WAKIE: Bus      | Wake-up Activi     | tv Interrupt Fr     | hable bit        |                  |                |       |
| bit o        | 1 = Interrupt   | request enable     | d                   |                  |                  |                |       |
|              | 0 = Interrupt   | request not ena    | abled               |                  |                  |                |       |
| bit 5        | ERRIE: Error    | Interrupt Enab     | le bit              |                  |                  |                |       |
|              | 1 = Interrupt   | request enable     | d                   |                  |                  |                |       |
| hit 4        | Unimplemen      | ited: Read as '    |                     |                  |                  |                |       |
| bit 3        | FIFOIF: FIFO    | ) Almost Full In   | ∘<br>terrupt Enable | e bit            |                  |                |       |
| Sit 0        | 1 = Interrupt   | request enable     | d                   |                  |                  |                |       |
|              | 0 = Interrupt   | request not ena    | abled               |                  |                  |                |       |
| bit 2        | RBOVIE: RX      | Buffer Overflov    | w Interrupt En      | able bit         |                  |                |       |
|              | 1 = Interrupt   | request enable     | d<br>blod           |                  |                  |                |       |
| hit 1        | BBIE: BX Bu     | iffer Interrupt Fi | nable hit           |                  |                  |                |       |
|              | 1 = Interrupt   | request enable     | d                   |                  |                  |                |       |
|              | 0 = Interrupt   | request not ena    | abled               |                  |                  |                |       |
| bit 0        | TBIE: TX Buf    | ffer Interrupt Er  | able bit            |                  |                  |                |       |
|              | 1 = Interrupt   | request enable     | d                   |                  |                  |                |       |
|              | 0 = merrupt i   | request not ena    | abied               |                  |                  |                |       |

### **REGISTER 19-7:** CIINTE: ECAN™ MODULE INTERRUPT ENABLE REGISTER

| REGISTER <sup>·</sup>      | 19-16: CiRXI<br>(n = 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | <sup>-</sup> nSID: ECAN <sup>™</sup><br>, 1,, 15)                                                                                                                                                                                  | MODULE | ACCEPTANC                          | E FILTER n S | TANDARD ID      | ENTIFIER |  |  |  |
|----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|------------------------------------|--------------|-----------------|----------|--|--|--|
| R/W-x                      | R/W-x                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | R/W-x                                                                                                                                                                                                                              | R/W-x  | R/W-x                              | R/W-x        | R/W-x           | R/W-x    |  |  |  |
|                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                    | SID    | <10:3>                             |              |                 |          |  |  |  |
| bit 15                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                    |        |                                    |              |                 | bit 8    |  |  |  |
| R/W-x                      | R/W-x                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | R/W-x                                                                                                                                                                                                                              | U-0    | R/W-x                              | U-0          | R/W-x           | R/W-x    |  |  |  |
|                            | SID<2:0>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                    | _      | EXIDE                              | —            | EID<            | 17:16>   |  |  |  |
| bit 7                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                    |        |                                    |              |                 | bit 0    |  |  |  |
| Legend:                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                    |        |                                    |              |                 |          |  |  |  |
| R = Readabl                | R = Readable bit W = Writable bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                    |        | U = Unimplemented bit, read as '0' |              |                 |          |  |  |  |
| -n = Value at              | POR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | '1' = Bit is set                                                                                                                                                                                                                   |        | '0' = Bit is cle                   | ared         | x = Bit is unkı | nown     |  |  |  |
| bit 15-5<br>bit 4<br>bit 3 | SID<10:0>:<br>1 = Message<br>0 = Message<br>Unimpleme<br>EXIDE: Exte                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | SID<10:0>: Standard Identifier bits<br>1 = Message address bit SIDx must be '1' to match filter<br>0 = Message address bit SIDx must be '0' to match filter<br>Unimplemented: Read as '0'<br>EXIDE: Extended Identifier Enable bit |        |                                    |              |                 |          |  |  |  |
| bit 2<br>bit 1-0           | <ul> <li>Unimplemented: Read as '0'</li> <li>EXIDE: Extended Identifier Enable bit         <ul> <li>If MIDE = 1:</li> <li>1 = Match only messages with extended identifier addresses</li> <li>0 = Match only messages with standard identifier addresses</li> <li>If MIDE = 0:</li> <li>Ignore EXIDE bit.</li> </ul> </li> <li>Unimplemented: Read as '0'</li> <li>EID&lt;17:16&gt;: Extended Identifier bits         <ul> <li>1 = Message address bit EIDx must be '1' to match filter</li> <li>0 = Message address bit EIDx must be '0' to match filter</li> </ul> </li> </ul> |                                                                                                                                                                                                                                    |        |                                    |              |                 |          |  |  |  |

# REGISTER 19-17: CiRXFnEID: ECAN<sup>TM</sup> MODULE ACCEPTANCE FILTER n EXTENDED IDENTIFIER (n = 0, 1, ..., 15)

| R/W-x                                                                      | R/W-x | R/W-x | R/W-x | R/W-x                              | R/W-x | R/W-x | R/W-x |  |
|----------------------------------------------------------------------------|-------|-------|-------|------------------------------------|-------|-------|-------|--|
|                                                                            |       |       | EID   | <15:8>                             |       |       |       |  |
| bit 15                                                                     |       |       |       |                                    |       |       | bit 8 |  |
|                                                                            |       |       |       |                                    |       |       |       |  |
| R/W-x                                                                      | R/W-x | R/W-x | R/W-x | R/W-x                              | R/W-x | R/W-x | R/W-x |  |
|                                                                            |       |       | EID   | <7:0>                              |       |       |       |  |
| bit 7                                                                      |       |       |       |                                    |       |       | bit 0 |  |
|                                                                            |       |       |       |                                    |       |       |       |  |
| Legend:                                                                    |       |       |       |                                    |       |       |       |  |
| R = Readable bit W = Writable bit                                          |       |       |       | U = Unimplemented bit, read as '0' |       |       |       |  |
| -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown |       |       |       |                                    |       | nown  |       |  |

bit 15-0 EID<15:0>: Extended Identifier bits

1 = Message address bit EIDx must be '1' to match filter

0 = Message address bit EIDx must be '0' to match filter

# PIC24HJXXXGPX06A/X08A/X10A

#### REGISTER 20-4: ADxCON4: ADCx CONTROL REGISTER 4

| U-0                               | U-0 | U-0              | U-0 | U-0                                | U-0   | U-0             | U-0   |  |
|-----------------------------------|-----|------------------|-----|------------------------------------|-------|-----------------|-------|--|
| —                                 | —   | —                | _   | —                                  | —     | —               | —     |  |
| bit 15                            |     |                  |     | •                                  |       | •               | bit 8 |  |
|                                   |     |                  |     |                                    |       |                 |       |  |
| U-0                               | U-0 | U-0              | U-0 | U-0                                | R/W-0 | R/W-0           | R/W-0 |  |
| —                                 | —   | —                | —   |                                    |       | DMABL<2:0>      |       |  |
| bit 7                             |     |                  |     |                                    |       |                 | bit 0 |  |
|                                   |     |                  |     |                                    |       |                 |       |  |
| Legend:                           |     |                  |     |                                    |       |                 |       |  |
| R = Readable bit W = Writable bit |     |                  | bit | U = Unimplemented bit, read as '0' |       |                 |       |  |
| -n = Value at P                   | OR  | '1' = Bit is set |     | '0' = Bit is cle                   | eared | x = Bit is unkr | nown  |  |

#### bit 15-3 Unimplemented: Read as '0'

bit 2-0

DMABL<2:0>: Selects Number of DMA Buffer Locations per Analog Input bits

111 = Allocates 128 words of buffer to each analog input

110 = Allocates 64 words of buffer to each analog input

101 = Allocates 32 words of buffer to each analog input

100 = Allocates 16 words of buffer to each analog input

011 = Allocates 8 words of buffer to each analog input

010 = Allocates 4 words of buffer to each analog input

001 = Allocates 2 words of buffer to each analog input

000 = Allocates 1 word of buffer to each analog input

| U-0                                                                        | U-0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | U-0                                                           | U-0                                                      | U-0                                                        | R/W-0                                                     | R/W-0                      | R/W-0   |  |  |  |
|----------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|----------------------------------------------------------|------------------------------------------------------------|-----------------------------------------------------------|----------------------------|---------|--|--|--|
| _                                                                          | —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                               | _                                                        | _                                                          | CH123                                                     | NB<1:0>                    | CH123SB |  |  |  |
| bit 15                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                               |                                                          |                                                            |                                                           |                            | bit 8   |  |  |  |
|                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                               |                                                          |                                                            |                                                           |                            |         |  |  |  |
| U-0                                                                        | U-0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | U-0                                                           | U-0                                                      | U-0                                                        | R/W-0                                                     | R/W-0                      | R/W-0   |  |  |  |
| —                                                                          | —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | _                                                             | —                                                        | —                                                          | CH123                                                     | VA<1:0>                    | CH123SA |  |  |  |
| bit 7                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                               |                                                          |                                                            |                                                           |                            | bit 0   |  |  |  |
|                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                               |                                                          |                                                            |                                                           |                            |         |  |  |  |
| Legend:                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                               |                                                          |                                                            |                                                           |                            |         |  |  |  |
| R = Readab                                                                 | le bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | W = Writable I                                                | bit                                                      | U = Unimple                                                | mented bit, rea                                           | d as '0'                   |         |  |  |  |
| -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                               |                                                          |                                                            |                                                           |                            | nown    |  |  |  |
| bit 10-9<br>bit 8                                                          | <ul> <li>Unimplemented: Read as '0'</li> <li>CH123NB&lt;1:0&gt;: Channel 1, 2, 3 Negative Input Select for Sample B bits</li> <li>When AD12B = 1, CHxNB is: U-0, Unimplemented, Read as '0'</li> <li>11 = CH1 negative input is AN9, CH2 negative input is AN10, CH3 negative input is AN11</li> <li>10 = CH1 negative input is AN6, CH2 negative input is AN7, CH3 negative input is AN8</li> <li>0x = CH1, CH2, CH3 negative input is VREF-</li> <li>CH123SB: Channel 1, 2, 3 Positive Input Select for Sample B bit</li> <li>When AD12B = 1, CHxSB is: U-0, Unimplemented, Read as '0'</li> <li>1 = CH1 positive input is AN3, CH2 positive input is AN4, CH3 positive input is AN5</li> <li>0 = CH1 positive input is AN0, CH2 positive input is AN1. CH3 positive input is AN2</li> </ul> |                                                               |                                                          |                                                            |                                                           |                            |         |  |  |  |
| bit 7-3                                                                    | Unimplemen                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | ted: Read as '0                                               | )'                                                       |                                                            | <b>.</b>                                                  |                            |         |  |  |  |
| bit 2-1                                                                    | CH123NA<1:0>: Channel 1, 2, 3 Negative Input Select for Sample A bits<br>When AD12B = 1, CHxNA is: U-0, Unimplemented, Read as '0'<br>11 = CH1 negative input is AN9, CH2 negative input is AN10, CH3 negative input is AN11<br>10 = CH1 negative input is AN6, CH2 negative input is AN7, CH3 negative input is AN8<br>0x = CH1_CH2_CH3 pegative input is VREE.                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                               |                                                          |                                                            |                                                           |                            |         |  |  |  |
| bit 0                                                                      | <b>CH123SA</b> : C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | hannel 1, 2, 3 F                                              | Positive Input                                           | Select for Sam                                             | ple A bit                                                 |                            |         |  |  |  |
|                                                                            | <b>When AD12E</b><br>1 = CH1 posi<br>0 = CH1 posi                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | <b>B = 1, CHxSA i</b><br>tive input is AN<br>tive input is AN | <b>s: U-0, Unimp</b><br>3, CH2 positiv<br>0, CH2 positiv | <b>plemented, Re</b><br>re input is AN4<br>re input is AN1 | a <b>d as '0'</b><br>, CH3 positive i<br>, CH3 positive i | nput is AN5<br>nput is AN2 |         |  |  |  |

## REGISTER 20-5: ADxCHS123: ADCx INPUT CHANNEL 1, 2, 3 SELECT REGISTER

| Base<br>Instr<br># | Assembly<br>Mnemonic |        | Assembly Syntax | Description                                       | # of<br>Words | # of<br>Cycles | Status Flags<br>Affected |
|--------------------|----------------------|--------|-----------------|---------------------------------------------------|---------------|----------------|--------------------------|
| 35                 | INC                  | INC    | f               | f = f + 1                                         | 1             | 1              | C,DC,N,OV,Z              |
|                    |                      | INC    | f,WREG          | WREG = f + 1                                      | 1             | 1              | C,DC,N,OV,Z              |
|                    |                      | INC    | Ws,Wd           | Wd = Ws + 1                                       | 1             | 1              | C,DC,N,OV,Z              |
| 36                 | INC2                 | INC2   | f               | f = f + 2                                         | 1             | 1              | C,DC,N,OV,Z              |
|                    |                      | INC2   | f,WREG          | WREG = f + 2                                      | 1             | 1              | C,DC,N,OV,Z              |
|                    |                      | INC2   | Ws,Wd           | Wd = Ws + 2                                       | 1             | 1              | C,DC,N,OV,Z              |
| 37                 | IOR                  | IOR    | f               | f = f .IOR. WREG                                  | 1             | 1              | N,Z                      |
|                    |                      | IOR    | f,WREG          | WREG = f .IOR. WREG                               | 1             | 1              | N,Z                      |
|                    |                      | IOR    | #lit10,Wn       | Wd = lit10 .IOR. Wd                               | 1             | 1              | N,Z                      |
|                    |                      | IOR    | Wb,Ws,Wd        | Wd = Wb .IOR. Ws                                  | 1             | 1              | N,Z                      |
|                    |                      | IOR    | Wb,#lit5,Wd     | Wd = Wb .IOR. lit5                                | 1             | 1              | N,Z                      |
| 38                 | LNK                  | LNK    | #lit14          | Link Frame Pointer                                | 1             | 1              | None                     |
| 39                 | LSR                  | LSR    | f               | f = Logical Right Shift f                         | 1             | 1              | C,N,OV,Z                 |
|                    |                      | LSR    | f,WREG          | WREG = Logical Right Shift f                      | 1             | 1              | C,N,OV,Z                 |
|                    |                      | LSR    | Ws,Wd           | Wd = Logical Right Shift Ws                       | 1             | 1              | C,N,OV,Z                 |
|                    |                      | LSR    | Wb,Wns,Wnd      | Wnd = Logical Right Shift Wb by Wns               | 1             | 1              | N,Z                      |
|                    |                      | LSR    | Wb,#lit5,Wnd    | Wnd = Logical Right Shift Wb by lit5              | 1             | 1              | N,Z                      |
| 40                 | MOV                  | MOV    | f,Wn            | Move f to Wn                                      | 1             | 1              | None                     |
|                    |                      | MOV    | f               | Move f to f                                       | 1             | 1              | None                     |
|                    |                      | MOV    | f,WREG          | Move f to WREG                                    | 1             | 1              | N,Z                      |
|                    |                      | MOV    | #lit16,Wn       | Move 16-bit literal to Wn                         | 1             | 1              | None                     |
|                    |                      | MOV.b  | #lit8,Wn        | Move 8-bit literal to Wn                          | 1             | 1              | None                     |
|                    |                      | MOV    | Wn,f            | Move Wn to f                                      | 1             | 1              | None                     |
|                    |                      | MOV    | Wso,Wdo         | Move Ws to Wd                                     | 1             | 1              | None                     |
|                    |                      | MOV    | WREG, f         | Move WREG to f                                    | 1             | 1              | None                     |
|                    |                      | MOV.D  | Wns,Wd          | Move Double from W(ns):W(ns + 1) to Wd            | 1             | 2              | None                     |
|                    |                      | MOV.D  | Ws,Wnd          | Move Double from Ws to W(nd + 1):W(nd)            | 1             | 2              | None                     |
| 41                 | MUL                  | MUL.SS | Wb,Ws,Wnd       | {Wnd + 1, Wnd} = signed(Wb) * signed(Ws)          | 1             | 1              | None                     |
|                    |                      | MUL.SU | Wb,Ws,Wnd       | {Wnd + 1, Wnd} = signed(Wb) * unsigned(Ws)        | 1             | 1              | None                     |
|                    |                      | MUL.US | Wb,Ws,Wnd       | {Wnd + 1, Wnd} = unsigned(Wb) * signed(Ws)        | 1             | 1              | None                     |
|                    |                      | MUL.UU | Wb,Ws,Wnd       | {Wnd + 1, Wnd} = unsigned(Wb) *<br>unsigned(Ws)   | 1             | 1              | None                     |
|                    |                      | MUL.SU | Wb,#lit5,Wnd    | {Wnd + 1, Wnd} = signed(Wb) * unsigned(lit5)      | 1             | 1              | None                     |
|                    |                      | MUL.UU | Wb,#lit5,Wnd    | {Wnd + 1, Wnd} = unsigned(Wb) *<br>unsigned(lit5) | 1             | 1              | None                     |
|                    |                      | MUL    | f               | W3:W2 = f * WREG                                  | 1             | 1              | None                     |
| 42                 | NEG                  | NEG    | f               | $f = \overline{f} + 1$                            | 1             | 1              | C,DC,N,OV,Z              |
|                    |                      | NEG    | f,WREG          | WREG = $\overline{f}$ + 1                         | 1             | 1              | C,DC,N,OV,Z              |
|                    |                      | NEG    | Ws,Wd           | $Wd = \overline{Ws} + 1$                          | 1             | 1              | C.DC.N.OV.Z              |
| 43                 | NOP                  | NOP    |                 | No Operation                                      | 1             | 1              | None                     |
|                    |                      | NOPR   |                 | No Operation                                      | 1             | 1              | None                     |
| 44                 | POP                  | POP    | f               | Pop f from Top-of-Stack (TOS)                     | 1             | 1              | None                     |
|                    | 101                  | POP    | Wdo             | Pop from Top-of-Stack (TOS) to Wdo                | 1             | 1              | None                     |
|                    |                      | POP.D  | Wnd             | Pop from Top-of-Stack (TOS) to<br>W(nd):W(nd + 1) | 1             | 2              | None                     |
|                    |                      | POP.S  |                 | Pop Shadow Registers                              | 1             | 1              | All                      |
| 45                 | PUSH                 | PUSH   | f               | Push f to Top-of-Stack (TOS)                      | 1             | 1              | None                     |
|                    |                      | PUSH   | Wso             | Push Wso to Top-of-Stack (TOS)                    | . 1           | 1              | None                     |
|                    |                      | PUSH D | Wns             | Push $W(ns)$ : $W(ns + 1)$ to Top-of-Stack (TOS)  | 1             | 2              | None                     |
|                    |                      | PUSH S |                 | Push Shadow Registers                             | 1             | 1              | None                     |
| 46                 | PWRSAV               | PWRSAV | #lit1           | Go into Sleep or Idle mode                        | 1             | 1              | WDTO Sleen               |
| -                  |                      |        | 2011 - F        | a star star star star star star star sta          | · ·           |                | , p                      |

#### TABLE 22-2: INSTRUCTION SET OVERVIEW (CONTINUED)

| Base<br>Instr<br># | Assembly<br>Mnemonic |        | Assembly Syntax | Description                  | # of<br>Words | # of<br>Cycles | Status Flags<br>Affected |
|--------------------|----------------------|--------|-----------------|------------------------------|---------------|----------------|--------------------------|
| 66                 | TBLRDL               | TBLRDL | Ws,Wd           | Read Prog<15:0> to Wd        | 1             | 2              | None                     |
| 67                 | TBLWTH               | TBLWTH | Ws,Wd           | Write Ws<7:0> to Prog<23:16> | 1             | 2              | None                     |
| 68                 | TBLWTL               | TBLWTL | Ws,Wd           | Write Ws to Prog<15:0>       | 1             | 2              | None                     |
| 69                 | ULNK                 | ULNK   |                 | Unlink Frame Pointer         | 1             | 1              | None                     |
| 70                 | XOR                  | XOR    | f               | f = f .XOR. WREG             | 1             | 1              | N,Z                      |
|                    |                      | XOR    | f,WREG          | WREG = f .XOR. WREG          | 1             | 1              | N,Z                      |
|                    |                      | XOR    | #lit10,Wn       | Wd = lit10 .XOR. Wd          | 1             | 1              | N,Z                      |
|                    |                      | XOR    | Wb,Ws,Wd        | Wd = Wb .XOR. Ws             | 1             | 1              | N,Z                      |
|                    |                      | XOR    | Wb,#lit5,Wd     | Wd = Wb .XOR. lit5           | 1             | 1              | N,Z                      |
| 71                 | ZE                   | ZE     | Ws,Wnd          | Wnd = Zero-extend Ws         | 1             | 1              | C,Z,N                    |

## TABLE 22-2: INSTRUCTION SET OVERVIEW (CONTINUED)

# TABLE 24-35:SPIX SLAVE MODE (FULL-DUPLEX, CKE = 0, CKP = 0, SMP = 0) TIMING<br/>REQUIREMENTS

| AC CHARACTERISTICS |                       |                                                              | $\begin{array}{l} \mbox{Standard Operating Conditions: 2.4V to 3.6V} \\ \mbox{(unless otherwise stated)} \\ \mbox{Operating temperature} & -40^{\circ}C \leq TA \leq +85^{\circ}C \mbox{ for Industrial} \\ & -40^{\circ}C \leq TA \leq +125^{\circ}C \mbox{ for Extended} \end{array}$ |                    |     |       |                                      |
|--------------------|-----------------------|--------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-----|-------|--------------------------------------|
| Param<br>No.       | Symbol                | Characteristic <sup>(1)</sup>                                | Min                                                                                                                                                                                                                                                                                     | Тур <sup>(2)</sup> | Max | Units | Conditions                           |
| SP70               | TscP                  | Maximum SCK Input Frequency                                  | _                                                                                                                                                                                                                                                                                       |                    | 11  | MHz   | See Note 3                           |
| SP72               | TscF                  | SCKx Input Fall Time                                         | —                                                                                                                                                                                                                                                                                       |                    |     | ns    | See parameter DO32 and <b>Note 4</b> |
| SP73               | TscR                  | SCKx Input Rise Time                                         | —                                                                                                                                                                                                                                                                                       |                    |     | ns    | See parameter DO31 and <b>Note 4</b> |
| SP30               | TdoF                  | SDOx Data Output Fall Time                                   | —                                                                                                                                                                                                                                                                                       |                    |     | ns    | See parameter DO32 and <b>Note 4</b> |
| SP31               | TdoR                  | SDOx Data Output Rise Time                                   | —                                                                                                                                                                                                                                                                                       |                    |     | ns    | See parameter DO31 and <b>Note 4</b> |
| SP35               | TscH2doV,<br>TscL2doV | SDOx Data Output Valid after<br>SCKx Edge                    | —                                                                                                                                                                                                                                                                                       | 6                  | 20  | ns    | _                                    |
| SP36               | TdoV2scH,<br>TdoV2scL | SDOx Data Output Setup to<br>First SCKx Edge                 | 30                                                                                                                                                                                                                                                                                      | _                  | _   | ns    | —                                    |
| SP40               | TdiV2scH,<br>TdiV2scL | Setup Time of SDIx Data Input<br>to SCKx Edge                | 30                                                                                                                                                                                                                                                                                      | _                  | _   | ns    | _                                    |
| SP41               | TscH2diL,<br>TscL2diL | Hold Time of SDIx Data Input<br>to SCKx Edge                 | 30                                                                                                                                                                                                                                                                                      |                    | _   | ns    | _                                    |
| SP50               | TssL2scH,<br>TssL2scL | $\overline{SSx} \downarrow$ to SCKx $\uparrow$ or SCKx Input | 120                                                                                                                                                                                                                                                                                     |                    | —   | ns    | _                                    |
| SP51               | TssH2doZ              | SSx ↑ to SDOx Output<br>High-Impedance <sup>(4)</sup>        | 10                                                                                                                                                                                                                                                                                      | _                  | 50  | ns    | —                                    |
| SP52               | TscH2ssH<br>TscL2ssH  | SSx after SCKx Edge                                          | 1.5 TCY + 40                                                                                                                                                                                                                                                                            | _                  | _   | ns    | See Note 4                           |

Note 1: These parameters are characterized, but are not tested in manufacturing.

2: Data in "Typ" column is at 3.3V, 25°C unless otherwise stated.

**3:** The minimum clock period for SCKx is 91 ns. Therefore, the SCK clock generated by the Master must not violate this specificiation.

**4:** Assumes 50 pF load on all SPIx pins.

### 64-Lead Plastic Thin Quad Flatpack (PT) – 10x10x1 mm Body, 2.00 mm Footprint [TQFP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.

2. Chamfers at corners are optional; size may vary.

Lead Thickness

Lead Width

Molded Package Width

Molded Package Length

Mold Draft Angle Top

Mold Draft Angle Bottom

3. Dimensions D1 and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.25 mm per side.

E1

D1

С

b

α

β

0.09

0.17

11°

11°

10.00 BSC

10.00 BSC

0.22

12°

12°

4. Dimensioning and tolerancing per ASME Y14.5M.

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-085B

0.20

0.27

13°

13°

## 100-Lead Plastic Thin Quad Flatpack (PF) – 14x14x1 mm Body, 2.00 mm Footprint [TQFP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.

2. Chamfers at corners are optional; size may vary.

3. Dimensions D1 and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.25 mm per side.

4. Dimensioning and tolerancing per ASME Y14.5M.

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-110B

## **Revision C (March 2011)**

This revision includes typographical and formatting changes throughout the data sheet text. In addition, all occurrences of VDDCORE have been removed.

All other major changes are referenced by their respective section in the following table.

| TABLE B-2: | MAJOR SECTION UPDATES |
|------------|-----------------------|
|------------|-----------------------|

| Section Name                                                              | Update Description                                                                                                                                                            |
|---------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Section 2.0 "Guidelines for Getting Started with 16-Bit Microcontrollers" | The frequency limitation for device PLL start-up conditions was updated in Section 2.7 "Oscillator Value Conditions on Device Start-up".                                      |
|                                                                           | The second paragraph in Section 2.9 "Unused I/Os" was updated.                                                                                                                |
| Section 4.0 "Memory Organization"                                         | The All Resets values for the following SFRs in the Timer Register<br>Map were changed (see Table 4-6):<br>• TMR1<br>• TMR2<br>• TMR3<br>• TMR4<br>• TMR5<br>• TMR6<br>• TMR7 |
|                                                                           | • TMR8<br>• TMR9                                                                                                                                                              |
| Section 9.0 "Oscillator Configuration"                                    | Added Note 3 to the OSCCON: Oscillator Control Register (see<br>Register 9-1).<br>Added Note 2 to the CLKDIV: Clock Divisor Register (see<br>Register 9-2).                   |
|                                                                           | Added Note 1 to the PLLFBD: PLL Feedback Divisor Register (see<br>Register 9-3).<br>Added Note 2 to the OSCTUN: FRC Oscillator Tuning Register (see<br>Register 9-4).         |
| Section 20.0 "10-bit/12-bit Analog-to-Digital Converter (ADC)"            | Updated the VREFL references in the ADC1 module block diagram (see Figure 20-1).                                                                                              |
| Section 21.0 "Special Features"                                           | Added a new paragraph and removed the third paragraph in <b>Section 21.1 "Configuration Bits"</b> .                                                                           |
|                                                                           | Added the column "RTSP Effects" to the Configuration Bits Descriptions (see Table 21-2).                                                                                      |