Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|---------------------------------------------------------------------------------| | | | | Product Status | Active | | Core Processor | R8C | | Core Size | 16-Bit | | Speed | 20MHz | | Connectivity | LINbus, SIO, UART/USART | | Peripherals | POR, PWM, Voltage Detect, WDT | | Number of I/O | 25 | | Program Memory Size | 16KB (16K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 1K x 8 | | Voltage - Supply (Vcc/Vdd) | 2.7V ~ 5.5V | | Data Converters | A/D 12x10b; D/A 2x8b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 32-LQFP | | Supplier Device Package | 32-LQFP (7x7) | | Purchase URL | https://www.e-xfl.com/product-detail/renesas-electronics-america/r5f212e4dfp-u0 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong #### Notice - 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website. - Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others. - 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part. - 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information. - 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. - 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein. - 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics product for any application for which it is not intended without the prior written consent of Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc. - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots. - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; safety equipment; and medical equipment not specifically designed for life support. - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life. - 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges. - 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you. - 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations. - 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics - 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries. - (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries. - (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics. # R8C/2E Group, R8C/2F Group RENESAS MCU REJ03B0222-0100 Rev.1.00 Dec 14, 2007 # 1. Overview ## 1.1 Features The R8C/2E Group and R8C/2F Group of single-chip MCUs incorporates the R8C/Tiny Series CPU core, employing sophisticated instructions for a high level of efficiency. With 1 Mbyte of address space, and it is capable of executing instructions at high speed. In addition, the CPU core boasts a multiplier for high-speed operation processing. Power consumption is low, and the supported operating modes allow additional power control. These MCUs also use an anti-noise configuration to reduce emissions of electromagnetic noise and are designed to withstand EMI. Integration of many peripheral functions, including multifunction timer and serial interface, reduces the number of system components. Furthermore, the R8C/2F Group has on-chip data flash (1 KB $\times$ 2 blocks). The difference between the R8C/2E Group and R8C/2F Group is only the presence or absence of data flash. Their peripheral functions are the same. # 1.1.1 Applications Electronic household appliances, office equipment, audio equipment, consumer equipment, etc. Page 1 of 39 Table 1.3 Specifications for R8C/2F Group (1) | Item | Function | Specification | |-----------------------------|-------------------|-----------------------------------------------------------------------------| | CPU | Central | R8C/Tiny series core | | | processing unit | Number of fundamental instructions: 89 | | | | Minimum instruction execution time: | | | | 50 ns (f(XIN) = 20 MHz, VCC = 3.0 to 5.5 V) | | | | 100 ns (f(XIN) = 10 MHz, VCC = 2.7 to 5.5 V) | | | | Multiplier: 16 bits × 16 bits → 32 bits | | | | • Multiply-accumulate instruction: 16 bits × 16 bits + 32 bits → 32 bits | | | | Operation mode: Single-chip mode (address space: 1 Mbyte) | | Memory | ROM, RAM | Refer to Table 1.6 Product List for R8C/2F Group. | | Power Supply | Voltage detection | Power-on reset | | Voltage | circuit | Voltage detection 2 | | Detection | | 75.11.1g0 45.15511511 <u>-</u> | | I/O Ports | Programmable | • Input-only: 3 pins | | ., 0 . 0.10 | I/O ports | CMOS I/O ports: 25, selectable pull-up resistor | | | "O porto | High current drive ports: 8 | | Clock | Clock generation | 2 circuits: XIN clock oscillation circuit (with on-chip feedback resistor), | | Olook | circuits | On-chip oscillator (high-speed, low-speed) | | | onound | (high-speed on-chip oscillator has a frequency adjustment | | | | function) | | | | Oscillation stop detection: XIN clock oscillation stop detection | | | | function | | | | • Frequency divider circuit: Dividing selectable 1, 2, 4, 8, and 16 | | | | • Low power consumption modes: | | | | Standard operating mode (high-speed clock, high-speed on-chip | | | | oscillator, low-speed on-chip oscillator), wait mode, stop mode | | Interrupts | | • External: 4 sources, Internal: 13 sources, Software: 4 sources | | interrupts | | • Priority levels: 7 levels | | Watchdog Tim | Δr | 15 bits × 1 (with prescaler), reset start selectable | | Timer | Timer RA | 8 bits × 1 (with 8-bit prescaler) | | Tilliei | TilleritA | Timer mode (period timer), pulse output mode (output level inverted | | | | every period), event counter mode, pulse width measurement mode, | | | | pulse period measurement mode | | | Timer RB | 8 bits × 1 (with 8-bit prescaler) | | | 111101112 | Timer mode (period timer), programmable waveform generation | | | | mode (PWM output), programmable one-shot generation mode, | | | | programmable wait one-shot generation mode | | | Timer RC | 16 bits × 1 (with 4 capture/compare registers) | | | | Timer mode (input capture function, output compare function), PWM | | | | mode (output 3 pins), PWM2 mode (PWM output pin) | | | Timer RE | 8 bits x 1 | | | | Output compare mode | | Serial | UART0 | Clock synchronous serial I/O/UART x 1 | | Interface | | | | LIN Module | | Hardware LIN: 1 (timer RA, UART0) | | A/D Converter | | 10-bit resolution × 12 channels, includes sample and hold function | | | | | | D/A Converter<br>Comparator | , | 8-bit resolution × 2 circuits 2 circuits | #### 1.2 **Product List** Table 1.5 lists Product List for R8C/2E Group, Figure 1.1 shows a Part Number, Memory Size, and Package of R8C/2E Group, Table 1.6 lists Product List for R8C/2F Group, and Figure 1.2 shows a Part Number, Memory Size, and Package of R8C/2F Group. Table 1.5 **Product List for R8C/2E Group** Current of Dec. 2007 | Part No. | ROM Capacity | RAM Capacity | Package Type | Remarks | |----------------|--------------|--------------|--------------|--------------------------------------------| | R5F212E2NFP | 8 Kbytes | 512 bytes | PLQP0032GB-A | N version | | R5F212E4NFP | 16 Kbytes | 1 Kbyte | PLQP0032GB-A | | | R5F212E2DFP | 8 Kbytes | 512 bytes | PLQP0032GB-A | D version | | R5F212E4DFP | 16 Kbytes | 1 Kbyte | PLQP0032GB-A | | | R5F212E2NXXXFP | 8 Kbytes | 512 bytes | PLQP0032GB-A | N version | | R5F212E4NXXXFP | 16 Kbytes | 1 Kbyte | PLQP0032GB-A | Factory programming product <sup>(1)</sup> | | R5F212E2DXXXFP | 8 Kbytes | 512 bytes | PLQP0032GB-A | D version | | R5F212E4DXXXFP | 16 Kbytes | 1 Kbyte | PLQP0032GB-A | Factory programming product <sup>(1)</sup> | #### NOTE: 1. The user ROM is programmed before shipment. Figure 1.1 Part Number, Memory Size, and Package of R8C/2E Group Table 1.6 Product List for R8C/2F Group Current of Dec. 2007 | Part No. | ROM Capacity | | RAM | Package Type | Remarks | |----------------|--------------|-------------|-----------|--------------|------------------------| | Fait No. | Program ROM | Data flash | Capacity | rackage Type | Remarks | | R5F212F2NFP | 8 Kbytes | 1 Kbyte x 2 | 512 bytes | PLQP0032GB-A | N version | | R5F212F4NFP | 16 Kbytes | 1 Kbyte x 2 | 1 Kbyte | PLQP0032GB-A | | | R5F212F2DFP | 8 Kbytes | 1 Kbyte x 2 | 512 bytes | PLQP0032GB-A | D version | | R5F212F4DFP | 16 Kbytes | 1 Kbyte x 2 | 1 Kbyte | PLQP0032GB-A | | | R5F212F2NXXXFP | 8 Kbytes | 1 Kbyte x 2 | 512 bytes | PLQP0032GB-A | N version | | R5F212F4NXXXFP | 16 Kbytes | 1 Kbyte x 2 | 1 Kbyte | PLQP0032GB-A | Factory programming | | | | | | | product <sup>(1)</sup> | | R5F212F2DXXXFP | 8 Kbytes | 1 Kbyte x 2 | 512 bytes | PLQP0032GB-A | D version | | R5F212F4DXXXFP | 16 Kbytes | 1 Kbyte x 2 | 1 Kbyte | PLQP0032GB-A | Factory programming | | | | | | | product <sup>(1)</sup> | # NOTE: 1. The user ROM is programmed before shipment. Figure 1.2 Part Number, Memory Size, and Package of R8C/2F Group Pin Name Information by Pin Number Table 1.7 | Pin | | | | I/O Pin F | unctions for | of Peripheral I | Modules | | |--------|-------------|------|-----------------------|-------------------------|---------------------|------------------|------------------|------------| | Number | Control Pin | Port | Interrupt | Timer | Serial<br>Interface | A/D<br>Converter | D/A<br>Converter | Comparator | | 1 | | P3_5 | | (TRCIOD)(1) | | | | | | 2 | | P3_7 | | TRAO | | | | | | 3 | RESET | | | | | | | | | 4 | XOUT | P4_7 | | | | | | | | 5 | VSS/AVSS | | | | | | | | | 6 | XIN | P4_6 | | | | | | | | 7 | VCC/AVCC | | | | | | | | | 8 | MODE | | | | | | | | | 9 | | P4_5 | INT0 | | | | | | | 10 | | P1_7 | INT1 | TRAIO | | | | | | 11 | | P3_6 | (INT1) <sup>(1)</sup> | | | | | | | 12 | | P3_1 | | TRBO | | | | | | 13 | | P5_4 | | TRCIOD | | | | ACOUT1 | | 14 | | P5_3 | | TRCIOC | | | | ACOUT0 | | 15 | | P1_6 | | | CLK0 | | | | | 16 | | P1_5 | (INT1) <sup>(1)</sup> | (TRAIO) <sup>(1)</sup> | RXD0 | | | | | 17 | | P1_4 | | | TXD0 | | | | | 18 | | P1_3 | KI3 | (TRBO) <sup>(1)</sup> | | AN11 | | | | 19 | | P1_2 | KI2 | TRCIOB | | AN10 | | | | 20 | VREF | P4_2 | | | | | | | | 21 | | P1_1 | KI1 | TRCIOA/<br>TRCTRG | | AN9 | | | | 22 | | P1_0 | KI0 | | | AN8 | | | | 23 | | P3_3 | ĪNT3 | TRCCLK | | | | | | 24 | | P3_4 | | (TRCIOC) <sup>(1)</sup> | | | | | | 25 | | P0_7 | | | | AN0 | DA1 | | | 26 | | P0_6 | | | | AN1 | DA0 | | | 27 | | P0_5 | | | | AN2 | | AVREF0 | | 28 | | P0_4 | | TREO | | AN3 | | ACMP0 | | 29 | | P0_3 | | | | AN4 | | AVREF1 | | 30 | | P0_2 | | | | AN5 | | ACMP1 | | 31 | | P0_1 | | | | AN6 | | | | 32 | | P0_0 | | | | AN7 | | | 1. Can be assigned to the pin in parentheses by a program. #### 2. **Central Processing Unit (CPU)** Figure 2.1 shows the CPU Registers. The CPU contains 13 registers. R0, R1, R2, R3, A0, A1, and FB configure a register bank. There are two sets of register bank. Figure 2.1 **CPU Registers** # 3. Memory # 3.1 R8C/2E Group Figure 3.1 is a Memory Map of R8C/2E Group. The R8C/2E group has 1 Mbyte of address space from addresses 00000h to FFFFFh. The internal ROM is allocated lower addresses, beginning with address 0FFFFh. For example, a 16-Kbyte internal ROM area is allocated addresses 0C000h to 0FFFFh. The fixed interrupt vector table is allocated addresses 0FFDCh to 0FFFFh. They store the starting address of each interrupt routine. The internal RAM is allocated higher addresses beginning with address 00400h. For example, a 1-Kbyte internal RAM area is allocated addresses 00400h to 007FFh. The internal RAM is used not only for storing data but also for calling subroutines and as stacks when interrupt requests are acknowledged. Special function registers (SFRs) are allocated addresses 00000h to 002FFh. The peripheral function control registers are allocated here. All addresses within the SFR, which have nothing allocated are reserved for future use and cannot be accessed by users. Figure 3.1 Memory Map of R8C/2E Group # 4. Special Function Registers (SFRs) An SFR (special function register) is a control register for a peripheral function. Tables 4.1 to 4.7 list the special function registers. Table 4.1 SFR Information (1)<sup>(1)</sup> | | • • | | | |-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|--------------------------| | Address | Register | Symbol | After reset | | 0000h | , and the second | | | | 0001h | | | | | 0002h | | | | | 0003h | | | | | 0004h | Processor Mode Register 0 | PM0 | 00h | | 0005h | Processor Mode Register 1 | PM1 | 00h | | 0006h | System Clock Control Register 0 | CM0 | 01101000b | | 0007h | System Clock Control Register 1 | CM1 | 00100000b | | 0008h | , 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, | | | | 0009h | | | | | 000Ah | Protect Register | PRCR | 00h | | 000Bh | | | | | 000Ch | Oscillation Stop Detection Register | OCD | 00000100b | | 000Dh | Watchdog Timer Reset Register | WDTR | XXh | | 000Eh | Watchdog Timer Start Register | WDTS | XXh | | 000Fh | Watchdog Timer Control Register | WDC | 00X11111b | | 0010h | Address Match Interrupt Register 0 | RMAD0 | 00h | | 0011h | Triadicos maior morrape registor o | | 00h | | 0011h | | | 00h | | 0012H | Address Match Interrupt Enable Register | AIER | 00h | | 0014h | Address Match Interrupt Register 1 | RMAD1 | 00h | | 0014II<br>0015h | A consistent interrupt register i | TANK DI | 00h | | 0015h | | | 00h | | 0010H | | + | 0011 | | 0018h | | | | | 0019h | | | + | | 0019H | | | - | | 001An | | | | | 001Ch | Count Source Protection Mode Register | CSPR | 00h | | 001011 | Count Source Protection Mode Register | COFK | | | 00451 | | | 10000000b <sup>(4)</sup> | | 001Dh | | | | | 001Eh | | | | | 001Fh | | | | | 0020h | | | | | 0021h | | | | | 0022h | | EDAO | 001 | | 0023h | High-Speed On-Chip Oscillator Control Register 0 | FRA0 | 00h | | 0024h | High-Speed On-Chip Oscillator Control Register 1 | FRA1 | When shipping | | 0025h | High-Speed On-Chip Oscillator Control Register 2 | FRA2 | 00h | | 0026h | | | | | 0027h | | | | | 0028h | | | | | 0029h | | | 1 | | 002Ah | | | | | 002Bh | | ED.4= | | | 002Ch | High-Speed On-Chip Oscillator Control Register 7 | FRA7 | When Shipping | | | | _ | • | | 0030h | | | | | 0031h | Voltage Detection Register 1 (2) | VCA1 | 00001000b | | 0032h | Voltage Detection Register 2 (2) | VCA2 | 00100000b | | 0033h | | | | | 0034h | | | | | 0035h | | | | | 0036h | Voltage Monitor 1 Circuit Control Register(3) | VW1C | 00001000b | | 0037h | Voltage Monitor 2 Circuit Control Register <sup>(3)</sup> | VW2C | 00h | | 0038h | | | | | 0039h | | | | | 003Ah | | | | | 003Bh | | <del> </del> | | | 003Ch | | 1 | | | 003Dh | | + | + | | 003Eh | | - | + | | 003EH | | + | <del> </del> | ### 003Fh X: Undefined - 1. The blank regions are reserved. Do not access locations in these regions. - 2. Software reset, watchdog timer reset, and voltage monitor 1 reset or voltage monitor 2 reset do not affect this register. - Software reset, watchdog timer reset, and voltage monitor 1 reset or voltage monitor 2 reset do not affect b2 and b3. - 4. The CSPROINI bit in the OFS register is set to 0. SFR Information (4)<sup>(1)</sup> Table 4.4 | Address | Register | Symbol | After reset | |-------------------------|-------------------------------------------------------|--------------|-------------| | 00C0h | A/D Register | AD | XXh | | 00C1h | | | XXh | | 00C2h | | | | | 00C3h | | | | | 00C4h | | | | | 00C5h | | | | | 00C6h | | | | | 00C7h | | | | | 00C8h | | | | | 00C9h | | | | | 00CAh | | | | | 00CAII | | | | | 00CCh | | | | | 00CDh | | | | | | | | | | 00CEh | | | | | 00CFh | | | | | 00D0h | | | | | 00D1h | | | | | 00D2h | | | | | 00D3h | | | | | 00D4h | A/D Control Register 2 | ADCON2 | 00h | | 00D5h | | | | | 00D6h | A/D Control Register 0 | ADCON0 | 00h | | 00D7h | A/D Control Register 1 | ADCON1 | 00h | | 00D8h | D/A Register 0 | DA0 | 00h | | 00D9h | | | | | 00DAh | D/A Register 1 | DA1 | 00h | | 00DBh | | -: ;; | | | 00DCh | D/A Control Register | DACON | 00h | | 00DDh | Diff Control (Cogleto) | Briceri | 0011 | | 00DEh | | | | | 00DFh | | | | | 00E0h | Port P0 Register | P0 | 00h | | 00E0H | | | | | | Port P1 Register | P1 | 00h | | 00E2h | Port P0 Direction Register | PD0 | 00h | | 00E3h | Port P1 Direction Register | PD1 | 00h | | 00E4h | | | | | 00E5h | Port P3 Register | P3 | 00h | | 00E6h | | | | | 00E7h | Port P3 Direction Register | PD3 | 00h | | 00E8h | Port P4 Register | P4 | 00h | | 00E9h | Port P5 Register | P5 | 00h | | 00EAh | Port P4 Direction Register | PD4 | 00h | | 00EBh | Port P5 Direction Register | PD5 | 00h | | 00ECh | | | | | 00EDh | | | | | 00EEh | | | | | 00EFh | | | | | 00F0h | | | | | 00F1h | | | | | 00F2h | | | | | 00F3h | | | | | 00F3f1 | | | | | | | | | | 00F5h | L Din Colort Progietor 2 | PINSR2 | 00h | | 00F6h | Pin Select Register 2 | | | | 00F7h | Pin Select Register 3 | PINSR3 | 00h | | 00F8h | Port Mode Register | PMR | 00h | | 00F9h | External Input Enable Register | INTEN | 00h | | 00FAh | INT Input Filter Select Register | INTF | 00h | | | Key Input Enable Register | KIEN | 00h | | 00FBh | | | | | 00FBh<br>00FCh | Pull-Up Control Register 0 | PUR0 | 00h | | 00FBh<br>00FCh<br>00FDh | Pull-Up Control Register 0 Pull-Up Control Register 1 | PUR0<br>PUR1 | | | 00FBh<br>00FCh | Pull-Up Control Register 0 | PUR0 | 00h | X: Undefined NOTE: 1. The blank regions are reserved. Do not access locations in these regions. SFR Information (5)<sup>(1)</sup> Table 4.5 | Address | Dogistor | Symbol | After reset | |--------------|--------------------------------------------------|-----------------|--------------| | 0100h | Register Timer RA Control Register | Symbol<br>TRACR | After reset | | | | - | | | 0101h | Timer RA I/O Control Register | TRAIOC | 00h | | 0102h | Timer RA Mode Register | TRAMR | 00h | | 0103h | Timer RA Prescaler Register | TRAPRE | FFh | | 0104h | Timer RA Register | TRA | FFh | | 0105h | | | | | 0106h | LIN Control Register | LINCR | 00h | | 0107h | LIN Status Register | LINST | 00h | | 0108h | Timer RB Control Register | TRBCR | 00h | | 0109h | Timer RB One-Shot Control Register | TRBOCR | 00h | | 0103h | Timer RB I/O Control Register | TRBIOC | 00h | | | Time RD I/O Control Register | | | | 010Bh | Timer RB Mode Register | TRBMR | 00h | | 010Ch | Timer RB Prescaler Register | TRBPRE | FFh | | 010Dh | Timer RB Secondary Register | TRBSC | FFh | | 010Eh | Timer RB Primary Register | TRBPR | FFh | | 010Fh | | | | | 0110h | | | | | 0111h | | | | | 0112h | | | <del> </del> | | 0112H | | | + | | 0114h | | | + | | | | | <b>_</b> | | 0115h | | | | | 0116h | | | | | 0117h | | | | | 0118h | Timer RE Counter Data Register | TRESEC | 00h | | 0119h | Timer RE Compare Data Register | TREMIN | 00h | | 011Ah | · | | | | 011Bh | | | 1 | | 011Ch | Timer RE Control Register 1 | TRECR1 | 00h | | 011Dh | Timer RE Control Register 2 | TRECR2 | 00h | | 011Eh | Timer RE Clock Source Select Register | TRECSR | 00001000b | | | Tiller RE Clock Source Select Register | TRECOR | 000010000 | | 011Fh | T POW I D I I | | 0.400.400.01 | | 0120h | Timer RC Mode Register | TRCMR | 01001000b | | 0121h | Timer RC Control Register 1 | TRCCR1 | 00h | | 0122h | Timer RC Interrupt Enable Register | TRCIER | 01110000b | | 0123h | Timer RC Status Register | TRCSR | 01110000b | | 0124h | Timer RC I/O Control Register 0 | TRCIOR0 | 10001000b | | 0125h | Timer RC I/O Control Register 1 | TRCIOR1 | 10001000b | | 0126h | Timer RC Counter | TRC | 00h | | 0127h | Timor No Counter | 1110 | 00h | | 0127H | Timer RC General Register A | TRCGRA | FFh | | 0129h | Tilliei No Gerielai Negistei A | TROGRA | | | | | TD0000 | FFh | | 012Ah | Timer RC General Register B | TRCGRB | FFh | | 012Bh | | | FFh | | 012Ch | Timer RC General Register C | TRCGRC | FFh | | 012Dh | | | FFh | | 012Eh | Timer RC General Register D | TRCGRD | FFh | | 012Fh | <u>-</u> | | FFh | | 0130h | Timer RC Control Register 2 | TRCCR2 | 00011111b | | 0131h | Timer RC Digital Filter Function Select Register | TRCDF | 00h | | 0131h | Timer RC Output Master Enable Register | TRCOER | 01111111b | | 0132h | Timor No Odiput Master Eriable Negister | INCOLIN | 011111110 | | | | | ļ | | 0134h | | | 4 | | 0135h | | | | | 0136h | | | | | 0137h | | | | | 0138h | | | | | 0139h | | | 1 | | 013Ah | | | † | | 013Bh | | | † | | 013Ch | | | + | | | | | <del> </del> | | 013Dh | | | <del> </del> | | 013Eh | | | | | 013Fh | | | | | X: Undefined | | | | X: Undefined NOTE: 1. The blank regions are reserved. Do not access locations in these regions. SFR Information (6)<sup>(1)</sup> Table 4.6 | Address | Register | Symbol | After reset | |----------------|--------------------------------------------------------------|----------------|-------------| | 0140h | • | | | | 0141h | | | | | 0142h | | | | | 0143h | | | | | 0144h | | | | | 0145h | | | | | 0146h | | | | | 0147h | | | | | 0148h | | | | | 0149h | | | | | 014Ah | | | | | 014Bh | | | | | 014Ch | | | | | 014Dh | | | | | 014Eh | | | | | 014Fh | | | | | 0150h | | | | | 0151h | | | | | 0152h | | | | | 0153h | | | | | 0154h<br>0155h | | | | | 0156h | | | | | 0157h | | | | | 0157H | | | | | 0159h | | | | | 015Ah | | | | | 015Bh | | | | | 015Ch | | | | | 015Dh | | | | | 015Eh | | | | | 015Fh | | | | | 0160h | | | | | 0161h | | | | | 0162h | | | | | 0163h | | | | | 0164h | | | | | 0165h | | | | | 0166h | | | | | 0167h | | | | | 0168h | | | | | 0169h | | | | | 016Ah | | | | | 016Bh | | | | | 016Ch | | | | | 016Dh | | | | | 016Eh | | | | | 016Fh | | | | | 0170h | | | | | 0171h | | | | | 0172h | | | | | 0173h<br>0174h | Comparator 0 Control Register | ACCR0 | 00001000b | | 0174h<br>0175h | Comparator 1 Control Register Comparator 1 Control Register | ACCR0<br>ACCR1 | 00001000b | | 0175h | Comparator / Control negister | AUUN I | 000010000 | | 0176H | Comparator Mode Register | ACMR | 00h | | 0177h | Comparator mode register | , COIVII C | 00.1 | | 0178h | | | | | 0179H<br>017Ah | | | | | 017An | | | | | 017Ch | | | | | 017Dh | | | | | 017Eh | | | | | 017Fh | | | | | X: Undefined | | | | X: Undefined NOTE: 1. The blank regions are reserved. Do not access locations in these regions. SFR Information (7)<sup>(1)</sup> Table 4.7 | Address | Register | Symbol | After reset | |----------------|---------------------------------------|--------|---------------| | 0180h | | 5, | 7.11.01.10001 | | 0181h | | | | | 0182h | | | | | 0183h | | | | | 0184h | | | | | 0185h | | | | | 0186h | | | | | 0187h | | | | | 0188h | | | | | 0189h | | | | | 018Ah | | | | | 018Bh | | | | | 018Ch | | | | | 018Dh | | | | | 018Eh | | | | | 018Fh | | | | | 0190h | | | | | 0191h | | | | | 0191h<br>0192h | | | | | 0192h | | | | | 0193h<br>0194h | | | | | 0194h<br>0195h | | | | | 01950 | | | | | 0196h | | | | | 0197h | | | | | 0198h<br>0199h | | | | | | | | | | 019Ah | | | | | 019Bh | | | | | 019Ch | | | | | 019Dh | | | | | 019Eh | | | | | 019Fh | | | | | 01A0h | | | | | 01A1h | | | | | 01A2h | | | | | 01A3h | | | | | 01A4h | | | | | 01A5h | | | | | 01A6h | | | | | 01A7h | | | | | 01A8h | | | | | 01A9h | | | | | 01AAh | | | | | 01ABh | | | | | 01ACh | | | | | 01ADh | | | | | 01AEh | | | | | 01AFh | | | | | 01B0h | | | | | 01B1h | | | | | 01B2h | Florit Manager Constrail Descriptor 4 | EMD4 | 04000000 | | 01B3h | Flash Memory Control Register 4 | FMR4 | 01000000b | | 01B4h | Florit Manager Constrail Descriptors | EMD4 | 4000000Vb | | 01B5h | Flash Memory Control Register1 | FMR1 | 1000000Xb | | 01B6h | EL LM COLLEGE COLLEGE | EMPO | 0000004 | | 01B7h | Flash Memory Control Register 0 | FMR0 | 00000001b | | 01B8h | | | | | 01B9h | | | | | 01BAh | | | | | 01BBh | | | | | 01BCh | | | | | 01BDh | | | | | 01BEh | | | | | 01BFh | | | | | - | | | | FFFFh Option Function Select Register OFS (Note 2) X: Undefined - The blank regions are reserved. Do not access locations in these regions. The OFS register cannot be changed by a program. Use a flash programmer to write to it. #### **Electrical Characteristics** 5. **Absolute Maximum Ratings** Table 5.1 | Symbol | Parameter | Condition | Rated Value | Unit | |----------|-------------------------------|-------------|--------------------------------------------------|------| | Vcc/AVcc | Supply voltage | | -0.3 to 6.5 | V | | Vı | Input voltage | | -0.3 to Vcc + 0.3 | V | | Vo | Output voltage | | -0.3 to Vcc + 0.3 | V | | Pd | Power dissipation | Topr = 25°C | 500 | mW | | Topr | Operating ambient temperature | | -20 to 85 (N version) /<br>-40 to 85 (D version) | °C | | Tstg | Storage temperature | | -65 to 150 | °C | Table 5.2 **Recommended Operating Conditions** | 0 | | 2 | 0 177 | | Standard | | 1.1.29 | |-----------|---------------------------------|--------------------------------------------------|-------------------------------------------------------------------------------------|---------|----------|---------|--------| | Symbol | | Parameter | Conditions | Min. | Тур. | Max. | Unit | | Vcc/AVcc | Supply voltage | | | 2.7 | _ | 5.5 | V | | Vss/AVss | Supply voltage | | | - | 0 | - | V | | VIH | Input "H" voltage | | | 0.8 Vcc | - | Vcc | V | | VIL | Input "L" voltage | | | 0 | - | 0.2 Vcc | V | | IOH(sum) | Peak sum output<br>"H" current | Sum of all pins IOH(peak) | | - | _ | -160 | mA | | IOH(sum) | Average sum output "H" current | Sum of all pins IOH(avg) | | - | = | -80 | mA | | IOH(peak) | Peak output "H" | Except P1_0 to P1_7 | | - | - | -10 | mA | | | current | P1_0 to P1_7 | | - | _ | -20 | mA | | IOH(avg) | Average output | Except P1_0 to P1_7 | | - | _ | -5 | mA | | | "H" current | P1_0 to P1_7 | | _ | _ | -10 | mA | | IOL(sum) | Peak sum output<br>"L" currents | Sum of all pins IOL(peak) | | - | = | 160 | mA | | IOL(sum) | Average sum output "L" currents | Sum of all pins IOL(avg) | | - | = | 80 | mA | | IOL(peak) | Peak output "L" | Except P1_0 to P1_7 | | - | _ | 10 | mA | | | currents | P1_0 to P1_7 | | - | - | 20 | mA | | IOL(avg) | Average output | Except P1_0 to P1_7 | | - | = | 5 | mA | | | "L" current | P1_0 to P1_7 | | - | = | 10 | mA | | f(XIN) | XIN clock input osc | illation frequency | 3.0 V ≤ Vcc ≤ 5.5 V | 0 | = | 20 | MHz | | | | | 2.7 V ≤ Vcc < 3.0 V | 0 | = | 10 | MHz | | = | System clock | OCD2 = 0 | 3.0 V ≤ Vcc ≤ 5.5 V | 0 | = | 20 | MHz | | | | XIN clock selected | 2.7 V ≤ Vcc < 3.0 V | 0 | = | 10 | MHz | | | | OCD2 = 1<br>On-chip oscillator clock<br>selected | FRA01 = 0<br>Low-speed on-chip<br>oscillator clock selected | _ | 125 | - | kHz | | | | | FRA01 = 1<br>High-speed on-chip<br>oscillator clock selected<br>3.0 V ≤ Vcc ≤ 5.5 V | _ | - | 20 | MHz | | | | | FRA01 = 1<br>High-speed on-chip<br>oscillator clock selected<br>2.7 V ≤ Vcc ≤ 5.5 V | _ | _ | 10 | MHz | - Vcc = 2.7 to 5.5 V at Topr = -20 to 85°C (N version) / -40 to 85°C (D version), unless otherwise specified. The average output current indicates the average value of current measured during 100 ms. Table 5.10 Power-on Reset Circuit, Voltage Monitor 0 Reset Electrical Characteristics | Symbol | Parameter | Condition | | Standard | | Unit | |--------|---------------------------------------------|-----------|------|----------|------|---------| | Symbol | i arameter | Condition | Min. | Тур. | Max. | Offic | | Vpor1 | Power-on reset valid voltage <sup>(3)</sup> | | - | - | 0.1 | V | | Vpor2 | Power-on reset valid voltage | | 0 | - | 2.6 | V | | trth | External power Vcc rise gradient(2) | | 20 | - | - | mV/msec | - 1. The measurement condition is $T_{\text{opr}} = -20$ to $85^{\circ}\text{C}$ (N version) / -40 to $85^{\circ}\text{C}$ (D version), unless otherwise specified. - 2. This condition (external power Vcc rise gradient) does not apply if $Vcc \ge 1.0 \text{ V}$ . - 3. tw(por1) indicates the duration the external power Vcc must be held below the effective voltage (Vpor1) to enable a power on reset. When turning on the power for the first time, maintain tw(por1) for 30 s or more if $-20^{\circ}C \le T_{opr} \le 85^{\circ}C$ , maintain tw(por1) for 3,000 s or more if $-40^{\circ}C \le T_{opr} < -20^{\circ}C$ . Figure 5.3 Reset Circuit Electrical Characteristics **Table 5.11 High-speed On-Chip Oscillator Circuit Electrical Characteristics** | Symbol | Parameter | Condition | | Standard | | Unit | |----------|---------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|------|----------|------|-------| | Syllibol | Farameter | Condition | Min. | Тур. | Max. | Offic | | fOCO40M | High-speed on-chip oscillator frequency temperature • supply voltage dependence | Vcc = 4.75 V to 5.25 V<br>$0^{\circ}$ C $\leq$ Topr $\leq$ 60°C(2) | 39.2 | 40 | 40.8 | MHz | | | | Vcc = 3.0 V to 5.5 V<br>$-20^{\circ}\text{C} \le \text{Topr} \le 85^{\circ}\text{C}^{(2)}$ | 38.8 | 40 | 41.2 | MHz | | | | Vcc = 3.0 V to 5.5 V<br>$-40^{\circ}\text{C} \leq \text{Topr} \leq 85^{\circ}\text{C}^{(2)}$ | 38.4 | 40 | 41.6 | MHz | | | | Vcc = 2.7 V to 5.5 V<br>-20°C \le Topr \le 85°C <sup>(2)</sup> | 38 | 40 | 42 | MHz | | | | Vcc = 2.7 V to 5.5 V<br>-40°C \le Topr \le 85°C(2) | 37.6 | 40 | 42.4 | MHz | | | | $Vcc = 5.0 \text{ V } \pm 10\%$<br>$-20^{\circ}\text{C} \leq \text{Topr} \leq 85^{\circ}\text{C}^{(2)}$ | 38.8 | 40 | 40.8 | MHz | | | | $Vcc = 5.0 \text{ V } \pm 10\%$<br>$-40^{\circ}\text{C} \leq \text{Topr} \leq 85^{\circ}\text{C}^{(2)}$ | 38.4 | 40 | 40.8 | MHz | | | High-speed on-chip oscillator frequency when | Vcc = 5.0 V, Topr = 25°C | _ | 36.864 | _ | MHz | | | correction value in FRA7 register is written to FRA1 register | Vcc = 2.7 V to 5.5 V<br>-20°C ≤ Topr ≤ 85°C | -3% | - | 3% | % | | _ | Value in FRA1 register after reset | | 08h | - | F7h | _ | | _ | Oscillation frequency adjustment unit of high-<br>speed on-chip oscillator | Adjust FRA1 register (value after reset) to -1 | - | +0.3 | - | MHz | | = | Oscillation stability time | | - | 10 | 100 | μS | | = | Self power consumption at oscillation | Vcc = 5.0 V, Topr = 25°C | = | 400 | _ | μΑ | - 1. Vcc = 2.7 to 5.5 V, $T_{opr} = -20 \text{ to } 85^{\circ}\text{C}$ (N version) / $-40 \text{ to } 85^{\circ}\text{C}$ (D version), unless otherwise specified. - 2. These standard values show when the FRA1 register value after reset is assumed. **Table 5.12 Low-speed On-Chip Oscillator Circuit Electrical Characteristics** | Symbol | Parameter | Condition | Standard | | Unit | | |--------|----------------------------------------|--------------------------|----------|------|------|------| | Symbol | Falametei | Condition | Min. | Тур. | Max. | UIII | | fOCO-S | Low-speed on-chip oscillator frequency | | 30 | 125 | 250 | kHz | | = | Oscillation stability time | | = | 10 | 100 | μS | | _ | Self power consumption at oscillation | Vcc = 5.0 V, Topr = 25°C | = | 15 | = | μΑ | ## NOTE: 1. Vcc = 2.7 to 5.5 V, $T_{opr} = -20$ to $85^{\circ}C$ (N version) / -40 to $85^{\circ}C$ (D version), unless otherwise specified. **Table 5.13 Power Supply Circuit Timing Characteristics** | Svmbol | Parameter | Condition Standard | | d l | Unit | | |----------|-----------------------------------------------------------------------------|--------------------|------|------|------|-------| | Syllibol | r alametel | Condition | Min. | Тур. | Max. | Offic | | td(P-R) | Time for internal power supply stabilization during power-on <sup>(2)</sup> | | 1 | = | 2000 | μS | | td(R-S) | STOP exit time <sup>(3)</sup> | | - | - | 150 | μS | - 1. The measurement condition is Vcc = 2.7 to 5.5 V and Topr = 25°C. - 2. Waiting time until the internal power supply generation circuit stabilizes during power-on. - 3. Time until system clock supply starts after the interrupt is acknowledged to exit stop mode. Table 5.14 Electrical Characteristics (1) [Vcc = 5 V] | Cumbal | Do | rameter | Condition | | S | tandard | | Unit | |---------|---------------------|---------------------------------------------------------------|---------------------|---------------|-----------|---------|------|------| | Symbol | Pa | rameter | Condition | on | Min. | Тур. | Max. | Unit | | Vон | Output "H" voltage | Except P1_0 to P1_7, | Iон = −5 mA | | Vcc - 2.0 | 1 | Vcc | V | | | | XOUT | IOH = -200 μA | | Vcc - 0.5 | 1 | Vcc | V | | | | P1_0 to P1_7 | Drive capacity HIGH | Iон = −10 mA | Vcc - 2.0 | _ | Vcc | V | | | | | Drive capacity LOW | Iон = −5 mA | Vcc - 2.0 | = | Vcc | V | | | | XOUT | Drive capacity HIGH | IOH = -1 mA | Vcc - 2.0 | 1 | Vcc | V | | | | | Drive capacity LOW | IOH = -500 μA | Vcc - 2.0 | 1 | Vcc | V | | Vol | Output "L" voltage | Except P1_0 to P1_7, | IOL = 5 mA | | - | _ | 2.0 | V | | | | XOUT | IoL = 200 μA | | - | 1 | 0.45 | V | | | | P1_0 to P1_7 | Drive capacity HIGH | IoL = 10 mA | - | _ | 2.0 | V | | | | | Drive capacity LOW | IoL = 5 mA | = | = | 2.0 | V | | | | XOUT | Drive capacity HIGH | IoL = 1 mA | - | 1 | 2.0 | V | | | | | Drive capacity LOW | IOL = 500 μA | = | = | 2.0 | V | | VT+-VT- | Hysteresis | INT0, INT1, INT3,<br>KI0, KI1, KI2, KI3,<br>TRAIO, RXD0, CLK0 | | | 0.1 | 0.5 | - | V | | | | RESET | | | 0.1 | 1.0 | - | V | | Іін | Input "H" current | 1 | VI = 5 V, Vcc = 5 V | | 1 | 1 | 5.0 | μΑ | | lıL | Input "L" current | | VI = 0 V, Vcc = 5 V | | 1 | 1 | -5.0 | μΑ | | RPULLUP | Pull-up resistance | | VI = 0 V, Vcc = 5 V | | 30 | 50 | 167 | kΩ | | RfXIN | Feedback resistance | XIN | | | = | 1.0 | - | МΩ | | VRAM | RAM hold voltage | • | During stop mode | | 1.8 | 1 | _ | V | <sup>1.</sup> VCC = 4.2 to 5.5 V at $T_{OPT} = -20$ to $85^{\circ}$ C (N version) / -40 to $85^{\circ}$ C (D version), f(XIN) = 20 MHz, unless otherwise specified. | Table 5.18 Serial Interfa | Table | 5.18 | Serial | Interfac | |---------------------------|-------|------|--------|----------| |---------------------------|-------|------|--------|----------| | Symbol | Parameter | Stan | Unit | | |----------|------------------------|------|------|------| | Symbol | Farameter | Min. | Max. | Unit | | tc(CK) | CLK0 input cycle time | 200 | - | ns | | tW(CKH) | CLK0 input "H" width | 100 | - | ns | | tW(CKL) | CLK0 input "L" width | 100 | - | ns | | td(C-Q) | TXD0 output delay time | - | 50 | ns | | th(C-Q) | TXD0 hold time | 0 | - | ns | | tsu(D-C) | RXD0 input setup time | 50 | = | ns | | th(C-D) | RXD0 input hold time | 90 | - | ns | Figure 5.6 Serial Interface Timing Diagram when Vcc = 5 V Table 5.19 External Interrupt INTi (i = 0, 1, 3) Input | Symbol | pol Parameter — | | Standard | | |---------|----------------------|--------------------|----------|------| | Symbol | | | Max. | Unit | | tW(INH) | ĪNTi input "H" width | 250 <sup>(1)</sup> | - | ns | | tw(INL) | INTi input "L" width | 250(2) | - | ns | - 1. When selecting the digital filter by the INTi input filter select bit, use an INTi input HIGH width of either (1/digital filter clock frequency × 3) or the minimum value of standard, whichever is greater. - 2. When selecting the digital filter by the INTi input filter select bit, use an INTi input LOW width of either (1/digital filter clock frequency × 3) or the minimum value of standard, whichever is greater. Figure 5.7 External Interrupt INTi Input Timing Diagram when Vcc = 5 V # **Timing requirements** (Unless Otherwise Specified: Vcc = 3 V, Vss = 0 V at Topr = 25°C) [Vcc = 3 V] Table 5.22 XIN Input | Symbol | Symbol Parameter $ \frac{ Standard}{Min. } Max. $ | | dard | Unit | |----------|---------------------------------------------------|-----|------|-------| | Symbol | | | Max. | Offic | | tc(XIN) | XIN input cycle time | 100 | - | ns | | twh(xin) | XIN input "H" width | 40 | - | ns | | twl(XIN) | XIN input "L" width | 40 | - | ns | Figure 5.8 XIN Input Timing Diagram when Vcc = 3 V Table 5.23 TRAIO Input | Symbol | Parameter | | Standard | | | |------------|------------------------|------|----------|------|--| | Symbol | T diameter | Min. | Max. | Unit | | | tc(TRAIO) | TRAIO input cycle time | 300 | = | ns | | | tWH(TRAIO) | TRAIO input "H" width | 120 | = | ns | | | tWL(TRAIO) | TRAIO input "L" width | 120 | - | ns | | Figure 5.9 TRAIO Input Timing Diagram when Vcc = 3 V | Table 5.24 Senai interface | <b>Table</b> | 5.24 | Serial | Interface | |----------------------------|--------------|------|--------|-----------| |----------------------------|--------------|------|--------|-----------| | Symbol | Parameter | Stan | Unit | | |----------|------------------------|------|------|-------| | | Falanetei | Min. | Max. | Offic | | tc(CK) | CLK0 input cycle time | 300 | - | ns | | tW(CKH) | CLK0 input "H" width | 150 | - | ns | | tW(CKL) | CLK0 Input "L" width | 150 | - | ns | | td(C-Q) | TXD0 output delay time | - | 80 | ns | | th(C-Q) | TXD0 hold time | 0 | - | ns | | tsu(D-C) | RXD0 input setup time | 70 | - | ns | | th(C-D) | RXD0 input hold time | 90 | _ | ns | Figure 5.10 Serial Interface Timing Diagram when Vcc = 3 V Table 5.25 External Interrupt INTi (i = 0, 1, 3) Input | Symbol | Parameter | Standard | | Unit | |---------|----------------------|--------------------|------|-------| | | | Min. | Max. | Offic | | tW(INH) | INTi input "H" width | 380 <sup>(1)</sup> | - | ns | | tw(INL) | INTi input "L" width | 380(2) | - | ns | - 1. When selecting the digital filter by the $\overline{\text{INTi}}$ input filter select bit, use an $\overline{\text{INTi}}$ input HIGH width of either (1/digital filter clock frequency × 3) or the minimum value of standard, whichever is greater. - 2. When selecting the digital filter by the INTi input filter select bit, use an INTi input LOW width of either (1/digital filter clock frequency × 3) or the minimum value of standard, whichever is greater. Figure 5.11 External Interrupt INTi Input Timing Diagram when Vcc = 3 V