



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                    |
|----------------------------|---------------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M0                                                           |
| Core Size                  | 32-Bit Single-Core                                                        |
| Speed                      | 50MHz                                                                     |
| Connectivity               | I <sup>2</sup> C, Microwire, SPI, SSI, SSP, UART/USART, USB               |
| Peripherals                | Brown-out Detect/Reset, POR, WDT                                          |
| Number of I/O              | 40                                                                        |
| Program Memory Size        | 32KB (32K x 8)                                                            |
| Program Memory Type        | FLASH                                                                     |
| EEPROM Size                | 2K x 8                                                                    |
| RAM Size                   | 8K x 8                                                                    |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V                                                               |
| Data Converters            | A/D 8x10b                                                                 |
| Oscillator Type            | Internal                                                                  |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                         |
| Mounting Type              | Surface Mount                                                             |
| Package / Case             | 48-LQFP                                                                   |
| Supplier Device Package    | 48-LQFP (7x7)                                                             |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/lpc11u24fbd48-301 |
|                            |                                                                           |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## 32-bit ARM Cortex-M0 microcontroller

- ◆ Processor wake-up from Deep power-down mode using one special function pin.
- ◆ Power-On Reset (POR).
- Brownout detect with four separate thresholds for interrupt and forced reset.
- Unique device serial number for identification.
- Single 3.3 V power supply (1.8 V to 3.6 V).
- Temperature range –40 °C to +85 °C.
- Available as LQFP64, LQFP48, TFBGA48, and HVQFN33 packages.

# 3. Applications

- Consumer peripherals
- Medical
- Industrial control

- Handheld scanners
- USB audio devices

# 4. Ordering information

### Table 1. Ordering information

| Type number       | Package |                                                                                                                  |           |
|-------------------|---------|------------------------------------------------------------------------------------------------------------------|-----------|
|                   | Name    | Description                                                                                                      | Version   |
| LPC11U22FBD48/301 | LQFP48  | plastic low profile quad flat package; 48 leads; body $7 \times 7 \times 1.4$ mm                                 | SOT313-2  |
| LPC11U23FBD48/301 | LQFP48  | plastic low profile quad flat package; 48 leads; body $7 \times 7 \times 1.4$ mm                                 | SOT313-2  |
| LPC11U24FHI33/301 | HVQFN33 | plastic thermal enhanced very thin quad flat package; no leads; 33 terminals; body 5 $\times$ 5 $\times$ 0.85 mm | n/a       |
| LPC11U24FBD48/301 | LQFP48  | plastic low profile quad flat package; 48 leads; body $7 \times 7 \times 1.4$ mm                                 | SOT313-2  |
| LPC11U24FET48/301 | TFBGA48 | plastic thin fine-pitch ball grid array package; 48 balls; body 4.5 $\times$ 4.5 $\times$ 0.7 mm                 | SOT1155-2 |
| LPC11U24FHN33/401 | HVQFN33 | plastic thermal enhanced very thin quad flat package; no leads; 33 terminals; body 7 $\times$ 7 $\times$ 0.85 mm | n/a       |
| LPC11U24FBD48/401 | LQFP48  | plastic low profile quad flat package; 48 leads; body $7 \times 7 \times 1.4$ mm                                 | SOT313-2  |
| LPC11U24FBD64/401 | LQFP64  | plastic low profile quad flat package; 64 leads; body $10 \times 10 \times 1.4$ mm                               | SOT314-2  |

# 4.1 Ordering options

## Table 2.Part ordering options

| Part Number       | Flash<br>(kB) | EEPROM<br>(kB) | Main<br>SRAM<br>(kB) | USB<br>SRAM<br>(kB) | USB | l²C-bus<br>FM+ | SSP | ADC<br>channels | GPIO | Package                |
|-------------------|---------------|----------------|----------------------|---------------------|-----|----------------|-----|-----------------|------|------------------------|
| LPC11U22FBD48/301 | 16            | 1              | 6                    | 2                   | 1   | 1              | 2   | 8               | 40   | LQFP48                 |
| LPC11U23FBD48/301 | 24            | 1              | 6                    | 2                   | 1   | 1              | 2   | 8               | 40   | LQFP48                 |
| LPC11U24FHI33/301 | 32            | 2              | 6                    | 2                   | 1   | 1              | 2   | 8               | 26   | HVQFN33 (5 $\times$ 5) |
| LPC11U24FBD48/301 | 32            | 2              | 6                    | 2                   | 1   | 1              | 2   | 8               | 40   | LQFP48                 |
| LPC11U24FET48/301 | 32            | 2              | 6                    | 2                   | 1   | 1              | 2   | 8               | 40   | TFBGA48                |
| LPC11U24FHN33/401 | 32            | 4              | 8                    | 2                   | 1   | 1              | 2   | 8               | 26   | HVQFN33 (7 × 7)        |
| LPC11U24FBD48/401 | 32            | 4              | 8                    | 2                   | 1   | 1              | 2   | 8               | 40   | LQFP48                 |
| LPC11U24FBD64/401 | 32            | 4              | 8                    | 2                   | 1   | 1              | 2   | 8               | 54   | LQFP64                 |

## 32-bit ARM Cortex-M0 microcontroller

# 6. Pinning information

# 6.1 Pinning



## 32-bit ARM Cortex-M0 microcontroller



# 32-bit ARM Cortex-M0 microcontroller

#### Table 3. **Pin description**

| Table 3.Pin descriptionSymbol |             | m           |            |            |     | Reset        | Туре | Description                                                            |
|-------------------------------|-------------|-------------|------------|------------|-----|--------------|------|------------------------------------------------------------------------|
| Symbol                        | Pin HVQFN33 | Pin TFBGA48 | Pin LQFP48 | Pin LQFP64 |     | state<br>[1] | туре | Description                                                            |
| PIO1_17/CT16B0_CAP1/          | -           | -           | -          | 23         | [3] | I; PU        | I/O  | <b>PIO1_17</b> — General purpose digital input/output pin.             |
| RXD                           |             |             |            |            |     | -            | I    | CT16B0_CAP1 — Capture input 1 for 16-bit timer 0.                      |
|                               |             |             |            |            |     | -            | I    | <b>RXD</b> — Receiver input for USART.                                 |
| PIO1_18/CT16B1_CAP1/          | -           | -           | -          | 28         | [3] | I; PU        | I/O  | PIO1_18 — General purpose digital input/output pin.                    |
| TXD                           |             |             |            |            |     | -            | I    | CT16B1_CAP1 — Capture input 1 for 16-bit timer 1.                      |
|                               |             |             |            |            |     | -            | 0    | <b>TXD</b> — Transmitter output for USART.                             |
| PIO1_19/DTR/SSEL1             | 1           | B1          | 2          | 3          | [3] | I; PU        | I/O  | <b>PIO1_19</b> — General purpose digital input/output pin.             |
|                               |             |             |            |            |     | -            | 0    | <b>DTR</b> — Data Terminal Ready output for USART.                     |
|                               |             |             |            |            |     | -            | I/O  | SSEL1 — Slave select for SSP1.                                         |
| PIO1_20/DSR/SCK1              | -           | H1          | 13         | 18         | [3] | I; PU        | I/O  | PIO1_20 — General purpose digital input/output pin.                    |
|                               |             |             |            |            |     | -            | I    | <b>DSR</b> — Data Set Ready input for USART.                           |
|                               |             |             |            |            |     | -            | I/O  | SCK1 — Serial clock for SSP1.                                          |
| PIO1_21/DCD/MISO1             | -           | G8          | 26         | 35         | [3] | I; PU        | I/O  | PIO1_21 — General purpose digital input/output pin.                    |
|                               |             |             |            |            |     | -            | I    | DCD — Data Carrier Detect input for USART.                             |
|                               |             |             |            |            |     | -            | I/O  | MISO1 — Master In Slave Out for SSP1.                                  |
| PIO1_22/RI/MOSI1              | -           | A7          | 38         | 51         | [3] | I; PU        | I/O  | PIO1_22 — General purpose digital input/output pin.                    |
|                               |             |             |            |            |     | -            | I    | RI — Ring Indicator input for USART.                                   |
|                               |             |             |            |            |     | -            | I/O  | MOSI1 — Master Out Slave In for SSP1.                                  |
| PIO1_23/CT16B1_MAT1/          | -           | H4          | 18         | 24         | [3] | I; PU        | I/O  | PIO1_23 — General purpose digital input/output pin.                    |
| SSEL1                         |             |             |            |            |     | -            | 0    | CT16B1_MAT1 — Match output 1 for 16-bit timer 1.                       |
|                               |             |             |            |            |     | -            | I/O  | SSEL1 — Slave select for SSP1.                                         |
| PIO1_24/CT32B0_MAT0           | -           | G6          | 21         | 27         | [3] | I; PU        | I/O  | PIO1_24 — General purpose digital input/output pin.                    |
|                               |             |             |            |            |     | -            | 0    | CT32B0_MAT0 — Match output 0 for 32-bit timer 0.                       |
| PIO1_25/CT32B0_MAT1           | -           | A1          | 1          | 2          | [3] | I; PU        | I/O  | PIO1_25 — General purpose digital input/output pin.                    |
|                               |             |             |            |            |     | -            | 0    | CT32B0_MAT1 — Match output 1 for 32-bit timer 0.                       |
| PIO1_26/CT32B0_MAT2/          | -           | G2          | 11         | 14         | [3] | I; PU        | I/O  | PIO1_26 — General purpose digital input/output pin.                    |
| RXD                           |             |             |            |            |     | -            | 0    | CT32B0_MAT2 — Match output 2 for 32-bit timer 0.                       |
|                               |             |             |            |            |     | -            | I    | <b>RXD</b> — Receiver input for USART.                                 |
| PIO1_27/CT32B0_MAT3/          | -           | G1          | 12         | 15         | [3] | I; PU        | I/O  | PIO1_27 — General purpose digital input/output pin.                    |
| TXD                           |             |             |            |            |     | -            | 0    | CT32B0_MAT3 — Match output 3 for 32-bit timer 0.                       |
|                               |             |             |            |            |     | -            | 0    | <b>TXD</b> — Transmitter output for USART.                             |
| PIO1_28/CT32B0_CAP0/          | -           | H7          | 24         | 31         | [3] | I; PU        | I/O  | PIO1_28 — General purpose digital input/output pin.                    |
| SCLK                          |             |             |            |            |     | -            | I    | CT32B0_CAP0 — Capture input 0 for 32-bit timer 0.                      |
|                               |             |             |            |            |     | -            | I/O  | <b>SCLK</b> — Serial clock input/output for USART in synchronous mode. |
| PIO1_29/SCK0/                 | -           | D7          | 31         | 41         | [3] | I; PU        | I/O  | PIO1_29 — General purpose digital input/output pin.                    |
| CT32B0_CAP1                   |             |             |            |            |     | -            | I/O  | SCK0 — Serial clock for SSP0.                                          |
|                               |             |             |            |            |     | -            | I    | CT32B0_CAP1 — Capture input 1 for 32-bit timer 0.                      |

LPC11U2X Product data sheet

## 32-bit ARM Cortex-M0 microcontroller



### Fig 6. LPC11U2x memory map

# 7.6 Nested Vectored Interrupt Controller (NVIC)

The Nested Vectored Interrupt Controller (NVIC) is part of the Cortex-M0. The tight coupling to the CPU allows for low interrupt latency and efficient processing of late arriving interrupts.

## 7.6.1 Features

- Controls system exceptions and peripheral interrupts.
- In the LPC11U2x, the NVIC supports 24 vectored interrupts.

The USART uses a fractional baud rate generator. Standard baud rates such as 115200 Bd can be achieved with any crystal frequency above 2 MHz.

## 7.10.1 Features

- Maximum USART data bit rate of 3.125 Mbit/s.
- 16 byte receive and transmit FIFOs.
- Register locations conform to 16C550 industry standard.
- Receiver FIFO trigger points at 1 B, 4 B, 8 B, and 14 B.
- Built-in fractional baud rate generator covering wide range of baud rates without a need for external crystals of particular values.
- Fractional divider for baud rate control, auto baud capabilities and FIFO control mechanism that enables software flow control implementation.
- Support for RS-485/9-bit mode.
- Support for modem control.
- Support for synchronous mode.
- Includes smart card interface.

## 7.11 SSP serial I/O controller

The SSP controllers operate on a SSP, 4-wire SSI, or Microwire bus. It can interact with multiple masters and slaves on the bus. Only a single master and a single slave can communicate on the bus during a given data transfer. The SSP supports full duplex transfers, with frames of 4 bit to 16 bit of data flowing from the master to the slave and from the slave to the master. In practice, often only one of these data flows carries meaningful data.

## 7.11.1 Features

- Maximum SSP speed of 25 Mbit/s (master) or 4.17 Mbit/s (slave) (in SSP mode)
- Compatible with Motorola SPI (Serial Peripheral Interface), 4-wire Texas Instruments SSI (Serial Synchronous Interface), and National Semiconductor Microwire buses
- Synchronous serial communication
- Master or slave operation
- 8-frame FIFOs for both transmit and receive
- 4-bit to 16-bit frame

# 7.12 I<sup>2</sup>C-bus serial I/O controller

The LPC11U2x contain one I<sup>2</sup>C-bus controller.

The I<sup>2</sup>C-bus is bidirectional for inter-IC control using only two wires: a Serial CLock line (SCL) and a Serial DAta line (SDA). Each device is recognized by a unique address and can operate as either a receiver-only device (e.g., an LCD driver) or a transmitter with the capability to both receive and send information (such as memory). Transmitters and/or receivers can operate in either master or slave mode, depending on whether the chip has to initiate a data transfer or is only addressed. The I<sup>2</sup>C-bus is a multi-master bus, and more than one bus master connected to the interface can be controlled the bus.

# 7.17 Clocking and power control

## 7.17.1 Integrated oscillators

The LPC11U2x include three independent oscillators: the system oscillator, the Internal RC oscillator (IRC), and the watchdog oscillator. Each oscillator can be used for more than one purpose as required in a particular application.

Following reset, the LPC11U2x operates from the internal RC oscillator until software switches to a different clock source. The IRC allows the system to operate without any external crystal and the bootloader code to operate at a known frequency.

See Figure 7 for an overview of the LPC11U2x clock generation.

# 8. Limiting values

### Table 4. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).[1]

| Symbol                 | Parameter                               | Conditions                                                         |            | Min  | Max   | Unit |
|------------------------|-----------------------------------------|--------------------------------------------------------------------|------------|------|-------|------|
| V <sub>DD</sub>        | supply voltage (core and external rail) |                                                                    | [2]        | -0.5 | +4.6  | V    |
| VI                     | input voltage                           | 5 V tolerant digital I/O pins; $V_{DD} \ge 1.8 \text{ V}$          | [5][2]     | -0.5 | +5.5  | V    |
|                        |                                         | V <sub>DD</sub> = 0 V                                              |            | -0.5 | +3.6  | V    |
|                        |                                         | 5 V tolerant open-drain pins<br>PIO0_4 and PIO0_5                  | [2][4]     | -0.5 | +5.5  |      |
| V <sub>IA</sub>        | analog input voltage                    | pin configured as analog input                                     | [2]<br>[3] | -0.5 | 4.6   | V    |
| I <sub>DD</sub>        | supply current                          | per supply pin                                                     |            | -    | 100   | mA   |
| I <sub>SS</sub>        | ground current                          | per ground pin                                                     |            | -    | 100   | mA   |
| I <sub>latch</sub>     | I/O latch-up current                    | $-(0.5V_{DD}) < V_{I} < (1.5V_{DD});$<br>T <sub>j</sub> < 125 °C   |            | -    | 100   | mA   |
| T <sub>stg</sub>       | storage temperature                     | non-operating                                                      | [6]        | -65  | +150  | °C   |
| T <sub>j(max)</sub>    | maximum junction<br>temperature         |                                                                    |            | -    | 150   | °C   |
| P <sub>tot(pack)</sub> | total power dissipation (per package)   | based on package heat<br>transfer, not device power<br>consumption |            | -    | 1.5   | W    |
| V <sub>ESD</sub>       | electrostatic discharge voltage         | human body model; all pins                                         | [7]        | -    | +6500 | V    |

[1] The following applies to the limiting values:

a) This product includes circuitry specifically designed for the protection of its internal devices from the damaging effects of excessive static charge. Nonetheless, it is suggested that conventional precautions be taken to avoid applying greater than the rated maximum.

b) Parameters are valid over operating temperature range unless otherwise specified. All voltages are with respect to V<sub>SS</sub> unless otherwise noted.

c) The limiting values are stress ratings only. Operating the part at these values is not recommended, and proper operation is not guaranteed. The conditions for functional operation are specified in <u>Table 5</u>.

- [2] Maximum/minimum voltage above the maximum operating voltage (see <u>Table 5</u>) and below ground that can be applied for a short time (< 10 ms) to a device without leading to irrecoverable failure. Failure includes the loss of reliability and shorter lifetime of the device.
- [3] See <u>Table 6</u> for maximum operating voltage.
- [4] V<sub>DD</sub> present or not present. Compliant with the I<sup>2</sup>C-bus standard. 5.5 V can be applied to this pin when V<sub>DD</sub> is powered down.
- [5] Including voltage on outputs in 3-state mode.
- [6] The maximum non-operating storage temperature is different than the temperature for required shelf life which should be determined based on required shelf lifetime. Please refer to the JEDEC spec (J-STD-033B.1) for further details.
- [7] Human body model: equivalent to discharging a 100 pF capacitor through a 1.5 k $\Omega$  series resistor.

## 32-bit ARM Cortex-M0 microcontroller

# 9.1 BOD static characteristics

# Table 7. BOD static characteristics<sup>[1]</sup>

 $T_{amb} = 25 \ ^{\circ}C.$ 

| Symbol          | Parameter         | Conditions        | Min | Тур  | Max | Unit |
|-----------------|-------------------|-------------------|-----|------|-----|------|
| V <sub>th</sub> | threshold voltage | interrupt level 1 |     |      |     |      |
|                 |                   | assertion         | -   | 2.22 | -   | V    |
|                 |                   | de-assertion      | -   | 2.35 | -   | V    |
|                 |                   | interrupt level 2 |     |      |     |      |
|                 |                   | assertion         | -   | 2.52 | -   | V    |
|                 |                   | de-assertion      | -   | 2.66 | -   | V    |
|                 |                   | interrupt level 3 |     |      |     |      |
|                 |                   | assertion         | -   | 2.80 | -   | V    |
|                 |                   | de-assertion      | -   | 2.90 | -   | V    |
|                 |                   | reset level 0     |     |      |     |      |
|                 |                   | assertion         | -   | 1.46 | -   | V    |
|                 |                   | de-assertion      | -   | 1.63 | -   | V    |
|                 |                   | reset level 1     |     |      |     |      |
|                 |                   | assertion         | -   | 2.06 | -   | V    |
|                 |                   | de-assertion      | -   | 2.15 | -   | V    |
|                 |                   | reset level 2     |     |      |     |      |
|                 |                   | assertion         | -   | 2.35 | -   | V    |
|                 |                   | de-assertion      | -   | 2.43 | -   | V    |
|                 |                   | reset level 3     |     |      |     |      |
|                 |                   | assertion         | -   | 2.63 | -   | V    |
|                 |                   | de-assertion      | -   | 2.71 | -   | V    |

[1] Interrupt levels are selected by writing the level value to the BOD control register BODCTRL, see *the* LPC11Uxx user manual.

## 9.2 Power consumption

Power measurements in Active, Sleep, and Deep-sleep modes were performed under the following conditions (see the *LPC11Uxx user manual*):

- Configure all pins as GPIO with pull-up resistor disabled in the IOCON block.
- Configure GPIO pins as outputs using the GPIOnDIR registers.
- Write 0 to all GPIOnDATA registers to drive the outputs LOW.

## 32-bit ARM Cortex-M0 microcontroller

- [2] The typical frequency spread over processing and temperature (T<sub>amb</sub> =  $-40 \degree C$  to +85  $\degree C$ ) is ±40 %.
- [3] See the LPC11Uxx user manual.

# 10.4 I/O pins

### Table 14. Dynamic characteristics: I/O pins<sup>[1]</sup>

 $T_{amb} = -40 \text{ °C to } +85 \text{ °C}; 3.0 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V}.$ 

| Symbol         | Parameter | Conditions               | Min | Тур | Max | Unit |
|----------------|-----------|--------------------------|-----|-----|-----|------|
| t <sub>r</sub> | rise time | pin configured as output | 3.0 | -   | 5.0 | ns   |
| t <sub>f</sub> | fall time | pin configured as output | 2.5 | -   | 5.0 | ns   |

[1] Applies to standard port pins and RESET pin.

# 10.5 l<sup>2</sup>C-bus

### Table 15. Dynamic characteristic: I<sup>2</sup>C-bus pins<sup>[1]</sup>

 $T_{amb} = -40 \ ^{\circ}C \ to +85 \ ^{\circ}C.$ 

| Symbol              | Parameter          |              | Conditions                  | Min                   | Max | Unit |
|---------------------|--------------------|--------------|-----------------------------|-----------------------|-----|------|
| f <sub>SCL</sub>    | SCL clock          |              | Standard-mode               | 0                     | 100 | kHz  |
|                     | frequency          |              | Fast-mode                   | 0                     | 400 | kHz  |
|                     |                    |              | Fast-mode Plus              | 0                     | 1   | MHz  |
| t <sub>f</sub>      | fall time          | [3][4][5][6] | of both SDA and SCL signals | -                     | 300 | ns   |
|                     |                    |              | Standard-mode               |                       |     |      |
|                     |                    |              | Fast-mode                   | $20 + 0.1 \times C_b$ | 300 | ns   |
|                     |                    |              | Fast-mode Plus              | -                     | 120 | ns   |
| t <sub>LOW</sub>    | LOW period of the  |              | Standard-mode               | 4.7                   | -   | μs   |
| SCL clock           | SCL clock          |              | Fast-mode                   | 1.3                   | -   | μs   |
|                     |                    |              | Fast-mode Plus              | 0.5                   | -   | μS   |
| t <sub>HIGH</sub>   | HIGH period of the | the          | Standard-mode               | 4.0                   | -   | μS   |
|                     | SCL clock          |              | Fast-mode                   | 0.6                   | -   | μS   |
|                     |                    |              | Fast-mode Plus              | 0.26                  | -   | μS   |
| t <sub>HD;DAT</sub> | data hold time     | [3][7][8]    | Standard-mode               | 0                     | -   | μS   |
|                     |                    |              | Fast-mode                   | 0                     | -   | μS   |
|                     |                    |              | Fast-mode Plus              | 0                     | -   | μS   |
| t <sub>SU;DAT</sub> | data set-up time   | [9][10]      | Standard-mode               | 250                   | -   | ns   |
|                     |                    |              | Fast-mode                   | 100                   | -   | ns   |
|                     |                    |              | Fast-mode Plus              | 50                    | -   | ns   |

[1] See the I<sup>2</sup>C-bus specification UM10204 for details.

[2] Parameters are valid over operating temperature range unless otherwise specified.

- A device must internally provide a hold time of at least 300 ns for the SDA signal (with respect to the VIH(min) of the SCL signal) to [3] bridge the undefined region of the falling edge of SCL.
- [4] C<sub>b</sub> = total capacitance of one bus line in pF.
- [5] The maximum t<sub>f</sub> for the SDA and SCL bus lines is specified at 300 ns. The maximum fall time for the SDA output stage t<sub>f</sub> is specified at 250 ns. This allows series protection resistors to be connected in between the SDA and the SCL pins and the SDA/SCL bus lines without exceeding the maximum specified tf.
- [6] In Fast-mode Plus, fall time is specified the same for both output stage and bus timing. If series resistors are used, designers should allow for this when considering bus timing.

# 11. Application information

#### 11.1 Suggested USB interface solutions

The USB device can be connected to the USB as self-powered device (see Figure 27) or bus-powered device (see Figure 28).

On the LPC11U2x, the PIO0\_3/USB\_VBUS pin is 5 V tolerant only when V<sub>DD</sub> is applied and at operating voltage level. Therefore, if the USB\_VBUS function is connected to the USB connector and the device is self-powered, the USB VBUS pin must be protected for situations when  $V_{DD} = 0$  V.

If V<sub>DD</sub> is always at operating level while VBUS = 5 V, the USB\_VBUS pin can be connected directly to the VBUS pin on the USB connector.

For systems where V<sub>DD</sub> can be 0 V and VBUS is directly applied to the VBUS pin, precautions must be taken to reduce the voltage to below 3.6 V, which is the maximum allowable voltage on the USB\_VBUS pin in this case.

One method is to use a voltage divider to connect the USB\_VBUS pin to the VBUS on the USB connector. The voltage divider ratio should be such that the USB\_VBUS pin will be greater than 0.7V<sub>DD</sub> to indicate a logic HIGH while below the 3.6 V allowable maximum voltage.

For the following operating conditions

$$V_{DD} = 3.6 V,$$

the voltage divider should provide a reduction of 3.6 V/5.25 V or ~0.686 V.



## 32-bit ARM Cortex-M0 microcontroller

| Table 18. | Recommended values for $C_{X1}/C_{X2}$ in oscillation mode (crystal and external |
|-----------|----------------------------------------------------------------------------------|
|           | components parameters) low frequency mode                                        |

| Fundamental oscillation frequency F <sub>OSC</sub> | Crystal load<br>capacitance C <sub>L</sub> | Maximum crystal<br>series resistance R <sub>S</sub> | External load<br>capacitors C <sub>X1</sub> , C <sub>X2</sub> |
|----------------------------------------------------|--------------------------------------------|-----------------------------------------------------|---------------------------------------------------------------|
| 1 MHz to 5 MHz                                     | 10 pF                                      | < 300 Ω                                             | 18 pF, 18 pF                                                  |
|                                                    | 20 pF                                      | < 300 Ω                                             | 39 pF, 39 pF                                                  |
|                                                    | 30 pF                                      | < 300 Ω                                             | 57 pF, 57 pF                                                  |
| 5 MHz to 10 MHz                                    | 10 pF                                      | < 300 Ω                                             | 18 pF, 18 pF                                                  |
|                                                    | 20 pF                                      | < 200 Ω                                             | 39 pF, 39 pF                                                  |
|                                                    | 30 pF                                      | < 100 Ω                                             | 57 pF, 57 pF                                                  |
| 10 MHz to 15 MHz                                   | 10 pF                                      | < 160 Ω                                             | 18 pF, 18 pF                                                  |
|                                                    | 20 pF                                      | < 60 Ω                                              | 39 pF, 39 pF                                                  |
| 15 MHz to 20 MHz                                   | 10 pF                                      | < 80 Ω                                              | 18 pF, 18 pF                                                  |

Table 19. Recommended values for  $C_{\chi_1}/C_{\chi_2}$  in oscillation mode (crystal and external components parameters) high frequency mode

| Fundamental oscillation frequency F <sub>OSC</sub> | Crystal load<br>capacitance C <sub>L</sub> | Maximum crystal<br>series resistance R <sub>S</sub> | External load<br>capacitors C <sub>X1</sub> , C <sub>X2</sub> |
|----------------------------------------------------|--------------------------------------------|-----------------------------------------------------|---------------------------------------------------------------|
| 15 MHz to 20 MHz                                   | 10 pF                                      | < 180 Ω                                             | 18 pF, 18 pF                                                  |
|                                                    | 20 pF                                      | < 100 Ω                                             | 39 pF, 39 pF                                                  |
| 20 MHz to 25 MHz                                   | 10 pF                                      | < 160 Ω                                             | 18 pF, 18 pF                                                  |
|                                                    | 20 pF                                      | < 80 Ω                                              | 39 pF, 39 pF                                                  |

# 11.3 XTAL Printed-Circuit Board (PCB) layout guidelines

Follow these guidelines for PCB layout:

- Connect the crystal on the PCB as close as possible to the oscillator input and output pins of the chip.
- Take care that the load capacitors C<sub>x1</sub>, C<sub>x2</sub>, and C<sub>x3</sub> in case of third overtone crystal use have a common ground plane.
- Connect the external components to the ground plain.
- To keep parasitics and the noise coupled in via the PCB as small as possible, keep loops as small as possible.
- Choose smaller values of C<sub>x1</sub> and C<sub>x2</sub> if parasitics of the PCB layout increase.

## 32-bit ARM Cortex-M0 microcontroller

# 11.4 Standard I/O pad configuration

Figure 31 shows the possible pin modes for standard I/O pins with analog input function:

- Digital output driver
- Digital input: Pull-up enabled/disabled
- Digital input: Pull-down enabled/disabled
- Digital input: Repeater mode enabled/disabled
- Analog input



LPC11U2X

56 of 74

### 32-bit ARM Cortex-M0 microcontroller

# 12. Package outline



HVQFN33: plastic thermal enhanced very thin quad flat package; no leads; 33 terminals; body 7 x 7 x 0.85 mm

Fig 34. Package outline HVQFN33 (7 x 7 x 0.85 mm)

All information provided in this document is subject to legal disclaimers.

# **NXP Semiconductors**

# LPC11U2x

### 32-bit ARM Cortex-M0 microcontroller



# **NXP Semiconductors**

# LPC11U2x

## 32-bit ARM Cortex-M0 microcontroller



32-bit ARM Cortex-M0 microcontroller

# 14. Abbreviations

| Table 20. Abbreviations |                                                         |  |  |  |  |
|-------------------------|---------------------------------------------------------|--|--|--|--|
| Acronym                 | Description                                             |  |  |  |  |
| A/D                     | Analog-to-Digital                                       |  |  |  |  |
| ADC                     | Analog-to-Digital Converter                             |  |  |  |  |
| AHB                     | Advanced High-performance Bus                           |  |  |  |  |
| APB                     | Advanced Peripheral Bus                                 |  |  |  |  |
| BOD                     | BrownOut Detection                                      |  |  |  |  |
| GPIO                    | General Purpose Input/Output                            |  |  |  |  |
| JTAG                    | Joint Test Action Group                                 |  |  |  |  |
| PLL                     | Phase-Locked Loop                                       |  |  |  |  |
| RC                      | Resistor-Capacitor                                      |  |  |  |  |
| SPI                     | Serial Peripheral Interface                             |  |  |  |  |
| SSI                     | Serial Synchronous Interface                            |  |  |  |  |
| SSP                     | Synchronous Serial Port                                 |  |  |  |  |
| TAP                     | Test Access Port                                        |  |  |  |  |
| USART                   | Universal Synchronous Asynchronous Receiver/Transmitter |  |  |  |  |

# 15. References

- [1] LPC11U2x User manual UM10462: http://www.nxp.com/documents/user\_manual/UM10462.pdf
- [2] LPC11U2x Errata sheet: http://www.nxp.com/documents/errata\_sheet/ES\_LPC11U2X.pdf

# 16. Revision history

| Document ID    | Release date                                                                                                                                                                                                                                                                                    | Data sheet status                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Change notice                                                                                                                                                                                               | Supersedes                                                           |  |  |
|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|--|--|
| LPC11U2x v.2.3 | 20140327                                                                                                                                                                                                                                                                                        | Product data sheet                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | -                                                                                                                                                                                                           | LPC11U2X v.2.2                                                       |  |  |
|                | Part LPC11U22FBD48/301 added.                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                             |                                                                      |  |  |
| LPC11U2X v.2.2 | 20140311                                                                                                                                                                                                                                                                                        | Product data sheet                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | -                                                                                                                                                                                                           | LPC11U2X v.2.1                                                       |  |  |
| Modifications: | <ul> <li>Updated Section 11.1 "Suggested USB interface solutions" for clarity.</li> <li>Open-drain I<sup>2</sup>C-bus and RESET pin descriptions updated for clarity. See Table 3.</li> </ul>                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                             |                                                                      |  |  |
| LPC11U2X v.2.1 | 20130917                                                                                                                                                                                                                                                                                        | Product data sheet                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                             | LPC11U2X v.2                                                         |  |  |
| Modifications: | <ul> <li>Number of Q</li> <li>Table 3: Adq</li> <li>Table 7: Rei</li> <li>Added Sect</li> <li>Programma</li> <li>Table 5 "Sta</li> <li>Updated Se</li> <li>Table 4 "Lim <ul> <li>Updated</li> <li>Updated</li> <li>Table 10 "El</li> <li>Remove</li> <li>Changeo program</li> </ul> </li> </ul> | CAP and MAT functions for time<br>ded "5 V tolerant pad" to RESE<br>moved BOD interrupt level 0.<br>ion 11.6 "ADC effective input im<br>ble glitch filter is enabled by de<br>tic characteristics" added Pin ca<br>ction 11.1 "Suggested USB inter-<br>niting values":<br>$V_{DD}$ min and max.<br>$V_{I}$ conditions.<br>EPROM characteristics":<br>d f <sub>clk</sub> and t <sub>er</sub> ; the user does not<br>a the t <sub>prog</sub> from 1.1 ms to 2.9 ms<br>thus the total program time is<br>e of Figure 29 from "USB interfation | $\overline{T}$ /PIO0_0 table note<br>npedance".<br>fault. See Section 7<br>apacitance section.<br>erface solutions".<br>have control over the<br>s; the EEPROM IAP<br>t <sub>er</sub> + t <sub>prog</sub> . | e 1.<br>e.<br>.7.1.<br>ese parameters.<br>e always does an erase and |  |  |
|                | <ul> <li>with soft-connect".</li> <li>Section 10.7 "USB interface" added. Parameter t<sub>EOPR1</sub> and t<sub>EOPR2</sub> renamed to t<sub>EOPR</sub>.</li> </ul>                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                             |                                                                      |  |  |
|                |                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | neter t <sub>EOPR1</sub> and t <sub>EO</sub>                                                                                                                                                                |                                                                      |  |  |
| LPC11U2X v.2   | 20120113                                                                                                                                                                                                                                                                                        | Product data sheet                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | -                                                                                                                                                                                                           | LPC11U2X v.1                                                         |  |  |
| Modifications: | <ul> <li>Use of USB with power profiles specified (Section 7.17.5.1).</li> </ul>                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                             |                                                                      |  |  |
|                | Power consumption data added in Section 9.2.                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                             |                                                                      |  |  |
|                | • SSP dynamic characteristics added (Table 16).                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                             |                                                                      |  |  |
|                | <ul> <li>IRC dynamic characteristics added (Table 12).</li> </ul>                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                             |                                                                      |  |  |
|                | Data sheet status changed to Product data sheet.                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                             |                                                                      |  |  |
| LPC11U2X v.1   | 20111129                                                                                                                                                                                                                                                                                        | Preliminary data sheet                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | -                                                                                                                                                                                                           | -                                                                    |  |  |

### Table 21. Revision history

# 17. Legal information

# 17.1 Data sheet status

| Document status[1][2]          | Product status[3] | Definition                                                                            |
|--------------------------------|-------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development       | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification     | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production        | This document contains the product specification.                                     |

[1] Please consult the most recently issued document before initiating or completing a design.

[2] The term 'short data sheet' is explained in section "Definitions".

[3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <u>http://www.nxp.com</u>.

# 17.2 Definitions

**Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

# 17.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

## 32-bit ARM Cortex-M0 microcontroller

# **19. Contents**

| 1              | General description 1                            |
|----------------|--------------------------------------------------|
| 2              | Features and benefits 1                          |
| 3              | Applications 3                                   |
| 4              | Ordering information 3                           |
| 4.1            | Ordering options                                 |
| 5              | Block diagram 4                                  |
| 6              | Pinning information                              |
| 6.1            | Pinning                                          |
| 6.2            | Pin description                                  |
| 7              | Functional description 14                        |
| 7.1            | On-chip flash programming memory 14              |
| 7.2            | EEPROM                                           |
| 7.3            | SRAM 15                                          |
| 7.4            | On-chip ROM                                      |
| 7.5            | Memory map 15                                    |
| 7.6            | Nested Vectored Interrupt Controller (NVIC) . 16 |
| 7.6.1          | Features                                         |
| 7.6.2          | Interrupt sources                                |
| 7.7            | IOCON block 17                                   |
| 7.7.1          | Features                                         |
| 7.8            | General-Purpose Input/Output GPIO 17             |
| 7.8.1          | Features                                         |
| 7.9            | USB interface 18                                 |
| 7.9.1          | Full-speed USB device controller                 |
| 7.9.1.1        | Features                                         |
| 7.10           | USART 18                                         |
| 7.10.1         | Features                                         |
| 7.11           | SSP serial I/O controller                        |
| 7.11.1         | Features                                         |
| 7.12           | I <sup>2</sup> C-bus serial I/O controller 19    |
| 7.12.1         | Features                                         |
| 7.13           | 10-bit ADC                                       |
| 7.13.1<br>7.14 | Features                                         |
| 7.14           | General purpose external event counter/timers    |
| 7.14.1         | Features                                         |
| 7.14.1         | System tick timer                                |
| 7.16           | Windowed WatchDog Timer (WWDT) 21                |
| 7.16.1         | Features                                         |
| 7.17           | Clocking and power control                       |
| 7.17.1         | Integrated oscillators                           |
| 7.17.1.1       |                                                  |
| 7.17.1.2       |                                                  |
| 7.17.1.3       | - )                                              |
| 7.17.2         | System PLL and USB PLL                           |
| 7.17.3         | Clock output                                     |
| 7.17.4         | Wake-up process                                  |
|                | •••                                              |

| 7.17.5   | Power control                              | 24 |
|----------|--------------------------------------------|----|
| 7.17.5.1 |                                            | 25 |
| 7.17.5.2 | -                                          | 25 |
| 7.17.5.3 |                                            | 25 |
| 7.17.5.4 |                                            | 25 |
| 7.17.5.5 | Deep power-down mode                       | 26 |
| 7.17.6   | System control                             | 26 |
| 7.17.6.1 |                                            | 26 |
| 7.17.6.2 |                                            | 26 |
| 7.17.6.3 | Code security (Code Read Protection - CRP) | 26 |
| 7.17.6.4 |                                            | 27 |
| 7.17.6.5 |                                            | 27 |
| 7.17.6.6 |                                            | 27 |
| 7.18     | Emulation and debugging                    | 28 |
| 8        | Limiting values                            | 29 |
| 9        | Static characteristics                     | 30 |
| 9.1      | BOD static characteristics                 | 36 |
| 9.2      | Power consumption                          | 36 |
| 9.3      | Peripheral power consumption               | 39 |
| 9.4      | Electrical pin characteristics             | 41 |
| 10       | Dynamic characteristics                    | 44 |
| 10.1     | Flash memory                               | 44 |
| 10.2     | External clock                             | 44 |
| 10.3     | Internal oscillators                       | 45 |
| 10.4     | I/O pins                                   | 46 |
| 10.5     | l <sup>2</sup> C-bus                       | 46 |
| 10.6     | SSP interface                              | 48 |
| 10.7     | USB interface                              | 51 |
| 11       | Application information                    | 52 |
| 11.1     | Suggested USB interface solutions          | 52 |
| 11.2     | XTAL input                                 | 53 |
| 11.3     | XTAL Printed-Circuit Board (PCB) layout    |    |
|          | guidelines                                 | 55 |
| 11.4     | Standard I/O pad configuration             | 56 |
| 11.5     | Reset pad configuration                    | 57 |
| 11.6     | ADC effective input impedance              | 57 |
| 11.7     | ADC usage notes                            | 58 |
| 12       | Package outline                            | 59 |
| 13       | Soldering                                  | 64 |
| 14       | Abbreviations                              | 69 |
| 15       | References                                 | 69 |
|          |                                            |    |
| 16       | Revision history                           | 70 |
| 17       | Legal information                          | 71 |
| 17.1     | Data sheet status                          | 71 |
| 17.2     | Definitions                                | 71 |
| 17.3     | Disclaimers                                | 71 |
|          |                                            |    |

## continued >>