



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Presidente Chartene        | A white as                                                                |
|----------------------------|---------------------------------------------------------------------------|
| Product Status             | ACTIVE                                                                    |
| Core Processor             | ARM® Cortex®-M0                                                           |
| Core Size                  | 32-Bit Single-Core                                                        |
| Speed                      | 50MHz                                                                     |
| Connectivity               | I <sup>2</sup> C, Microwire, SPI, SSI, SSP, UART/USART, USB               |
| Peripherals                | Brown-out Detect/Reset, POR, WDT                                          |
| Number of I/O              | 26                                                                        |
| Program Memory Size        | 32KB (32K x 8)                                                            |
| Program Memory Type        | FLASH                                                                     |
| EEPROM Size                | 4K x 8                                                                    |
| RAM Size                   | 10K x 8                                                                   |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V                                                               |
| Data Converters            | A/D 8x10b                                                                 |
| Oscillator Type            | Internal                                                                  |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                         |
| Mounting Type              | Surface Mount                                                             |
| Package / Case             | 32-VQFN Exposed Pad                                                       |
| Supplier Device Package    | 32-HVQFN (7x7)                                                            |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/lpc11u24fhn33-401 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

### 32-bit ARM Cortex-M0 microcontroller

- Standard JTAG (Joint Test Action Group) test interface for BSDL (Boundary Scan Description Language).
- Serial Wire Debug.
- Digital peripherals:
  - ◆ Up to 54 General-Purpose I/O (GPIO) pins with configurable pull-up/pull-down resistors, repeater mode, and open-drain mode.
  - Up to 8 GPIO pins can be selected as edge and level sensitive interrupt sources.
  - Two GPIO grouped interrupt modules enable an interrupt based on a programmable pattern of input states of a group of GPIO pins.
  - ♦ High-current source output driver (20 mA) on one pin.
  - ♦ High-current sink driver (20 mA) on true open-drain pins.
  - Four general-purpose counter/timers with a total of up to 5 capture inputs and 13 match outputs.
  - Programmable Windowed WatchDog Timer (WWDT) with a dedicated, internal low-power WatchDog Oscillator (WDO).
- Analog peripherals:
  - ◆ 10-bit ADC with input multiplexing among eight pins.
- Serial interfaces:
  - ◆ USB 2.0 full-speed device controller.
  - USART (Universal Synchronous Asynchronous Receiver/Transmitter) with fractional baud rate generation, internal FIFO, a full modem control handshake interface, and support for RS-485/9-bit mode and synchronous mode. USART supports an asynchronous smart card interface (ISO 7816-3).
  - Two SSP (Synchronous Serial Port) controllers with FIFO and multi-protocol capabilities.
  - ♦ I<sup>2</sup>C-bus interface supporting the full I<sup>2</sup>C-bus specification and Fast-mode Plus with a data rate of up to 1 Mbit/s with multiple address recognition and monitor mode.
- Clock generation:
  - Crystal Oscillator with an operating range of 1 MHz to 25 MHz (system oscillator).
  - 12 MHz high-frequency Internal RC oscillator (IRC) that can optionally be used as a system clock.
  - Internal low-power, low-frequency WatchDog Oscillator (WDO) with programmable frequency output.
  - PLL allows CPU operation up to the maximum CPU rate with the system oscillator or the IRC as clock sources.
  - ◆ A second, dedicated PLL is provided for USB.
  - Clock output function with divider that can reflect the crystal oscillator, the main clock, the IRC, or the watchdog oscillator.
- Power control:
  - Integrated PMU (Power Management Unit) to minimize power consumption during Sleep, Deep-sleep, Power-down, and Deep power-down modes.
  - Power profiles residing in boot ROM provide optimized performance and minimized power consumption for any given application through one simple function call.
  - Four reduced power modes: Sleep, Deep-sleep, Power-down, and Deep power-down.
  - Processor wake-up from Deep-sleep and Power-down modes via reset, selectable GPIO pins, watchdog interrupt, or USB port activity.

### 32-bit ARM Cortex-M0 microcontroller



### 32-bit ARM Cortex-M0 microcontroller

- Four match registers per timer that allow:
  - Continuous operation with optional interrupt generation on match.
  - Stop timer on match with optional interrupt generation.
  - Reset timer on match with optional interrupt generation.
- Up to four external outputs corresponding to match registers, with the following capabilities:
  - Set LOW on match.
  - Set HIGH on match.
  - Toggle on match.
  - Do nothing on match.
- The timer and prescaler can be configured to be cleared on a designated capture event. This feature permits easy pulse-width measurement by clearing the timer on the leading edge of an input pulse and capturing the timer value on the trailing edge.

## 7.15 System tick timer

The ARM Cortex-M0 includes a system tick timer (SYSTICK) that is intended to generate a dedicated SYSTICK exception at a fixed time interval (typically 10 ms).

## 7.16 Windowed WatchDog Timer (WWDT)

The purpose of the WWDT is to prevent an unresponsive system state. If software fails to update the watchdog within a programmable time window, the watchdog resets the microcontroller

## 7.16.1 Features

- Internally resets chip if not periodically reloaded during the programmable time-out period.
- Optional windowed operation requires reload to occur between a minimum and maximum time period, both programmable.
- Optional warning interrupt can be generated at a programmable time before watchdog time-out.
- Software enables the WWDT, but a hardware reset or a watchdog reset/interrupt is required to disable the WWDT.
- Incorrect feed sequence causes reset or interrupt, if enabled.
- Flag to indicate watchdog reset.
- Programmable 24-bit timer with internal prescaler.
- Selectable time period from  $(T_{cy(WDCLK)} \times 256 \times 4)$  to  $(T_{cy(WDCLK)} \times 2^{24} \times 4)$  in multiples of  $T_{cy(WDCLK)} \times 4$ .
- The Watchdog Clock (WDCLK) source can be selected from the IRC or the dedicated watchdog oscillator (WDO). The clock source selection provides a wide range of potential timing choices of watchdog operation under different power conditions.

## 32-bit ARM Cortex-M0 microcontroller

## 7.17 Clocking and power control

## 7.17.1 Integrated oscillators

The LPC11U2x include three independent oscillators: the system oscillator, the Internal RC oscillator (IRC), and the watchdog oscillator. Each oscillator can be used for more than one purpose as required in a particular application.

Following reset, the LPC11U2x operates from the internal RC oscillator until software switches to a different clock source. The IRC allows the system to operate without any external crystal and the bootloader code to operate at a known frequency.

See Figure 7 for an overview of the LPC11U2x clock generation.

## **NXP Semiconductors**

# LPC11U2x

#### 32-bit ARM Cortex-M0 microcontroller



### 7.17.1.1 Internal RC oscillator

The IRC can be used as the clock source for the WDT, and/or as the clock that drives the system PLL and then the CPU. The nominal IRC frequency is 12 MHz.

Upon power-up, any chip reset, or wake-up from Deep power-down mode, the LPC11U2x use the IRC as the clock source. Software can later switch to one of the other available clock sources.

Product data sheet

### 32-bit ARM Cortex-M0 microcontroller

### 7.17.1.2 System oscillator

The system oscillator can be used as the clock source for the CPU, with or without using the PLL. On the LPC11U2x, use the system oscillator to provide the clock source to USB.

The system oscillator operates at frequencies of 1 MHz to 25 MHz. This frequency can be boosted to a higher frequency, up to the maximum CPU operating frequency, by the system PLL.

### 7.17.1.3 Watchdog oscillator

The watchdog oscillator can be used as a clock source that directly drives the CPU, the watchdog timer, or the CLKOUT pin. The watchdog oscillator nominal frequency is programmable between 7.8 kHz and 1.7 MHz. The frequency spread over processing and temperature is  $\pm 40$  % (see also Table 13).

## 7.17.2 System PLL and USB PLL

The LPC11U2x contain a system PLL and a dedicated PLL for generating the 48 MHz USB clock. The system and USB PLLs are identical.

The PLL accepts an input clock frequency in the range of 10 MHz to 25 MHz. The input frequency is multiplied up to a high frequency with a Current Controlled Oscillator (CCO). The multiplier can be an integer value from 1 to 32. The CCO operates in the range of 156 MHz to 320 MHz. To support this frequency range, an additional divider keeps the CCO within its frequency range while the PLL is providing the desired output frequency. The output divider can be set to divide by 2, 4, 8, or 16 to produce the output clock. The PLL output frequency must be lower than 100 MHz. Since the minimum output divider value is 2, it is insured that the PLL output has a 50 % duty cycle. The PLL is turned off and bypassed following a chip reset. Software can enable the PLL later. The program must configure and activate the PLL, wait for the PLL to lock, and then connect to the PLL as a clock source. The PLL settling time is 100  $\mu$ s.

## 7.17.3 Clock output

The LPC11U2x feature a clock output function that routes the IRC oscillator, the system oscillator, the watchdog oscillator, or the main clock to an output pin.

## 7.17.4 Wake-up process

The LPC11U2x begin operation by using the 12 MHz IRC oscillator as the clock source at power-up and when awakened from Deep power-down mode. This mechanism allows chip operation to resume quickly. If the application uses the main oscillator or the PLL, software must enable these components and wait for them to stabilize. Only then can the system use the PLL and main oscillator as a clock source.

## 7.17.5 Power control

The LPC11U2x support various power control features. There are four special modes of processor power reduction: Sleep mode, Deep-sleep mode, Power-down mode, and Deep power-down mode. The CPU clock rate can also be controlled as needed by changing clock sources, reconfiguring PLL values, and/or altering the CPU clock divider value. This power control mechanism allows a trade-off of power versus processing speed based on application requirements. In addition, a register is provided for shutting down the clocks to individual on-chip peripherals. This register allows fine-tuning of power

### 32-bit ARM Cortex-M0 microcontroller

## 7.18 Emulation and debugging

Debug functions are integrated into the ARM Cortex-M0. Serial wire debug functions are supported in addition to a standard JTAG boundary scan. The ARM Cortex-M0 is configured to support up to four breakpoints and two watch points.

The  $\overline{\text{RESET}}$  pin selects between the JTAG boundary scan ( $\overline{\text{RESET}}$  = LOW) and the ARM SWD debug ( $\overline{\text{RESET}}$  = HIGH). The ARM SWD debug port is disabled while the LPC11U2x is in reset.

To perform boundary scan testing, follow these steps:

- 1. Erase any user code residing in flash.
- 2. Power up the part with the RESET pin pulled HIGH externally.
- 3. Wait for at least 250  $\mu$ s.
- 4. Pull the RESET pin LOW externally.
- 5. Perform boundary scan operations.
- 6. Once the boundary scan operations are completed, assert the TRST pin to enable the SWD debug mode, and release the RESET pin (pull HIGH).

**Remark:** The JTAG interface cannot be used for debug purposes.

#### 32-bit ARM Cortex-M0 microcontroller

## 8. Limiting values

#### Table 4. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).[1]

| Symbol                 | Parameter                               | Conditions                                                                                                                    | Min  | Max   | Unit |
|------------------------|-----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|------|-------|------|
| V <sub>DD</sub>        | supply voltage (core and external rail) | [2]                                                                                                                           | -0.5 | +4.6  | V    |
| VI                     | input voltage                           | $ \begin{array}{ll} 5 \text{ V tolerant digital I/O pins;} & \underline{^{[5][2]}} \\ V_{DD} \geq 1.8 \text{ V} \end{array} $ | -0.5 | +5.5  | V    |
|                        |                                         | $V_{DD} = 0 V$                                                                                                                | -0.5 | +3.6  | V    |
|                        |                                         | 5 V tolerant open-drain pins [2][4]<br>PIO0_4 and PIO0_5                                                                      | -0.5 | +5.5  |      |
| V <sub>IA</sub>        | analog input voltage                    | pin configured as analog input [2]<br>[3]                                                                                     | -0.5 | 4.6   | V    |
| I <sub>DD</sub>        | supply current                          | per supply pin                                                                                                                | -    | 100   | mA   |
| I <sub>SS</sub>        | ground current                          | per ground pin                                                                                                                | -    | 100   | mA   |
| I <sub>latch</sub>     | I/O latch-up current                    | −(0.5V <sub>DD</sub> ) < V <sub>I</sub> < (1.5V <sub>DD</sub> );<br>T <sub>j</sub> < 125 °C                                   | -    | 100   | mA   |
| T <sub>stg</sub>       | storage temperature                     | non-operating [6]                                                                                                             | -65  | +150  | °C   |
| T <sub>j(max)</sub>    | maximum junction<br>temperature         |                                                                                                                               | -    | 150   | °C   |
| P <sub>tot(pack)</sub> | total power dissipation (per package)   | based on package heat<br>transfer, not device power<br>consumption                                                            | -    | 1.5   | W    |
| V <sub>ESD</sub>       | electrostatic discharge voltage         | human body model; all pins [7]                                                                                                | -    | +6500 | V    |

[1] The following applies to the limiting values:

a) This product includes circuitry specifically designed for the protection of its internal devices from the damaging effects of excessive static charge. Nonetheless, it is suggested that conventional precautions be taken to avoid applying greater than the rated maximum.

b) Parameters are valid over operating temperature range unless otherwise specified. All voltages are with respect to V<sub>SS</sub> unless otherwise noted.

c) The limiting values are stress ratings only. Operating the part at these values is not recommended, and proper operation is not guaranteed. The conditions for functional operation are specified in <u>Table 5</u>.

- [2] Maximum/minimum voltage above the maximum operating voltage (see <u>Table 5</u>) and below ground that can be applied for a short time (< 10 ms) to a device without leading to irrecoverable failure. Failure includes the loss of reliability and shorter lifetime of the device.
- [3] See <u>Table 6</u> for maximum operating voltage.
- [4] V<sub>DD</sub> present or not present. Compliant with the I<sup>2</sup>C-bus standard. 5.5 V can be applied to this pin when V<sub>DD</sub> is powered down.
- [5] Including voltage on outputs in 3-state mode.
- [6] The maximum non-operating storage temperature is different than the temperature for required shelf life which should be determined based on required shelf lifetime. Please refer to the JEDEC spec (J-STD-033B.1) for further details.
- [7] Human body model: equivalent to discharging a 100 pF capacitor through a 1.5 k $\Omega$  series resistor.

## 32-bit ARM Cortex-M0 microcontroller

| Symbol                                   | Parameter                                                                   | Conditions                                                                                |         | Min         | Typ <u>[1]</u> | Max         | Unit |
|------------------------------------------|-----------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|---------|-------------|----------------|-------------|------|
| l <sup>2</sup> C-bus                     | pins (PIO0_4 and PIO0_5                                                     | 5)                                                                                        |         |             | I              |             |      |
| V <sub>IH</sub>                          | HIGH-level input voltage                                                    |                                                                                           |         | $0.7V_{DD}$ | -              | -           | V    |
| V <sub>IL</sub>                          | LOW-level input voltage                                                     |                                                                                           |         | -           | -              | $0.3V_{DD}$ | V    |
| V <sub>hys</sub>                         | hysteresis voltage                                                          |                                                                                           |         | -           | $0.05V_{DD}$   | -           | V    |
| I <sub>OL</sub> LOW-level output current | LOW-level output<br>current                                                 | $V_{OL} = 0.4 V$ ; I <sup>2</sup> C-bus pins configured<br>as standard mode pins          |         | 3.5         | -              | -           | mA   |
|                                          |                                                                             | $2.0 \text{ V} \leq \text{V}_{\text{DD}} \leq 3.6 \text{ V}$                              |         |             |                |             |      |
|                                          |                                                                             | $1.8 \text{ V} \le \text{V}_{\text{DD}} < 2.0 \text{ V}$                                  |         | 3           | -              | -           |      |
| I <sub>OL</sub>                          | LOW-level output<br>current                                                 | $V_{OL} = 0.4 \text{ V}$ ; I <sup>2</sup> C-bus pins configured<br>as Fast-mode Plus pins |         | 20          | -              | -           | mA   |
|                                          |                                                                             | $2.0~V \leq V_{DD} \leq 3.6~V$                                                            |         |             |                |             |      |
|                                          |                                                                             | $1.8~V \leq V_{DD} < 2.0~V$                                                               |         | 16          | -              | -           |      |
| ILI                                      | input leakage current                                                       | $V_{I} = V_{DD}$                                                                          | [15]    | -           | 2              | 4           | μA   |
|                                          |                                                                             | V <sub>1</sub> = 5 V                                                                      |         | -           | 10             | 22          | μA   |
| Oscillato                                | or pins                                                                     |                                                                                           |         |             | <u> </u>       |             |      |
| V <sub>i(xtal)</sub>                     | crystal input voltage                                                       |                                                                                           |         | -0.5        | 1.8            | 1.95        | V    |
| V <sub>o(xtal)</sub>                     | crystal output voltage                                                      |                                                                                           |         | -0.5        | 1.8            | 1.95        | V    |
| USB pin                                  | S                                                                           | 1                                                                                         |         | L           | 1              |             | -    |
| I <sub>OZ</sub>                          | OFF-state output<br>current                                                 | 0 V < V <sub>I</sub> < 3.3 V                                                              | [2]     | -           | -              | ±10         | μA   |
| V <sub>BUS</sub>                         | bus supply voltage                                                          |                                                                                           | [2]     | -           | -              | 5.25        | V    |
| V <sub>DI</sub>                          | differential input sensitivity voltage                                      | (D+) – (D–)                                                                               | [2]     | 0.2         | -              | -           | V    |
| V <sub>CM</sub>                          | differential common mode voltage range                                      | includes V <sub>DI</sub> range                                                            | [2]     | 0.8         | -              | 2.5         | V    |
| V <sub>th(rs)se</sub>                    | single-ended receiver<br>switching threshold<br>voltage                     |                                                                                           | [2]     | 0.8         | -              | 2.0         | V    |
| V <sub>OL</sub>                          | LOW-level output voltage                                                    | for low-/full-speed; $R_L$ of 1.5 $k\Omega$ to 3.6 V                                      | [2]     | -           | -              | 0.18        | V    |
| V <sub>OH</sub>                          | HIGH-level output voltage                                                   | driven; for low-/full-speed; $R_L$ of 15 k $\Omega$ to GND                                | [2]     | 2.8         | -              | 3.5         | V    |
| C <sub>trans</sub>                       | transceiver capacitance                                                     | pin to GND                                                                                | [2]     | -           | -              | 20          | pF   |
| Z <sub>DRV</sub>                         | driver output<br>impedance for driver<br>which is not high-speed<br>capable | with 33 $\Omega$ series resistor; steady state<br>drive                                   | [16][2] | 36          | -              | 44.1        | Ω    |

## Table 5. Static characteristics ...continued

 $T_{amb} = -40 \text{ °C to } +85 \text{ °C}$ , unless otherwise specified.

### 32-bit ARM Cortex-M0 microcontroller

## 9.1 BOD static characteristics

## Table 7. BOD static characteristics<sup>[1]</sup>

 $T_{amb} = 25 \ ^{\circ}C.$ 

| Symbol          | Parameter            | Conditions        | Min  | Тур  | Max | Unit |
|-----------------|----------------------|-------------------|------|------|-----|------|
| V <sub>th</sub> | th threshold voltage | interrupt level 1 |      |      |     |      |
|                 |                      | assertion         | -    | 2.22 | -   | V    |
|                 |                      | de-assertion      | -    | 2.35 | -   | V    |
|                 |                      | interrupt level 2 |      |      |     |      |
|                 |                      | assertion         | -    | 2.52 | -   | V    |
|                 |                      | de-assertion      | -    | 2.66 | -   | V    |
|                 |                      | interrupt level 3 |      |      |     |      |
|                 |                      | assertion         | -    | 2.80 | -   | V    |
|                 |                      | de-assertion      | -    | 2.90 | -   | V    |
|                 | reset level 0        |                   |      |      |     |      |
|                 |                      | assertion         | -    | 1.46 | -   | V    |
|                 |                      | de-assertion      | -    | 1.63 | -   | V    |
|                 |                      | reset level 1     |      |      |     |      |
|                 | assertion            | -                 | 2.06 | -    | V   |      |
|                 |                      | de-assertion      | -    | 2.15 | -   | V    |
|                 |                      | reset level 2     |      |      |     |      |
|                 |                      | assertion         | -    | 2.35 | -   | V    |
|                 | de-assertion         | -                 | 2.43 | -    | V   |      |
|                 |                      | reset level 3     |      |      |     |      |
|                 |                      | assertion         | -    | 2.63 | -   | V    |
|                 | de-assertion         | -                 | 2.71 | -    | V   |      |

[1] Interrupt levels are selected by writing the level value to the BOD control register BODCTRL, see *the* LPC11Uxx user manual.

## 9.2 Power consumption

Power measurements in Active, Sleep, and Deep-sleep modes were performed under the following conditions (see the *LPC11Uxx user manual*):

- Configure all pins as GPIO with pull-up resistor disabled in the IOCON block.
- Configure GPIO pins as outputs using the GPIOnDIR registers.
- Write 0 to all GPIOnDATA registers to drive the outputs LOW.

### 32-bit ARM Cortex-M0 microcontroller



### 32-bit ARM Cortex-M0 microcontroller





## 9.3 Peripheral power consumption

The supply current per peripheral is measured as the difference in supply current between the peripheral block enabled and the peripheral block disabled in the SYSAHBCLKCFG and PDRUNCFG (for analog blocks) registers. All other blocks are disabled in both registers and no code is executed. Measured on a typical sample at  $T_{amb} = 25$  °C. Unless noted otherwise, the system oscillator and PLL are running in both measurements.

The supply currents are shown for system clock frequencies of 12 MHz and 48 MHz.

### 32-bit ARM Cortex-M0 microcontroller



### 32-bit ARM Cortex-M0 microcontroller

## 10.7 USB interface

### Table 17. Dynamic characteristics: USB pins (full-speed)

 $C_L = 50 \ pF; \ R_{pu} = 1.5 \ k\Omega \ on \ D+ \ to \ V_{DD}; \ 3.0 \ V \le V_{DD} \le 3.6 \ V.$ 

| Symbol             | Parameter                                                   | Conditions                                  | Min   | Тур | Max   | Unit |
|--------------------|-------------------------------------------------------------|---------------------------------------------|-------|-----|-------|------|
| t <sub>r</sub>     | rise time                                                   | 10 % to 90 %                                | 8.5   | -   | 13.8  | ns   |
| t <sub>f</sub>     | fall time                                                   | 10 % to 90 %                                | 7.7   | -   | 13.7  | ns   |
| t <sub>FRFM</sub>  | differential rise and fall time matching                    | t <sub>r</sub> / t <sub>f</sub>             | -     | -   | 109   | %    |
| V <sub>CRS</sub>   | output signal crossover voltage                             |                                             | 1.3   | -   | 2.0   | V    |
| t <sub>FEOPT</sub> | source SE0 interval of EOP                                  | see <u>Figure 26</u>                        | 160   | -   | 175   | ns   |
| t <sub>FDEOP</sub> | source jitter for differential transition to SE0 transition | see <u>Figure 26</u>                        | -2    | -   | +5    | ns   |
| t <sub>JR1</sub>   | receiver jitter to next transition                          |                                             | -18.5 | -   | +18.5 | ns   |
| t <sub>JR2</sub>   | receiver jitter for paired transitions                      | 10 % to 90 %                                | -9    | -   | +9    | ns   |
| t <sub>EOPR</sub>  | EOP width at receiver                                       | must accept as [1]<br>EOP; see<br>Figure 26 | 82    | -   | -     | ns   |

[1] Characterized but not implemented as production test. Guaranteed by design.



#### 32-bit ARM Cortex-M0 microcontroller



## 11.5 Reset pad configuration

## 11.6 ADC effective input impedance

A simplified diagram of the ADC input channels can be used to determine the effective input impedance seen from an external voltage source. See <u>Figure 33</u>.



The effective input impedance, R<sub>in</sub>, seen by the external voltage source, V<sub>EXT</sub>, is the parallel impedance of  $((1/f_s \times C_{ia}) + R_{mux} + R_{sw})$  and  $(1/f_s \times C_{io})$ , and can be calculated using Equation 1 with

fs = sampling frequency

Cia = ADC analog input capacitance

R<sub>mux</sub> = analog mux resistance

R<sub>sw</sub> = switch resistance

Cio = pin capacitance

$$R_{in} = \left(\frac{1}{f_s \times C_{ia}} + R_{mux} + R_{sw}\right) \| \left(\frac{1}{f_s \times C_{io}}\right)$$
(1)

### 32-bit ARM Cortex-M0 microcontroller



HVQFN33: plastic thermal enhanced very thin quad flat package; no leads; 32 terminals; body 5 x 5 x 0.85 mm

Fig 35. Package outline HVQFN33 (5 x 5 x 0.85 mm)

All information provided in this document is subject to legal disclaimers.

32-bit ARM Cortex-M0 microcontroller



#### Fig 36. Package outline LQFP48 (SOT313-2)

All information provided in this document is subject to legal disclaimers.

## **NXP Semiconductors**

# LPC11U2x

#### 32-bit ARM Cortex-M0 microcontroller



32-bit ARM Cortex-M0 microcontroller

## 14. Abbreviations

| Table 20. Abbreviations |                                                         |  |  |  |
|-------------------------|---------------------------------------------------------|--|--|--|
| Acronym                 | Description                                             |  |  |  |
| A/D                     | Analog-to-Digital                                       |  |  |  |
| ADC                     | Analog-to-Digital Converter                             |  |  |  |
| AHB                     | Advanced High-performance Bus                           |  |  |  |
| APB                     | Advanced Peripheral Bus                                 |  |  |  |
| BOD                     | BrownOut Detection                                      |  |  |  |
| GPIO                    | General Purpose Input/Output                            |  |  |  |
| JTAG                    | Joint Test Action Group                                 |  |  |  |
| PLL                     | Phase-Locked Loop                                       |  |  |  |
| RC                      | Resistor-Capacitor                                      |  |  |  |
| SPI                     | Serial Peripheral Interface                             |  |  |  |
| SSI                     | Serial Synchronous Interface                            |  |  |  |
| SSP                     | Synchronous Serial Port                                 |  |  |  |
| ТАР                     | Test Access Port                                        |  |  |  |
| USART                   | Universal Synchronous Asynchronous Receiver/Transmitter |  |  |  |

## 15. References

- [1] LPC11U2x User manual UM10462: http://www.nxp.com/documents/user\_manual/UM10462.pdf
- [2] LPC11U2x Errata sheet: http://www.nxp.com/documents/errata\_sheet/ES\_LPC11U2X.pdf

#### 32-bit ARM Cortex-M0 microcontroller

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

Non-automotive qualified products — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b)

## 18. Contact information

whenever customer uses the product for automotive applications beyond NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications.

## 17.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

I<sup>2</sup>C-bus — logo is a trademark of NXP Semiconductors N.V.

For more information, please visit: <u>http://www.nxp.com</u>

For sales office addresses, please send an email to: salesaddresses@nxp.com