



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                              |
|----------------------------|-----------------------------------------------------------------------|
| Core Processor             | Coldfire V2                                                           |
| Core Size                  | 32-Bit Single-Core                                                    |
| Speed                      | 80MHz                                                                 |
| Connectivity               | CANbus, EBI/EMI, Ethernet, I <sup>2</sup> C, SPI, UART/USART          |
| Peripherals                | DMA, LVD, POR, PWM, WDT                                               |
| Number of I/O              | 150                                                                   |
| Program Memory Size        | 512KB (512K x 8)                                                      |
| Program Memory Type        | FLASH                                                                 |
| EEPROM Size                | -                                                                     |
| RAM Size                   | 64K x 8                                                               |
| Voltage - Supply (Vcc/Vdd) | 2.7V ~ 3.6V                                                           |
| Data Converters            | A/D 8x10b                                                             |
| Oscillator Type            | External                                                              |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                     |
| Mounting Type              | Surface Mount                                                         |
| Package / Case             | 256-LBGA                                                              |
| Supplier Device Package    | 256-MAPBGA (17x17)                                                    |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/mcf5282cvf80j |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



| 8.6.3.3 Grouped Peripheral Access Control Registers |     |
|-----------------------------------------------------|-----|
| (GPACR0 & GPACR1)                                   | ·15 |

### Chapter 9 Clock Module

| 9.1 | Feature  | 9S                                           | 9-1  |
|-----|----------|----------------------------------------------|------|
| 9.2 | Modes    | of Operation                                 | 9-1  |
|     | 9.2.1    | Normal PLL Mode                              | 9-1  |
|     | 9.2.2    | 1:1 PLL Mode                                 | 9-1  |
|     | 9.2.3    | External Clock Mode                          | 9-1  |
| 9.3 | Low-po   | wer Mode Operation                           | 9-2  |
| 9.4 | Block D  | Diagram                                      | 9-2  |
| 9.5 | Signal I | Descriptions                                 | 9-4  |
|     | 9.5.1    | EXTAL                                        | 9-4  |
|     | 9.5.2    | XTAL                                         | 9-5  |
|     | 9.5.3    | CLKOUT                                       | 9-5  |
|     | 9.5.4    | CLKMOD[1:0]                                  | 9-5  |
|     | 9.5.5    | RSTOUT                                       | 9-5  |
| 9.6 | Memory   | y Map and Registers                          | 9-5  |
|     | 9.6.1    | Module Memory Map                            | 9-5  |
|     | 9.6.2    | Register Descriptions                        | 9-6  |
|     |          | 9.6.2.1 Synthesizer Control Register (SYNCR) | 9-6  |
|     |          | 9.6.2.2 Synthesizer Status Register (SYNSR)  | 9-8  |
| 9.7 | Functio  | nal Description                              | 9-10 |
|     | 9.7.1    | System Clock Modes                           | 9-10 |
|     | 9.7.2    | Clock Operation During Reset                 | 9-11 |
|     | 9.7.3    | System Clock Generation                      | 9-11 |
|     | 9.7.4    | PLL Operation                                | 9-11 |
|     |          | 9.7.4.1 Phase and Frequency Detector (PFD)   | 9-12 |
|     |          | 9.7.4.2 Charge Pump/Loop Filter              | 9-13 |
|     |          | 9.7.4.3 Voltage Control Output (VCO)         | 9-13 |
|     |          | 9.7.4.4 Multiplication Factor Divider (MFD)  | 9-13 |
|     |          | 9.7.4.5 PLL Lock Detection                   | 9-13 |
|     |          | 9.7.4.6 PLL Loss of Lock Conditions          | 9-14 |
|     |          | 9.7.4.7 PLL Loss of Lock Reset               | 9-15 |
|     |          | 9.7.4.8 Loss of Clock Detection              | 9-15 |
|     |          | 9.7.4.9 Loss of Clock Reset                  | 9-15 |
|     |          | 9.7.4.10 Alternate Clock Selection           | 9-15 |
|     |          | 9.7.4.11 Loss of Clock in Stop Mode          | 9-16 |
|     |          |                                              |      |

### Chapter 10 Interrupt Controller Modules

| 10.1 | 68K/ColdFire Interrupt Architecture Overview    | 10-1 |
|------|-------------------------------------------------|------|
|      | 10.1.1 Interrupt Controller Theory of Operation | 10-2 |



| <ul> <li>15.2.1 DRAM Controller Signals</li></ul> |       |
|---------------------------------------------------|-------|
| 15.3.2 DCR Initialization                         |       |
| 15.3.3 DACR Initialization                        |       |
| 15.3.6 Initialization Code                        | 15-23 |

# Chapter 16 DMA Controller Module

| 16.1 | Overview                                                    | 16-1 |
|------|-------------------------------------------------------------|------|
|      | 16.1.1 DMA Module Features                                  | 16-2 |
| 16.2 | DMA Request Control (DMAREQC)                               | 16-2 |
| 16.3 | DMA Transfer Overview                                       | 16-4 |
| 16.4 | DMA Controller Module Programming Model                     | 16-4 |
|      | 16.4.1 Source Address Registers (SAR0–SAR3)                 | 16-5 |
|      | 16.4.2 Destination Address Registers (DAR0–DAR3)            | 16-6 |
|      | 16.4.3 Byte Count Registers (BCR0–BCR3)                     | 16-7 |
|      | 16.4.4 DMA Control Registers (DCR0–DCR3)                    | 16-7 |
|      | 16.4.5 DMA Status Registers (DSR0–DSR3) 1                   | 6-10 |
| 16.5 | DMA Controller Module Functional Description                | 6-11 |
|      | 16.5.1 Transfer Requests (Cycle-Steal and Continuous Modes) | 6-11 |
|      | 16.5.2 Data Transfer Modes                                  | 6-12 |
|      | 16.5.2.1 Dual-Address Transfers 1                           | 6-12 |
|      | 16.5.3 Channel Initialization and Startup 1                 | 6-12 |
|      | 16.5.3.1 Channel Prioritization                             | 6-12 |
|      | 16.5.3.2 Programming the DMA Controller Module              | 6-12 |
|      | 16.5.4 Data Transfer                                        | 6-13 |
|      | 16.5.4.1 Auto-Alignment 1                                   | 6-13 |
|      | 16.5.4.2 Bandwidth Control 1                                | 6-14 |
|      | 16.5.5 Termination                                          | 6-14 |



| Table 4-5. | ACR <i>n</i> Field | Descriptions |
|------------|--------------------|--------------|
|            |                    |              |

| Field       | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31–24<br>AB | Address base. This 8-bit field is compared to address bits [31:24] from the processor's local bus under control of the ACR address mask. If the address matches, the attributes for the memory reference are sourced from the given ACR.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 23–16<br>AM | Address mask. Masks any AB bit. If a bit in the AM field is set, the corresponding bit of the address field comparison is ignored.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 15<br>EN    | ACR Enable. Hardware reset clears this bit, disabling the ACR.<br>0 ACR disabled<br>1 ACR enabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 14–13<br>SM | Supervisor mode. Allows the given ACR to be applied to references based on operating privilege mode of the ColdFire processor. The field uses the ACR for user references only, supervisor references only, or all accesses.<br>00 Match if user mode<br>01 Match if supervisor mode<br>1x Match always—ignore user/supervisor mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 12–7        | Reserved, must be cleared.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 6<br>CM     | Cache mode.<br>0 Caching enabled<br>1 Caching disabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 5<br>BWE    | Buffered write enable. Defines the value for enabling buffered writes. If BWE is cleared, the termination of an operand write cycle on the processor's local bus is delayed until the system bus cycle is completed. Setting BWE terminates the write cycle on the local bus immediately and the operation is then buffered in the bus controller. In this mode, operand write cycles are effectively decoupled between the processor's local bus and the system bus. Generally, the enabling of buffered writes provides higher system performance but recovery from access errors may be more difficult. For the V2 ColdFire core, the reporting of access errors on operand writes is always imprecise, and enabling buffered writes simply decouples the write instruction from the signaling of the fault even more. 0 Writes are not buffered. 1 Writes are buffered. |
| 4–3         | Reserved, must be cleared.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 2<br>WP     | <ul> <li>Write protect. Defines the write-protection attribute. If the effective memory attributes for a given access select the WP bit, an access error terminates any attempted write with this bit set.</li> <li>0 Read and write accesses permitted</li> <li>1 Only read accesses permitted</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 1–0         | Reserved, must be cleared.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |

### 4.3 Functional Description

The cache is physically connected to the ColdFire core's local bus, allowing it to service all fetches from the ColdFire core and certain memory fetches initiated by the debug module. Typically, the debug module's memory references appear as supervisor data accesses but the unit can be programmed to generate user-mode accesses and/or instruction fetches. The cache processes any fetch access in the normal manner.

### 4.3.1 Interaction with Other Modules

Because the cache and high-speed SRAM module are connected to the ColdFire core's local data bus, certain user-defined configurations can result in simultaneous fetch processing.





Figure 6-8. CFMPROT Protection Diagram

#### 6.3.4.5 CFM Supervisor Access Register (CFMSACC)

The CFMSACC specifies the supervisor/user access permissions of Flash logical sectors.



**Note:** The CFMPROT register is loaded at reset from the Flash Supervisor/user Space Restrictions longword stored at the array base address + 0x0000\_040C.

#### Figure 6-9. CFM Supervisor Access Register (CFMSACC)



## Chapter 8 System Control Module (SCM)

This section details the functionality of the System Control Module (SCM) which provides the programming model for the System Access Control Unit (SACU), the system bus arbiter, a 32-bit core watchdog timer (CWT), and the system control registers and logic. Specifically, the system control includes the internal peripheral system (IPS) base address register (IPSBAR), the processor's dual-port RAM base address register (RAMBAR), and system control registers that include the core watchdog timer control.

### 8.1 Overview

The SCM provides the control and status for a variety of functions including base addressing and address space masking for both the IPS peripherals and resources (IPSBAR) and the ColdFire core memory spaces (RAMBAR). The CPU core supports two memory banks, one for the internal SRAM and the other for the internal Flash.

The SACU provides the mechanism needed to implement secure bus transactions to the system address space.

The programming model for the system bus arbitration resides in the SCM. The SCM sources the necessary control signals to the arbiter for bus master management.

The CWT provides a means of preventing system lockup due to uncontrolled software loops via a special software service sequence. If periodic software servicing action does not occur, the CWT times out with a programmed response (interrupt) to allow recovery or corrective action to be taken.

### 8.2 Features

The SCM includes these distinctive features:

- IPS base address register (IPSBAR)
  - Base address location for 1-Gbyte peripheral space
  - User control bits
- Processor-local memory base address register (RAMBAR)
- System control registers
  - Core reset status register (CRSR) indicates type of last reset
  - Core watchdog control register (CWCR) for watchdog timer control
  - Core watchdog service register (CWSR) to service watchdog timer
- System bus master arbitration programming model (MPARK)
- System access control unit (SACU) programming model
  - Master privilege register (MPR)
  - Peripheral access control registers (PACRs)
  - Grouped peripheral access control registers (GPACR0, GPACR1)



| Bit(s) | Name  | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                   |                                                              |                            |                          |                      |                                  |                                |                          |
|--------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|--------------------------------------------------------------|----------------------------|--------------------------|----------------------|----------------------------------|--------------------------------|--------------------------|
| 14–12  | MFD   | Multiplication Factor Divider. Contain the binary value of the divider in the PLL<br>feedback loop. The MFD[2:0] value is the multiplication factor applied to the referent<br>frequency. When MFD[2:0] are changed or the PLL is disabled in stop mode, the P<br>loses lock. In 1:1 PLL mode, MFD[2:0] are ignored, and the multiplication factor is o<br>Note: In external clock mode, the MFD[2:0] bits have no effect.<br>The following table illustrates the system frequency multiplier of the reference<br>frequency <sup>1</sup> in normal PLL mode.<br>MFD[2:0] |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                   |                                                              |                            |                          |                      |                                  |                                |                          |
|        |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                   |                                                              |                            |                          |                      |                                  |                                |                          |
|        |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 000 <sup>2</sup><br>(4x)                                                          | 001<br>(6x)                                                  | 010<br>(8x) <sup>(3)</sup> | 011<br>(10x)             | 100<br>(12x)         | 101<br>(14x)                     | 110<br>(16x)                   | 111<br>(18x)             |
|        |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 000 (÷ 1)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 4                                                                                 | 6                                                            | 8                          | 10                       | 12                   | 14                               | 16                             | 18                       |
|        |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 001 (÷ 2) <sup>3</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 2                                                                                 | 3                                                            | 4                          | 5                        | 6                    | 7                                | 8                              | 9                        |
|        |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 010 (÷ 4)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 1                                                                                 | 3/2                                                          | 2                          | 5/2                      | 3                    | 7/2                              | 4                              | 9/2                      |
|        |       | [2:0]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 011 (÷ 8)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 1/2                                                                               | 3/4                                                          | 1                          | 5/4                      | 3/2                  | 7/4                              | 2                              | 9/4                      |
|        |       | RFD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 100 (÷ 16)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 1/4                                                                               | 3/8                                                          | 1/2                        | 5/8                      | 3/4                  | 7/8                              | 1                              | 9/8                      |
|        |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 101 (÷ 32)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 1/8                                                                               | 3/16                                                         | 1/4                        | 5/16                     | 3/8                  | 7/16                             | 1/2                            | 9/16                     |
|        |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 110 (÷ 64)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 1/16                                                                              | 3/32                                                         | 1/8                        | 5/32                     | 3/16                 | 7/32                             | 1/4                            | 9/32                     |
|        |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 111 (÷ 128)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 1/32                                                                              | 3/64                                                         | 1/16                       | 5/64                     | 3/32                 | 7/64                             | 1/8                            | 9/64                     |
| - 11   |       | <sup>1</sup><br><sup>4</sup><br><sup>2</sup> MI<br><sup>3</sup> De                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | $f_{rs} = \frac{f_{ref} \times 2(MF)}{2^{RFD}}$<br>here $f_{sys(max)}$ is the vice (66 MHz or FD = 000 not value out control of the second | $\frac{(D+2)}{(D+2)}$ ;<br>he maxi<br>80 MH<br>lid for f <sub>re</sub><br>f reset | f <sub>ref</sub> × 2<br>imum s<br>z).<br><sub>ef</sub> < 3 № | e(MFD +<br>ystem fr        | $(-2) \le f_s$<br>equenc | ys(max)<br>y for the | ; f <sub>sys</sub> ≤<br>e partic | f <sub>sys(ma</sub><br>ular MC | <sup>x) ,</sup><br>F5282 |
| 11     | LOCKE | Loss-of-clock reset enable. Determines how the system handles a loss-of-clock condition. When the LOCEN bit is clear, LOCRE has no effect. If the LOCS flag in SYNSR indicates a loss-of-clock condition, setting the LOCRE bit causes an immediate reset. To prevent an immediate reset, the LOCRE bit must be cleared before entering stop mode with the PLL disabled.<br>1 Reset on loss-of-clock<br>0 No reset on loss-of-clock<br>Note: In external clock mode, the LOCRE bit has no effect                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                   |                                                              |                            |                          |                      |                                  |                                |                          |
| 10–8   | RFD   | Reduce<br>frequer<br>the PLI<br>next fal<br>operati                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Note: In external clock mode, the LOCRE bit has no effect.<br>Reduced frequency divider field. The binary value written to RFD[2:0] is the PLL<br>frequency divisor. See table in MFD bit description. Changing RFD[2:0] does not affect<br>the PLL or cause a relock delay. Changes in clock frequency are synchronized to the<br>next falling edge of the current system clock. To avoid surpassing the allowable system<br>operating frequency, write to RFD[2:0] only when the LOCK bit is set.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                   |                                                              |                            |                          |                      |                                  |                                |                          |



Clock Module

| MODE<br>In | LOCEN | LOCRE | LOLRE | PLL | osc | FWKUP | Expected<br>PLL<br>Action at<br>Stop            | PLL Action<br>During Stop       | MODE<br>Out     | LOCKSS     | ГОСК     | rocs | Comments                                                                                           |
|------------|-------|-------|-------|-----|-----|-------|-------------------------------------------------|---------------------------------|-----------------|------------|----------|------|----------------------------------------------------------------------------------------------------|
| NRM        | 0     | 0     | 1     | On  | On  | Х     |                                                 | _                               | NRM             | 'LK        | 1        | 'LC  |                                                                                                    |
|            |       |       |       |     |     |       |                                                 | Lose lock or clock              | RESET           | _          | —        | _    | Reset<br>immediately                                                                               |
| NRM        | 1     | 0     | 0     | Off | Off | 0     | Lose lock,<br>f.b. clock,<br>reference<br>clock | Regain                          | NRM             | 'LK        | 1        | 'LC  | REF not entered<br>during stop;<br>SCM entered<br>during stop only<br>during oscillator<br>startup |
|            |       |       |       |     |     |       |                                                 | No regain                       | Stuck           | —          | —        | —    |                                                                                                    |
| NRM        | 1     | 0     | 0     | Off | On  | 0     | Lose lock,<br>f.b. clock                        | Regain                          | NRM             | 'LK        | 1        | 'LC  | REF mode not<br>entered during<br>stop                                                             |
|            |       |       |       |     |     |       |                                                 | No f.b. clock or<br>lock regain | Stuck           | —          | —        | _    |                                                                                                    |
|            |       |       |       |     |     |       |                                                 | Lose reference<br>clock         | SCM             | 0          | 0        | 1    | Wakeup without<br>lock                                                                             |
| NRM        | 1     | 0     | 0     | Off | On  | 1     | Lose lock,<br>f.b. clock                        | Regain f.b. clock               | Unstable<br>NRM | 0–>'L<br>K | 0–><br>1 | 'LC  | REF mode not<br>entered during<br>stop                                                             |
|            |       |       |       |     |     |       |                                                 | No f.b. clock<br>regain         | Stuck           | -          | —        | —    |                                                                                                    |
|            |       |       |       |     |     |       |                                                 | Lose reference<br>clock         | SCM             | 0          | 0        | 1    | Wakeup without<br>lock                                                                             |
| NRM        | 1     | 0     | 0     | On  | On  | 0     | _                                               | _                               | NRM             | 'LK        | 1        | 'LC  |                                                                                                    |
|            |       |       |       |     |     |       |                                                 | Lose reference<br>clock         | SCM             | 0          | 0        | 1    | Wakeup without<br>lock                                                                             |
|            |       |       |       |     |     |       |                                                 | Lose f.b. clock                 | REF             | 0          | х        | 1    | Wakeup without<br>lock                                                                             |
|            |       |       |       |     |     |       |                                                 | Lose lock                       | Stuck           | —          | —        | —    |                                                                                                    |
|            |       |       |       |     |     |       |                                                 | Lose lock, regain               | NRM             | 0          | 1        | 'LC  |                                                                                                    |
| NRM        | 1     | 0     | 0     | On  | On  | 1     | _                                               | _                               | NRM             | 'LK        | 1        | 'LC  |                                                                                                    |
|            |       |       |       |     |     |       |                                                 | Lose reference<br>clock         | SCM             | 0          | 0        | 1    | Wakeup without<br>lock                                                                             |
|            |       |       |       |     |     |       |                                                 | Lose f.b. clock                 | REF             | 0          | Х        | 1    | Wakeup without<br>lock                                                                             |
|            |       |       |       |     |     |       |                                                 | Lose lock                       | Unstable<br>NRM | 0          | 0–><br>1 | 'LC  |                                                                                                    |

 Table 9-10. Stop Mode Operation (Sheet 3 of 5)



Chip Select Module

| Transfor Olar |           |    |    | BS3      | BS2      | BS1     | BS0    |
|---------------|-----------|----|----|----------|----------|---------|--------|
| Transfer Size | Port Size | A1 | AU | D[31:24] | D[23:16] | D[15:8] | D[7:0] |
| Byte          | 8-bit     | 0  | 0  | 0        | 1        | 1       | 1      |
|               |           | 0  | 1  | 0        | 1        | 1       | 1      |
|               |           | 1  | 0  | 0        | 1        | 1       | 1      |
|               |           | 1  | 1  | 0        | 1        | 1       | 1      |
|               | 16-bit    | 0  | 0  | 0        | 1        | 1       | 1      |
|               |           | 0  | 1  | 1        | 0        | 1       | 1      |
|               |           | 1  | 0  | 0        | 1        | 1       | 1      |
|               |           | 1  | 1  | 1        | 0        | 1       | 1      |
|               | 32-bit    | 0  | 0  | 0        | 1        | 1       | 1      |
|               |           | 0  | 1  | 1        | 0        | 1       | 1      |
|               |           | 1  | 0  | 1        | 1        | 0       | 1      |
|               |           | 1  | 1  | 1        | 1        | 1       | 0      |
| Word          | 8-bit     | 0  | 0  | 0        | 1        | 1       | 1      |
|               |           | 0  | 1  | 0        | 1        | 1       | 1      |
|               |           | 1  | 0  | 0        | 1        | 1       | 1      |
|               |           | 1  | 1  | 0        | 1        | 1       | 1      |
|               | 16-bit    | 0  | 0  | 0        | 0        | 1       | 1      |
|               |           | 1  | 0  | 0        | 0        | 1       | 1      |
|               | 32-bit    | 0  | 0  | 0        | 0        | 1       | 1      |
|               |           | 1  | 0  | 1        | 1        | 0       | 0      |
| Longword      | 8-bit     | 0  | 0  | 0        | 1        | 1       | 1      |
|               |           | 0  | 1  | 0        | 1        | 1       | 1      |
|               |           | 1  | 0  | 0        | 1        | 1       | 1      |
|               |           | 1  | 1  | 0        | 1        | 1       | 1      |
|               | 16-bit    | 0  | 0  | 0        | 0        | 1       | 1      |
|               |           | 1  | 0  | 0        | 0        | 1       | 1      |
|               | 32-bit    | 0  | 0  | 0        | 0        | 0       | 0      |
| Line          | 8-bit     | 0  | 0  | 0        | 1        | 1       | 1      |
|               |           | 0  | 1  | 0        | 1        | 1       | 1      |
|               |           | 1  | 0  | 0        | 1        | 1       | 1      |
|               |           | 1  | 1  | 0        | 1        | 1       | 1      |
|               | 16-bit    | 0  | 0  | 0        | 0        | 1       | 1      |
|               |           | 1  | 0  | 0        | 0        | 1       | 1      |
|               | 32-bit    | 0  | 0  | 0        | 0        | 0       | 0      |

Table 12-2. Byte Enables/Byte Write Enable Signal Settings



| $\mathbf{V}$ |  |
|--------------|--|
|              |  |
|              |  |

| Signal Name                           | Abbreviation   | Function                                                                                                                                                                          | I/O    | Page  |
|---------------------------------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------|
| Development serial<br>input/Test data | DSI/TDI        | Provides single-bit communication for<br>debug module commands (DSI).<br>Provides serial data port for loading<br>JTAG boundary scan, bypass, and<br>instruction registers (TDI). | Ι      | 14-30 |
| Development serial output/Test data   | DSO/TDO        | Provides single-bit communication for<br>debug module responses (DSO).<br>Provides serial data port for outputting<br>JTAG logic data (TDO).                                      | 0      | 14-30 |
| Test clock                            | TCLK           | JTAG test logic clock.                                                                                                                                                            | I      | 14-30 |
| Debug data                            | DDATA[3:0]     | Display captured processor<br>addresses, data, and breakpoint<br>status.                                                                                                          | 0      | 14-31 |
| Processor status<br>outputs           | PST[3:0]       | Indicate core status.                                                                                                                                                             | 0      | 14-31 |
|                                       | ·              | Test Signals                                                                                                                                                                      | ·      |       |
| Test                                  | TEST           | Reserved, should be connected to VSS.                                                                                                                                             | I      | 14-31 |
|                                       | Power a        | and Reference Signals                                                                                                                                                             |        |       |
| QADC analog reference                 | VRH, VRL       | High (VRH) and low (VRL) reference potentials for the analog converter.                                                                                                           | Ground | 14-32 |
| QADC analog supply                    | VDDA, VSSA     | Isolate the QADC analog circuitry from digital power supply noise.                                                                                                                | I      | 14-32 |
| PLL analog supply                     | VDDPLL, VSSPLL | Isolate the PLL analog circuitry from digital power supply noise.                                                                                                                 | I      | 14-32 |
| QADC positive supply                  | VDDH           | Supplies positive power to the ESD structures in the QADC pads.                                                                                                                   | I      | 14-32 |
| Flash erase/program<br>power          | VPP            | Used for Flash stress testing.                                                                                                                                                    | I      | 14-32 |
| Flash array power and ground          | VDDF, VSSF     | Supply power and ground to Flash array.                                                                                                                                           | I      | 14-32 |
| Standby power                         | VSTBY          | Provides standby voltage to RAM array if VDD is lost.                                                                                                                             | I      | 14-32 |
| Positive supply                       | VDD            | Supplies positive power to the core logic and I/O pads.                                                                                                                           | I      | 14-32 |
| Ground                                | VSS            | Negative supply.                                                                                                                                                                  |        | 14-32 |

| Table 14-1. MCF5282 Signal Descrip | ption (continued) |
|------------------------------------|-------------------|
|------------------------------------|-------------------|

Table 14-2 lists signals in alphabetical order by abbreviated name.



### Chapter 19 Programmable Interrupt Timers (PIT0–PIT3)

### 19.1 Introduction

This chapter describes the operation of the four programmable interrupt timer modules: PIT0–PIT3.

#### 19.1.1 Overview

Each PIT is a 16-bit timer that provides precise interrupts at regular intervals with minimal processor intervention. The timer can count down from the value written in the modulus register or it can be a free-running down-counter.

#### 19.1.2 Block Diagram



Figure 19-1. PIT Block Diagram

### **19.1.3** Low-Power Mode Operation

This subsection describes the operation of the PIT modules in low-power modes and debug mode of operation. Low-power modes are described in the power management module, Chapter 7, "Power Management." Table 19-1 shows the PIT module operation in low-power modes and how it can exit from each mode.



### Chapter 24 I<sup>2</sup>C Interface

### 24.1 Introduction

This chapter describes the I<sup>2</sup>C module, clock synchronization, and I<sup>2</sup>C programming model registers. It also provides extensive programming examples.

### 24.1.1 Block Diagram

Figure 24-1 is a I<sup>2</sup>C module block diagram, illustrating the interaction of the registers described in Section 24.2, "Memory Map/Register Definition".





#### I<sup>2</sup>C Interface



#### Table 24-4. I2CR Field Descriptions

| Field     | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7<br>IEN  | <ul> <li>I<sup>2</sup>C enable. Controls the software reset of the entire I<sup>2</sup>C module. If the module is enabled in the middle of a byte transfer, slave mode ignores the current bus transfer and starts operating when the next START condition is detected. Master mode is not aware that the bus is busy; initiating a start cycle may corrupt the current bus cycle, ultimately causing the current master or the I<sup>2</sup>C module to lose arbitration, after which bus operation returns to normal.</li> <li>0 The I<sup>2</sup>C module is enabled, but registers can be accessed.</li> <li>1 The I<sup>2</sup>C module is enabled. This bit must be set before any other I2CR bits have any effect.</li> </ul> |
| 6<br>IIEN | <ul> <li>I<sup>2</sup>C interrupt enable.</li> <li>I<sup>2</sup>C module interrupts are disabled, but currently pending interrupt condition is not cleared.</li> <li>I<sup>2</sup>C module interrupts are enabled. An I<sup>2</sup>C interrupt occurs if I2SR[IIF] is also set.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 5<br>MSTA | <ul> <li>Master/slave mode select bit. If the master loses arbitration, MSTA is cleared without generating a STOP signal.</li> <li>0 Slave mode. Changing MSTA from 1 to 0 generates a STOP and selects slave mode.</li> <li>1 Master mode. Changing MSTA from 0 to 1 signals a START on the bus and selects master mode.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                 |
| 4<br>MTX  | <ul> <li>Transmit/receive mode select bit. Selects the direction of master and slave transfers.</li> <li>Receive</li> <li>Transmit. When the device is addressed as a slave, software must set MTX according to I2SR[SRW]. In master mode, MTX must be set according to the type of transfer required. Therefore, when the MCU addresses a slave device, MTX is always 1.</li> </ul>                                                                                                                                                                                                                                                                                                                                                 |
| 3<br>TXAK | <ul> <li>Transmit acknowledge enable. Specifies the value driven onto I2C_SDA during acknowledge cycles for master and slave receivers. Writing TXAK applies only when the I<sup>2</sup>C bus is a receiver.</li> <li>An acknowledge signal is sent to the bus at the ninth clock bit after receiving one byte of data.</li> <li>No acknowledge signal response is sent (acknowledge bit = 1).</li> </ul>                                                                                                                                                                                                                                                                                                                            |
| 2<br>RSTA | <ul> <li>Repeat start. Always read as 0. Attempting a repeat start without bus mastership causes loss of arbitration.</li> <li>0 No repeat start</li> <li>1 Generates a repeated START condition.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 1         | Reserved, must be cleared.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |

### 24.2.4 I<sup>2</sup>C Status Register (I2SR)

I2SR contains bits that indicate transaction direction and status.





### 25.2 The CAN System

A typical CAN system is shown below in Figure 25-2.



Figure 25-2. Typical CAN system

Each CAN station is connected physically to the CAN bus through a transceiver. The transceiver provides the transmit drive, waveshaping, and receive/compare functions required for communicating on the CAN bus. It can also provide protection against damage to the FlexCAN caused by a defective CAN bus or defective stations.

### 25.3 Message Buffers

### 25.3.1 Message Buffer Structure

Figure 25-3 shows the extended (29 bit) ID message buffer structure. Figure 25-4 displays the standard (11 bit) ID message buffer structure.



#### 26.3.2.6 Port E Pin Assignment Register (PEPAR)

The PEPAR controls the pin function of port E.

The PEPAR register is read/write.

| _       | 15                 | 14         | 13 | 12         | 11  | 10         | 9 | 8          |  |
|---------|--------------------|------------|----|------------|-----|------------|---|------------|--|
| Field   | —                  | PEPA7      | —  | PEPA6      | —   | PEPA5      | — | PEPA4      |  |
| Reset   | 0                  | See Note 1 | 0  | See Note 1 | 0   | See Note 1 | 0 | See Note 1 |  |
| R/W:    | R                  | R/W        | R  | R/W        | R   | R R/W      |   | R/W        |  |
|         |                    |            |    |            |     |            |   |            |  |
|         | 7                  | 6          | 5  | 4          | 3   | 2          | 1 | 0          |  |
| Field   | —                  | PEPA3      | —  | PEPA2      | PE  | PA1 PEPA0  |   | PA0        |  |
| Reset   | 0                  | See Note 1 | 0  | See Note 1 | See | See Note 1 |   | See Note 1 |  |
| R/W:    | R                  | R/W        | R  | R/W        | F   | R/W        |   | R/W        |  |
| Address | IPSBAR + 0x10_0052 |            |    |            |     |            |   |            |  |

#### Figure 26-20. Port E Pin Assignment Register (PEPAR)

<sup>1</sup> Reset state determined during reset configuration as shown in Table 26-10.

| Table 26-9 | . PEPAR | Field | Descri | ptions |
|------------|---------|-------|--------|--------|
|------------|---------|-------|--------|--------|

| Bits | Name  | Description                                                                                                                                                                                                                                      |
|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 14   | PEPA7 | Port E pin assignment 7.<br>This bit configures the port E7 pin for its primary function ( $\overline{OE}$ ) or<br>digital I/O.<br>1 Port E7 pin configured for primary function ( $\overline{OE}$ )<br>0 Port E7 pin configured for digital I/O |
| 12   | PEPA6 | Port E pin assignment 6.<br>This bit configures the port E6 pin for its primary function (TA) or<br>digital I/O.<br>1 Port E6 pin configured for primary function (TA)<br>0 Port E6 pin configured for digital I/O                               |
| 10   | PEPA5 | Port E pin assignment 5.<br>This bit configures the port E5 pin for its primary function (TEA) or<br>digital I/O.<br>1 Port E5 pin configured for primary function (TEA)<br>0 Port E5 pin configured for digital I/O                             |
| 8    | PEPA4 | Port E pin assignment 4.<br>This bit configures the port E4 pin for its primary function (R/W) or<br>digital I/O.<br>1 Port E4 pin configured for primary function (R/W)<br>0 Port E4 pin configured for digital I/O                             |



Queued Analog-to-Digital Converter (QADC)



Figure 28-33. CCW Priority Situation 11

The previous situations cover normal overlap conditions that arise with asynchronous trigger events on the two queues. An additional conflict to consider is that the freeze condition can arise while the QADC is actively executing CCWs. The conventional use for the debug mode is for software/hardware debugging. When the CPU enters background debug mode, peripheral modules can cease operation. When freeze is detected, the QADC completes the conversion in progress, unlike the abort that occurs when queue 1 suspends queue 2. After the freeze condition is removed, the QADC continues queue execution with the next CCW in sequence.

Trigger events that occur during freeze are not captured. When a trigger event is pending for queue 2 before freeze begins, that trigger event is remembered when the freeze is passed. Similarly, when freeze occurs while queue 2 is suspended, after freeze, queue 2 resumes execution as soon as queue 1 is finished.

Situations 12 through 19 (Figure 28-34 to Figure 28-41) show examples of all of the freeze situations.



Figure 28-34. CCW Freeze Situation 12



### 28.9.4 Analog Supply Filtering and Grounding

Two important factors influencing performance in analog integrated circuits are supply filtering and grounding. Generally, digital circuits use bypass capacitors on every  $V_{DD}/V_{SS}$  signal pair. This applies to analog subsystems and submodules also. Equally important as bypassing is the distribution of power and ground.

Analog supplies should be isolated from digital supplies as much as possible. This necessity stems from the higher performance requirements often associated with analog circuits. Therefore, deriving an analog supply from a local digital supply is not recommended. However, if for cost reasons digital and analog power are derived from a common regulator, filtering of the analog power is recommended in addition to the bypassing of the supplies already mentioned. For example, an RC low pass filter could be used to isolate the digital and analog supplies when generated by a common regulator. If multiple high precision analog circuits are locally employed (for example, two A/D converters), the analog supplies should be isolated from each other as sharing supplies introduces the potential for interference between analog circuits.

Grounding is the most important factor influencing analog circuit performance in mixed signal systems (or in standalone analog systems). Close attention must be paid not to introduce additional sources of noise into the analog circuitry. Common sources of noise include ground loops, inductive coupling, and combining digital and analog grounds together inappropriately.

The problem of how and when to combine digital and analog grounds arises from the large transients which the digital ground must handle. If the digital ground is not able to handle the large transients, the associated current can return to ground through the analog ground. It is this excess current overflowing into the analog ground which causes performance degradation by developing a differential voltage between the true analog ground and the microcontroller's ground pins. The end result is that the ground observed by the analog circuit is no longer true ground and thus skews converter performance.

Two similar approaches to improving or eliminating the problems associated with grounding excess transient currents involve star-point ground systems. One approach is to star-point the different grounds at the power supply origin, thus keeping the ground isolated. Refer to Figure 28-49.

Another approach is to star-point the different grounds near the analog ground signal on the microcontroller by using small traces for connecting the non-analog grounds to the analog ground. The small traces are meant only to accommodate dc differences, not ac transients.

#### NOTE

This star-point scheme still requires adequate grounding for digital and analog subsystems in addition to the star-point ground.



#### **Debug Support**

| S  | Data Field [15:0] |   |
|----|-------------------|---|
| 16 | 15 0              | ) |

#### Figure 30-13. Receive BDM Packet

Table 30-15 describes receive BDM packet fields.

#### Table 30-15. Receive BDM Packet Field Description

| Bits | Name | Description                                                                                                                                                                                                                                                                                                                                                                                                                                |
|------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 16   | S    | Status. Indicates the status of CPU-generated messages listed below. The not-ready response can be ignored unless a memory-referencing cycle is in progress. Otherwise, the debug module can accept a new serial transfer after 32 processor clock periods. S DataMessage 0 xxxxValid data transfer 0 0xFFFFStatus OK 1 0x0000Not ready with response; come again 1 0x0001Error—Terminated bus cycle; data invalid 1 0xFFFFIllegal command |
| 15–0 | D    | Data. Contains the message to be sent from the debug module to the development system. The response message is always a single word, with the data field encoded as shown above.                                                                                                                                                                                                                                                           |

#### 30.5.2.2 Transmit Packet Format

The basic transmit packet, Figure 30-14, consists of 16 data bits and 1 control bit.



#### Figure 30-14. Transmit BDM Packet

Table 30-16 describes transmit BDM packet fields.

| Table 30-16 | . Transmit | BDM Packet | Field | Description |
|-------------|------------|------------|-------|-------------|
|-------------|------------|------------|-------|-------------|

| Bits | Name | Description                                                                                                   |
|------|------|---------------------------------------------------------------------------------------------------------------|
| 16   | С    | Control. This bit is reserved. Command and data transfers initiated by the development system should clear C. |
| 15–0 | D    | Data bits 15–0. Contains the data to be sent from the development system to the debug module.                 |

### 30.5.3 BDM Command Set

Table 30-17 summarizes the BDM command set. Subsequent paragraphs contain detailed descriptions of each command. Issuing a BDM command when the processor is accessing debug module registers using the WDEBUG instruction causes undefined behavior.



#### **Electrical Characteristics**

\* The timings are also valid for inputs sampled on the negative clock edge.





### **33.9 Processor Bus Output Timing Specifications**

Table 33-14 lists processor bus output timings.

#### Table 33-15. External Bus Output Timing Specifications

| Name                          | Characteristic                                                                | Symbol             | Min                     | Max                     | Unit |  |  |  |  |
|-------------------------------|-------------------------------------------------------------------------------|--------------------|-------------------------|-------------------------|------|--|--|--|--|
|                               | Control Outputs                                                               |                    |                         |                         |      |  |  |  |  |
| B6a                           | CLKOUT high to chip selects valid <sup>1</sup>                                | t <sub>CHCV</sub>  |                         | 0.5t <sub>CYC</sub> +10 | ns   |  |  |  |  |
| B6b                           | CLKOUT high to byte enables (BS[3:0]) valid <sup>2</sup>                      | t <sub>CHBV</sub>  | _                       | 0.5t <sub>CYC</sub> +10 | ns   |  |  |  |  |
| B6c                           | CLKOUT high to output enable ( $\overline{OE}$ ) valid <sup>3</sup>           | t <sub>CHOV</sub>  | _                       | 0.5t <sub>CYC</sub> +10 | ns   |  |  |  |  |
| B7                            | CLKOUT high to control output ( $\overline{BS}[3:0], \overline{OE}$ ) invalid | t <sub>CHCOI</sub> | 0.5t <sub>CYC</sub> + 2 | _                       | ns   |  |  |  |  |
| B7a                           | CLKOUT high to chip selects invalid                                           | t <sub>CHCI</sub>  | 0.5t <sub>CYC</sub> + 2 | —                       | ns   |  |  |  |  |
| Address and Attribute Outputs |                                                                               |                    |                         |                         |      |  |  |  |  |



### B.4 Changes Between Rev. 2 and Rev. 2.1

#### Table B-4. Rev. 2 to Rev. 2.1 Changes

| Location        | Description                                                  |
|-----------------|--------------------------------------------------------------|
| Title Page      | Added MCF5280 to "Devices Supported" list on the title page. |
| Table 33-8/33-9 | Deleted reference to "TA=TL to TH"                           |

### B.5 Changes Between Rev. 2.1 and Rev. 2.2

#### Table B-5. Rev. 2.1 to Rev. 2.2 Changes

| Location   | Description                                  |
|------------|----------------------------------------------|
| Chapter 33 | Added Power Spec info to Electricals chapter |

### B.6 Changes Between Rev. 2.2 and Rev. 2.3

#### Table B-6. Rev. 2.2 to Rev. 2.3 Changes

| Location              | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Figure 4-2/4-6        | Changed bit 23 from DIDI to DISI                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Table 4-6/4-9         | Under 'Configuration' for 'Instruction Cache' the 'Operation' entry changed to "Invalidate 2 KByte data cache"                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Table 4-6/4-9         | Under 'Configuration' for 'Data Cache' the 'Operation' entry changed to "Invalidate 2 KByte instruction cache"                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Figure 6-3/6-6        | Changed bit 8 to write-only instead of read/write                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Table 6-10/6-15       | Removed "selected by BKSL[1:0]" as these are internal signal names not necessary for end-user.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 10.3.2/10-8           | Added note after register descriptions: 'If an interrupt source is being masked in the interrupt controller mask register (IMR) or a module's interrupt mask register while the interrupt mask in the status register (SR[I]) is set to a value lower than the interrupt's level, a spurious interrupt may occur. This is because by the time the status register acknowledges this interrupt, the interrupt has been masked. A spurious interrupt is generated because the CPU cannot determine the interrupt source. To avoid this situation for interrupts sources with levels 1-6, first write a higher level interrupt mask to the status register, before setting the mask in the IMR or the module's interrupt mask register. After the mask is set, return the interrupt mask in the status register to its previous value. Since level seven interrupts cannot be disabled in the status register prior to masking, use of the IMR or module interrupt mask registers to disable level seven interrupts is not recommended. |
| Table 17-2/17-5       | In PALR/PAUR entry, deleted "(only needed for full duplex flow control)"                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Figure<br>17-23/17-39 | Changed FRSR to read/write instead of read-only                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 25.4.10/25-16         | Changed CANICR to ICRn                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| Table 25-17/25-29     | Added the following information to BITERR and ACKERR descriptions: "To clear this bit, first read it as a one, then write it as a one. Writing zero has no effect."                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| Table 25-17/25-30     | Changed bit ordering: ERRINT should be bit 2 and BOFFINT should be bit 1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |



| Location          | Description                                                                                                                                                                                                                              |
|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Table 25-19/25-32 | Changed BUF <i>n</i> I field description from "To clear an interrupt flag, first read the flag as a one, then write it as a <b>zero</b> " to "To clear an interrupt flag, first read the flag as a one, then write it as a <b>one</b> ." |
| Chapter 33        | Updated power consumption tables.                                                                                                                                                                                                        |

### B.7 Changes Between Rev. 2.3 and Rev. 3

#### Table B-7. Rev. 2.3 to Rev. 3 Changes

| Location                    | Description                                                                                                                                                                                                                      |
|-----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Throughout                  | Added MCF5214 and MCF5216 to list of the devices supported in this document. These two devices are<br>the same as the MCF5282 except they do not have an FEC and have a rated frequency of 66 MHz.<br>Changed title of document. |
| Preface                     | Moved revision history to this appendix                                                                                                                                                                                          |
| Table 2-1/Page 2-4          | Remove last sentence in C bit field description.                                                                                                                                                                                 |
| Table 2-3/Page 2-7          | Change PC's Written with MOVEC entry to "No".                                                                                                                                                                                    |
| Section 2.5/Page<br>2-8     | Change last bullet to "Use of separate system stack pointers for user and supervisor modes"                                                                                                                                      |
| Section 2.5/Page<br>2-9     | Change last sentence in fourth paragraph (step 2) to "The IACK cycle is mapped to special locations within the interrupt controller's address space with the interrupt level encoded in the address."                            |
| Figure 3-6/Page<br>3-8      | Add minus sign to the exponent so that it is " $-(i + 1 - N)$ ".                                                                                                                                                                 |
| Table 4-3/Page 4-5          | Change reset value of ACR0, ACR1 to "See Section" since some of the bits are undefined after reset.                                                                                                                              |
| Figure 4-2/Page<br>4-6      | Change CACR fields to R/W, since they may be read via the debug module.                                                                                                                                                          |
| Table 4-5/Page 4-8          | For split instruction/data cache entry, swap text in parantheses in the description field. Instruction cache uses the upper half of the arrays, while data cache uses the lower half.                                            |
| Figure 4-3/Page<br>4-9      | Change reset value of ACR: Bits 31-16, 14-13, 6-5, and 2 are undefined, and other bits are cleared.<br>Change ACR fields to R/W, since they may be read via the debug module.                                                    |
| Section<br>4.4.2.2/Page 4-9 | Change note to:<br><b>NOTE</b><br>Peripheral (IPSBAR) space should not be cached. The combination<br>of the CACR defaults and the two ACR <i>n</i> registers must define the<br>non-cacheable attribute for this address space.  |
| Figure 5-1/Page<br>5-2      | Change RAMBAR fields to R/W, since they may be read via the debug module.                                                                                                                                                        |
| Table 5-1/Page 5-2          | The PRI1/PRI2 text description does not match the table below it. It should be: "If a bit is set, CPU has priority. If a bit is cleared, DMA has priority."                                                                      |
| Figure 6-3/Page<br>6-6      | Changed FLASHBAR[WP] to read-only.                                                                                                                                                                                               |
| Table 6-2/Page 6-7          | Changed bit description of FLASHBAR[WP] to read-only and that this bit is always set.                                                                                                                                            |