# E·XFL

#### AMD Xilinx - XCR3064XL-7CS48I Datasheet



Welcome to E-XFL.COM

#### Understanding <u>Embedded - CPLDs (Complex</u> <u>Programmable Logic Devices)</u>

Embedded - CPLDs, or Complex Programmable Logic Devices, are highly versatile digital logic devices used in electronic systems. These programmable components are designed to perform complex logical operations and can be customized for specific applications. Unlike fixedfunction ICs, CPLDs offer the flexibility to reprogram their configuration, making them an ideal choice for various embedded systems. They consist of a set of logic gates and programmable interconnects, allowing designers to implement complex logic circuits without needing custom hardware.

**Applications of Embedded - CPLDs** 

#### Details

| Product Status                  | Active                                                       |
|---------------------------------|--------------------------------------------------------------|
| Programmable Type               | In System Programmable (min 1K program/erase cycles)         |
| Delay Time tpd(1) Max           | 7 ns                                                         |
| Voltage Supply - Internal       | 2.7V ~ 3.6V                                                  |
| Number of Logic Elements/Blocks | 4                                                            |
| Number of Macrocells            | 64                                                           |
| Number of Gates                 | 1500                                                         |
| Number of I/O                   | 40                                                           |
| Operating Temperature           | -40°C ~ 85°C (TA)                                            |
| Mounting Type                   | Surface Mount                                                |
| Package / Case                  | 48-FBGA, CSPBGA                                              |
| Supplier Device Package         | 48-CSBGA (7x7)                                               |
| Purchase URL                    | https://www.e-xfl.com/product-detail/xilinx/xcr3064xl-7cs48i |
|                                 |                                                              |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



# XCR3064XL 64 Macrocell CPLD

DS017 (v2.4) September 15, 2008

**Product Specification** 

# **Features**

- Low power 3.3V 64 macrocell CPLD
- 5.5 ns pin-to-pin logic delays
- System frequencies up to 192 MHz
- 64 macrocells with 1,500 usable gates
- Available in small footprint packages
  - 44-pin VQFP (36 user I/O pins)
  - 48-ball CS BGA (40 user I/O pins)
  - 56-ball CP BGA (48 user I/O pins)
  - 100-pin VQFP (68 user I/O pins)
- Optimized for 3.3V systems
  - Ultra-low power operation
  - Typical Standby Current of 17 μA at 25°C
  - 5V tolerant I/O pins with 3.3V core supply
  - Advanced 0.35 micron five layer metal EEPROM process
  - Fast Zero Power CMOS design technology
  - 3.3V PCI electrical specification compatible outputs (no internal clamp diode on any input or I/O, no minimum clock input capacitance)
- Advanced system features
  - In-system programming
  - Input registers
  - Predictable timing model
  - Up to 23 available clocks per function block
  - Excellent pin retention during design changes
  - Full IEEE Standard 1149.1 boundary-scan (JTAG)
  - Four global clocks
  - Eight product term control terms per function block
- Fast ISP programming times
- Port Enable pin for dual function of JTAG ISP pins
- 2.7V to 3.6V supply voltage at industrial temperature range
- Programmable slew rate control per macrocell
- Security bit prevents unauthorized access
- Refer to XPLA3 family data sheet (<u>DS012</u>) for architecture description

# **Description**

The CoolRunner<sup>™</sup> XPLA3 XCR3064XL device is a 3.3V, 64-macrocell CPLD targeted at power sensitive designs that require leading edge programmable logic solutions. A total of four function blocks provide 1,500 usable gates. Pin-to-pin propagation delays are as fast as 5.5 ns with a maximum system frequency of 192 MHz.

# TotalCMOS Design Technique for Fast Zero Power

CoolRunner XPLA3 CPLDs offer a TotalCMOS solution, both in process technology and design technique. Xilinx employs a cascade of CMOS gates to implement its sum of products instead of the traditional sense amp approach. This CMOS gate implementation allows Xilinx to offer CPLDs that are both high performance and low power, breaking the paradigm that to have low power, you must have low performance. Refer to Figure 1 and Table 1 showing the  $I_{CC}$  vs. Frequency of our XCR3064XL TotalCMOS CPLD (data taken with four resetable up/down, 16-bit counters at 3.3V, 25° C).



DS017\_01\_062502

Figure 1: I<sub>CC</sub> vs. Frequency at V<sub>CC</sub> = 3.3V, 25°C

#### Table 1: $I_{CC}$ vs. Frequency ( $V_{CC} = 3.3V, 25^{\circ}C$ )

| Frequency<br>(MHz)           | 0     | 1    | 5    | 10   | 20   | 40   | 60    | 80    | 100   | 120   | 140   | 160   | 180   |
|------------------------------|-------|------|------|------|------|------|-------|-------|-------|-------|-------|-------|-------|
| Typical I <sub>CC</sub> (mA) | 0.017 | 0.24 | 1.09 | 2.15 | 4.28 | 8.50 | 12.85 | 16.80 | 20.80 | 25.72 | 29.89 | 33.53 | 36.27 |

© 2000–2008 Xilinx, Inc. All Xilinx trademarks, registered trademarks, patents, and disclaimers are as listed at <a href="http://www.xilinx.com/legal.htm">http://www.xilinx.com/legal.htm</a>. All other trademarks and registered trademarks are the property of their respective owners. All specifications are subject to change without notice.

#### www.xilinx.com

# **DC Electrical Characteristics Over Recommended Operating Conditions**

| Symbol                           | Parameter <sup>(1)</sup>               | Test Conditions                                    | Typical | Min.                       | Max. | Unit |
|----------------------------------|----------------------------------------|----------------------------------------------------|---------|----------------------------|------|------|
| V <sub>OH</sub> (2)              | Output High voltage                    | $V_{CC} = 3.0V$ to 3.6V, $I_{OH} = -8$ mA          | -       | 2.4                        | -    | V    |
|                                  |                                        | $V_{CC} = 2.7 V$ to 3.0V, $I_{OH} = -8 \text{ mA}$ | -       | 2.0                        | -    | V    |
|                                  |                                        | I <sub>OH</sub> = –500 μA                          | -       | 90%<br>V <sub>CC</sub> (3) | -    | V    |
| V <sub>OL</sub>                  | Output Low voltage for 3.3V outputs    | I <sub>OL</sub> = 8 mA                             | -       | -                          | 0.4  | V    |
| ۱ <sub>IL</sub> (4)              | Input leakage current                  | $V_{IN} = GND \text{ or } V_{CC} \text{ to } 5.5V$ | -       | -10                        | 10   | μA   |
| I <sub>IH</sub> <sup>(4)</sup>   | I/O High-Z leakage current             | $V_{IN} = GND \text{ or } V_{CC} \text{ to } 5.5V$ | -       | -10                        | 10   | μA   |
| I <sub>CCSB</sub> <sup>(8)</sup> | Standby current                        | V <sub>CC</sub> = 3.6V                             | 24.5    | -                          | 100  | μA   |
| I <sub>CC</sub>                  | Dynamic current <sup>(5,6)</sup>       | f = 1 MHz                                          | -       | -                          | 0.75 | mA   |
|                                  |                                        | f = 50 MHz                                         | -       | -                          | 15   | mA   |
| C <sub>IN</sub>                  | Input pin capacitance <sup>(7)</sup>   | f = 1 MHz                                          | -       | -                          | 8    | pF   |
| C <sub>CLK</sub>                 | Clock input capacitance <sup>(7)</sup> | f = 1 MHz                                          | -       | -                          | 12   | pF   |
| C <sub>I/O</sub>                 | I/O pin capacitance <sup>(7)</sup>     | f = 1 MHz                                          | -       | -                          | 10   | pF   |

#### Notes:

1. See the CoolRunner XPLA3 family data sheet (DS012) for recommended operating conditions.

2. See Figure 2 for output drive characteristics of the XPLA3 family.

3. This parameter guaranteed by design and characterization, not by testing.

4. Typical leakage current is less than 1  $\mu$ A.

- 5. See Table 1, and Figure 1 for typical values.
- 6. This parameter measured with a 16-bit, resetable up/down counter loaded into every function block, with all outputs disabled and unloaded. Inputs are tied to V<sub>CC</sub> or ground. This parameter guaranteed by design and characterization, not testing.
- 7. Typical values, not tested.
- 8. Typical value at 70°C.



Figure 2: Typical I/V Curve for the CoolRunner XPLA3 Family, 25°C

# **AC Electrical Characteristics Over Recommended Operating Conditions**

|                                    |                                                     |      | -6   | -    | 7    | -    | 10   |      |
|------------------------------------|-----------------------------------------------------|------|------|------|------|------|------|------|
| Symbol                             | Parameter <sup>(1,2)</sup>                          | Min. | Max. | Min. | Max. | Min. | Max. | Unit |
| T <sub>PD1</sub>                   | Propagation delay time (single p-term)              | -    | 5.5  | -    | 7.0  | -    | 9.1  | ns   |
| T <sub>PD2</sub>                   | Propagation delay time (OR array) <sup>(3)</sup>    | -    | 6.0  | -    | 7.5  | -    | 10.0 | ns   |
| т <sub>со</sub>                    | Clock to output (global synchronous pin clock)      | -    | 4.0  | -    | 5.0  | -    | 6.5  | ns   |
| T <sub>SUF</sub>                   | Setup time (fast input register)                    | 2.5  | -    | 2.5  | -    | 3.0  | -    | ns   |
| T <sub>SU1</sub> <sup>(4)</sup>    | Setup time (single p-term)                          | 3.5  | -    | 4.3  | -    | 5.4  | -    | ns   |
| T <sub>SU2</sub>                   | Setup time (OR array)                               | 4.0  | -    | 4.8  | -    | 6.3  | -    | ns   |
| T <sub>H</sub> <sup>(4)</sup>      | Hold time                                           | 0    | -    | 0    | -    | 0    | -    | ns   |
| T <sub>WLH</sub> <sup>(4)</sup>    | Global Clock pulse width (High or Low)              | 2.5  | -    | 3.0  | -    | 4.0  | -    | ns   |
| T <sub>PLH</sub> <sup>(4)</sup>    | P-term clock pulse width                            | 4.0  | -    | 5.0  | -    | 6.0  | -    | ns   |
| T <sub>APRPW</sub>                 | Asynchronous preset/reset pulse width (High or Low) | 4.0  | -    | 5.0  | -    | 6.0  | -    | ns   |
| T <sub>R</sub> <sup>(4)</sup>      | Input rise time                                     | -    | 20   | -    | 20   | -    | 20   | ns   |
| T <sub>L</sub> (4)                 | Input fall time                                     | -    | 20   | -    | 20   | -    | 20   | ns   |
| f <sub>SYSTEM</sub> <sup>(4)</sup> | Maximum system frequency                            | -    | 192  | -    | 119  | -    | 95   | MHz  |
| T <sub>CONFIG</sub> <sup>(4)</sup> | Configuration time <sup>(5)</sup>                   | -    | 60   | -    | 60   | -    | 60   | μs   |
| T <sub>INIT</sub> <sup>(4)</sup>   | ISP initialization time                             | -    | 60   | -    | 60   | -    | 60   | μs   |
| T <sub>POE</sub> <sup>(4)</sup>    | P-term OE to output enabled                         | -    | 7.5  | -    | 9.3  | -    | 11.2 | ns   |
| T <sub>POD</sub> <sup>(4)</sup>    | P-term OE to output disabled <sup>(6)</sup>         | -    | 7.5  | -    | 9.3  | -    | 11.2 | ns   |
| T <sub>PCO</sub> <sup>(4)</sup>    | P-term clock to output                              | -    | 7.0  | -    | 8.3  | -    | 10.7 | ns   |
| T <sub>PAO</sub> <sup>(4)</sup>    | P-term set/reset to output valid                    | -    | 8.0  | -    | 9.3  | -    | 11.2 | ns   |

Notes:

1. Specifications measured with one output switching.

2. See the CoolRunner XPLA3 family data sheet (DS012) for recommended operating conditions.

3. See Figure 4 for derating.

4. These parameters guaranteed by design and/or characterization, not testing.

5. Typical current draw during configuration is 6 mA at 3.6V.

6. Output  $C_L = 5 \text{ pF}$ .

# **Internal Timing Parameters**

|                    |                                      |          | -6   | -    | 7    | -10  |      |      |
|--------------------|--------------------------------------|----------|------|------|------|------|------|------|
| Symbol             | Parameter <sup>(1, 2)</sup>          | Min.     | Max. | Min. | Max. | Min. | Max. | Unit |
| Buffer De          | lays                                 |          |      | 4    |      |      |      |      |
| T <sub>IN</sub>    | Input buffer delay                   | -        | 1.3  | -    | 1.6  | -    | 2.2  | ns   |
| T <sub>FIN</sub>   | Fast Input buffer delay              | -        | 2.3  | -    | 3.0  | -    | 3.1  | ns   |
| Т <sub>GCK</sub>   | Global Clock buffer delay            | -        | 0.8  | -    | 1.0  | -    | 1.3  | ns   |
| T <sub>OUT</sub>   | Output buffer delay                  | -        | 2.2  | -    | 2.7  | -    | 3.6  | ns   |
| T <sub>EN</sub>    | Output buffer enable/disable delay   | -        | 4.2  | -    | 5.0  | -    | 5.7  | ns   |
| Internal R         | egister and Combinatorial Delays     |          | •    | ·    |      |      |      |      |
| T <sub>LDI</sub>   | Latch transparent delay              | -        | 1.3  | -    | 1.6  | -    | 2.0  |      |
| T <sub>SUI</sub>   | Register setup time                  | 1.0      | -    | 1.0  | -    | 1.2  | -    | ns   |
| Т <sub>НІ</sub>    | Register hold time                   | 0.3      | -    | 0.5  | -    | 0.7  | -    | ns   |
| T <sub>ECSU</sub>  | Register clock enable setup time     | 2.0      | -    | 2.5  | -    | 3.0  | -    | ns   |
| T <sub>ECHO</sub>  | Register clock enable hold time      | 3.0      | -    | 4.5  | -    | 5.5  | -    | ns   |
| T <sub>COI</sub>   | Register clock to output delay       | -        | 1.0  | -    | 1.3  | -    | 1.6  | ns   |
| T <sub>AOI</sub>   | Register async. S/R to output delay  | -        | 2.5  | -    | 2.3  | -    | 2.1  | ns   |
| T <sub>RAI</sub>   | Register async. recovery             | -        | 4.0  | -    | 5.0  | -    | 6.0  | ns   |
| T <sub>PTCK</sub>  | Product term clock delay             | -        | 2.5  | -    | 2.7  | -    | 3.3  | ns   |
| T <sub>LOGI1</sub> | Internal logic delay (single p-term) | -        | 2.0  | -    | 2.7  | -    | 3.3  | ns   |
| T <sub>LOGI2</sub> | Internal logic delay (PLA OR term)   | -        | 2.5  | -    | 3.2  | -    | 4.2  | ns   |
| Feedback           | Delays                               |          | •    |      | •    | •    | •    | •    |
| T <sub>F</sub>     | ZIA delay                            | -        | 0.7  | -    | 2.9  | -    | 3.5  | ns   |
| Time Add           | ers                                  | <u> </u> |      |      |      |      |      |      |
| T <sub>LOGI3</sub> | Fold-back NAND delay                 | -        | 2.0  | -    | 2.5  | -    | 3.0  | ns   |
| T <sub>UDA</sub>   | Universal delay                      | -        | 1.5  | -    | 2.0  | -    | 2.5  | ns   |
| T <sub>SLEW</sub>  | Slew rate limited delay              | -        | 4.0  | -    | 5.0  | -    | 6.0  | ns   |

Notes:

1. These parameters guaranteed by design and/or characterization, not testing.

2. See the CoolRunner XPLA3 family data sheet (DS012) for timing model.

# **Switching Characteristics**

XILINX<sup>®</sup>



| Component | Values |
|-----------|--------|
| R1        | 390Ω   |
| R2        | 390Ω   |
| C1        | 35 pF  |

| Measurement             | S1     | S2     |
|-------------------------|--------|--------|
| T <sub>POE</sub> (High) | Open   | Closed |
| T <sub>POE</sub> (Low)  | Closed | Open   |
| TP                      | Closed | Closed |

Note: For  $T_{POD}$ , C1 = 5 pF. Delay measured at output level of V<sub>OL</sub> + 300 mV, V<sub>OH</sub> - 300 mV.

DS017\_03\_102401









#### Measurements:

All circuit delays are measured at the +1.5V level of inputs and outputs, unless otherwise specified.

DS017\_05\_042800

Figure 5: Voltage Waveform

## **Pin Descriptions**

#### Table 2: XCR3064XL User I/O Pins

|                        | PC44 <sup>(1)</sup> | VQ44 | CS48 | CP56 | VQ100 |
|------------------------|---------------------|------|------|------|-------|
| Total User I/O<br>Pins | 36                  | 36   | 40   | 48   | 68    |

1. This is an obsolete package type. It remains here for legacy support only

#### Table 3: XCR3064XL I/O Pins

| Function<br>Block | Macro-<br>cell | PC44 <sup>(1)</sup> | VQ44              | CS48              | CP56               | VQ100               |
|-------------------|----------------|---------------------|-------------------|-------------------|--------------------|---------------------|
| 1                 | 1              | 41                  | 35                | C5                | C8                 | 85                  |
| 1                 | 2              | 40                  | 34                | A6                | A8                 | 84                  |
| 1                 | 3              | -                   | -                 | -                 | -                  | 83                  |
| 1                 | 4              | -                   | -                 | -                 | A9                 | 81                  |
| 1                 | 5              | -                   | -                 | -                 | A5                 | 80                  |
| 1                 | 6              | -                   | -                 | A7                | A10                | 79                  |
| 1                 | 7              | -                   | -                 | -                 | -                  | 76                  |
| 1                 | 8              | 39                  | 33                | B6                | B10                | 75                  |
| 1                 | 9              | 38 <sup>(2)</sup>   | 32 <sup>(2)</sup> | B7 <sup>(2)</sup> | C10 <sup>(2)</sup> | 73 <sup>(2)</sup>   |
| 1                 | 10             | 37                  | 31                | D4                | D8                 | 71                  |
| 1                 | 11             | 36                  | 30                | C6                | E8                 | 69                  |
| 1                 | 12             | -                   | -                 | -                 | -                  | 68                  |
| 1                 | 13             | -                   | -                 | -                 | -                  | 67                  |
| 1                 | 14             | 34                  | 28                | D6                | F8                 | 65                  |
| 1                 | 15             | 33                  | 27                | D7                | E10                | 64                  |
| 1                 | 16             | -                   | -                 | -                 | -                  | 63                  |
| 2                 | 1              | 4                   | 42                | A2                | C4                 | 92                  |
| 2                 | 2              | 5                   | 43                | A1                | C3                 | 93                  |
| 2                 | 3              | 6                   | 44                | C4                | A1                 | 94                  |
| 2                 | 4              | -                   | -                 | -                 | -                  | 96                  |
| 2                 | 5              | -                   | -                 | -                 | B1                 | 97                  |
| 2                 | 6              | -                   | -                 | -                 | -                  | 98                  |
| 2                 | 7              | -                   | -                 | -                 | A2                 | 99                  |
| 2                 | 8              | -                   | -                 | B2                | A3                 | 100                 |
| 2                 | 9              | 7 <sup>(2)</sup>    | 1 <sup>(2)</sup>  | B1 <sup>(2)</sup> | C1 <sup>(2)</sup>  | 4( <mark>2</mark> ) |
| 2                 | 10             | 8                   | 2                 | C2                | D1                 | 6                   |
| 2                 | 11             | 9                   | 3                 | C1                | D3                 | 8                   |
| 2                 | 12             | -                   | -                 | -                 | -                  | 9                   |
| 2                 | 13             | -                   | -                 | -                 | -                  | 10                  |

#### Table 3: XCR3064XL I/O Pins

| Function | Macro- |                     |                     |                   |                    |                   |
|----------|--------|---------------------|---------------------|-------------------|--------------------|-------------------|
| Block    | cell   | PC44 <sup>(1)</sup> | VQ44                | CS48              | CP56               | VQ100             |
| 2        | 14     | 11                  | 5                   | D3                | E3                 | 12                |
| 2        | 15     | 12                  | 6                   | D1                | F1                 | 13                |
| 2        | 16     | -                   | -                   | -                 | -                  | 14                |
| 3        | 1      | 32 <sup>(2)</sup>   | 26 <sup>(2)</sup>   | E5 <sup>(2)</sup> | F10 <sup>(2)</sup> | 62 <sup>(2)</sup> |
| 3        | 2      | 31                  | 25                  | E7                | G8                 | 61                |
| 3        | 3      | -                   | -                   | -                 | -                  | 60                |
| 3        | 4      | 29                  | 23                  | F7                | H10                | 58                |
| 3        | 5      | -                   | -                   | -                 | -                  | 57                |
| 3        | 6      | -                   | -                   | -                 | -                  | 56                |
| 3        | 7      | -                   | -                   | F6                | K8                 | 54                |
| 3        | 8      | -                   | -                   | -                 | K10                | 52                |
| 3        | 9      | 28                  | 22                  | G7                | K9                 | 48                |
| 3        | 10     | 27                  | 21                  | G6                | J10                | 47                |
| 3        | 11     | 26                  | 20                  | F5                | H8                 | 46                |
| 3        | 12     | 25                  | 19                  | G5                | H7                 | 45                |
| 3        | 13     | 24                  | 18                  | F4                | H6                 | 44                |
| 3        | 14     | -                   | -                   | -                 | -                  | 42                |
| 3        | 15     | -                   | -                   | -                 | K7                 | 41                |
| 3        | 16     | -                   | -                   | -                 | -                  | 40                |
| 4        | 1      | 13 <sup>(2)</sup>   | 7( <mark>2</mark> ) | D2 <sup>(2)</sup> | G1 <sup>(2)</sup>  | 15 <sup>(2)</sup> |
| 4        | 2      | 14                  | 8                   | E1                | F3                 | 16                |
| 4        | 3      | -                   | -                   | -                 | -                  | 17                |
| 4        | 4      | 16                  | 10                  | F1                | G3                 | 19                |
| 4        | 5      | 17                  | 11                  | G1                | J1                 | 20                |
| 4        | 6      | -                   | -                   | -                 | -                  | 21                |
| 4        | 7      | -                   | -                   | -                 | -                  | 23                |
| 4        | 8      | -                   | -                   | -                 | K1                 | 25                |
| 4        | 9      | 18                  | 12                  | E4                | K4                 | 29                |
| 4        | 10     | 19                  | 13                  | F2                | K2                 | 30                |
| 4        | 11     | 20                  | 14                  | G2                | K3                 | 31                |
| 4        | 12     | 21                  | 15                  | F3                | H3                 | 32                |
| 4        | 13     | -                   | -                   | G3                | H4                 | 33                |
| 4        | 14     | -                   | -                   | -                 | -                  | 35                |
| 4        | 15     | -                   | -                   | -                 | K5                 | 36                |
| 4        | 16     | -                   | -                   | -                 | -                  | 37                |
| Notes:   | I      | I                   |                     | 1                 | 1                  | 1                 |

#### Notes:

1. This is an obsolete package type. It remains here for legacy support only.

2. JTAG pins.

#### Table 4: XCR3064XL Global, JTAG, Port Enable, Power, and No Connect Pins

| Pin Type        | PC44 <sup>(1)</sup> | VQ44             | CS48              | CP56              | VQ100                                                            |
|-----------------|---------------------|------------------|-------------------|-------------------|------------------------------------------------------------------|
| IN0 / CLK0      | 2                   | 40               | A3                | C5                | 90                                                               |
| IN1 / CLK1      | 1                   | 39               | B4                | C6                | 89                                                               |
| IN2 / CLK2      | 44                  | 38               | A4                | C7                | 88                                                               |
| IN3 / CLK3      | 43                  | 37               | B5                | A6                | 87                                                               |
| ТСК             | 32                  | 26               | E5                | F10               | 62                                                               |
| TDI             | 7                   | 1                | B1                | C1                | 4                                                                |
| TDO             | 38                  | 32               | B7                | C10               | 73                                                               |
| TMS             | 13                  | 7                | D2                | G1                | 15                                                               |
| PORT_EN         | 10 <sup>(2)</sup>   | 4 <sup>(2)</sup> | C3 <sup>(2)</sup> | E1 <sup>(2)</sup> | 11 <sup>(2)</sup>                                                |
| V <sub>CC</sub> | 3, 15, 23, 35       | 9, 17, 29, 41    | B3, C7, E2, G4    | A4, D10, H1, H5   | 3, 18, 34, 39, 51,<br>66, 82, 91                                 |
| GND             | 22, 30, 42          | 16, 24, 36       | A5, E3, E6        | A7, G10, K6       | 26, 38, 43, 59, 74,<br>86, 95                                    |
| No Connects     | -                   | -                | -                 | -                 | 1, 2, 5, 7, 22, 24,<br>27, 28, 49, 50, 53,<br>55, 70, 72, 77, 78 |

#### Notes:

- 1. This is an obsolete package type. It remains here for legacy support only.
- Port Enable is brought High to enable JTAG pins when JTAG pins are used as I/O. See family data sheet (<u>DS012</u>) for more information.

## **Device Part Marking**



Sample package with part marking.

#### Notes:

- 1. Due to the small size of chip scale packages, part marking on these packages does not follow the above sample and the complete part number cannot be included in the marking. Part marking on chip scale packages by line:
  - Line 1 = X (Xilinx logo), then truncated part number (no XC), i.e., 3064XL.
  - Line 2 = Not related to device part number.
  - Line 3 = Not related to device part number.
  - Line 4 = Package code, speed, operating temperature, three digits not related to device part number. Package codes: C1 = CS48, C2 = CSG48, C3 = CP56, C4 = CPG56.

# **Ordering Combination Information**

| Device Ordering and<br>Part Marking Number | Speed<br>(pin-to-pin<br>delay) | Pkg.<br>Symbol | No.<br>of<br>Pins | Package Type                                   | Operating<br>Range <sup>(1)</sup> |
|--------------------------------------------|--------------------------------|----------------|-------------------|------------------------------------------------|-----------------------------------|
| XCR3064XL-6VQ44C                           | 6 ns                           | VQ44           | 44                | Very Thin Quad Flat Pack (VQFP)                | С                                 |
| XCR3064XL-6VQG44C                          | 6 ns                           | VQG44          | 44                | Very Thin Quad Flat Pack (VQFP); Pb-Free       | С                                 |
| XCR3064XL-6CS48C                           | 6 ns                           | CS48           | 48                | Chip Scale Package (CSP)                       | С                                 |
| XCR3064XL-6CSG48C                          | 6 ns                           | CSG48          | 48                | Chip Scale Package (CSP); Pb-Free              | С                                 |
| XCR3064XL-6CP56C                           | 6 ns                           | CP56           | 56                | Chip Scale Package (CSP)                       | С                                 |
| XCR3064XL-6CPG56C                          | 6 ns                           | CPG56          | 56                | Chip Scale Package (CSP); Pb-Free              | С                                 |
| XCR3064XL-6VQ100C                          | 6 ns                           | VQ100          | 100               | Very Thin Quad Flat Package (VQFP)             | С                                 |
| XCR3064XL-6VQG100C                         | 6 ns                           | VQG100         | 100               | Very Thin Quad Flat Package (VQFP);<br>Pb-Free | С                                 |
| XCR3064XL-7VQ44C                           | 7.5 ns                         | VQ44           | 44                | Very Thin Quad Flat Pack (VQFP)                | С                                 |
| XCR3064XL-7VQG44C                          | 7.5 ns                         | VQG44          | 44                | Very Thin Quad Flat Pack (VQFP); Pb-Free       | С                                 |
| XCR3064XL-7CS48C                           | 7.5 ns                         | CS48           | 48                | Chip Scale Package (CSP)                       | С                                 |
| XCR3064XL-7CSG48C                          | 7.5 ns                         | CSG48          | 48                | Chip Scale Package (CSP); Pb-Free              | С                                 |
| XCR3064XL-7CP56C                           | 7.5 ns                         | CP56           | 56                | Chip Scale Package (CSP)                       | С                                 |
| XCR3064XL-7CPG56C                          | 7.5 ns                         | CPG56          | 56                | Chip Scale Package (CSP); Pb-Free              | С                                 |
| XCR3064XL-7VQ100C                          | 7.5 ns                         | VQ100          | 100               | Very Thin Quad Flat Package (VQFP)             | С                                 |
| XCR3064XL-7VQG100C                         | 7.5 ns                         | VQG100         | 100               | Very Thin Quad Flat Package (VQFP);<br>Pb-Free | С                                 |
| XCR3064XL-7VQ44I                           | 7.5 ns                         | VQ44           | 44                | Very Thin Quad Flat Pack (VQFP)                | I                                 |
| XCR3064XL-7VQG44I                          | 7.5 ns                         | VQG44          | 44                | Very Thin Quad Flat Pack (VQFP); Pb-Free       | I                                 |
| XCR3064XL-7CS48I                           | 7.5 ns                         | CS48           | 48                | Chip Scale Package (CSP)                       | I                                 |
| XCR3064XL-7CSG48I                          | 7.5 ns                         | CSG48          | 48                | Chip Scale Package (CSP); Pb-Free              | I                                 |
| XCR3064XL-7CP56I                           | 7.5 ns                         | CP56           | 56                | Chip Scale Package (CSP)                       | I                                 |
| XCR3064XL-7CPG56I                          | 7.5 ns                         | CPG56          | 56                | Chip Scale Package (CSP); Pb-Free              | I                                 |
| XCR3064XL-7VQ100I                          | 7.5 ns                         | VQ100          | 100               | Very Thin Quad Flat Package (VQFP)             | I                                 |
| XCR3064XL-7VQG100I                         | 7.5 ns                         | VQG100         | 100               | Very Thin Quad Flat Package (VQFP);<br>Pb-Free | I                                 |
| XCR3064XL-10VQ44C                          | 10 ns                          | VQ44           | 44                | Very Thin Quad Flat Pack (VQFP)                | С                                 |
| XCR3064XL-10VQG44C                         | 10 ns                          | VQG44          | 44                | Very Thin Quad Flat Pack (VQFP); Pb-Free       | С                                 |
| XCR3064XL-10CS48C                          | 10 ns                          | CS48           | 48                | Chip Scale Package (CSP)                       | С                                 |
| XCR3064XL-10CSG48C                         | 10 ns                          | CSG48          | 48                | Chip Scale Package (CSP); Pb-Free              | С                                 |
| XCR3064XL-10CP56C                          | 10 ns                          | CP56           | 56                | Chip Scale Package (CSP)                       | С                                 |
| XCR3064XL-10CPG56C                         | 10 ns                          | CPG56          | 56                | Chip Scale Package (CSP); Pb-Free              | С                                 |
| XCR3064XL-10VQ100C                         | 10 ns                          | VQ100          | 100               | Very Thin Quad Flat Package (VQFP)             | С                                 |
| XCR3064XL-10VQG100C                        | 10 ns                          | VQG100         | 100               | Very Thin Quad Flat Package (VQFP);<br>Pb-Free | С                                 |
| XCR3064XL-10VQ44I                          | 10 ns                          | VQ44           | 44                | Very Thin Quad Flat Pack (VQFP)                | I                                 |
| XCR3064XL-10VQG44I                         | 10 ns                          | VQG44          | 44                | Very Thin Quad Flat Pack (VQFP); Pb-Free       | I                                 |
| XCR3064XL-10CS48I                          | 10 ns                          | CS48           | 48                | Chip Scale Package (CSP)                       | I                                 |
| XCR3064XL-10CSG48I                         | 10 ns                          | CSG48          | 48                | Chip Scale Package (CSP); Pb-Free              | I                                 |
| XCR3064XL-10CP56I                          | 10 ns                          | CP56           | 56                | Chip Scale Package (CSP)                       | I                                 |

# **Ordering Combination Information (Continued)**

| Device Ordering and<br>Part Marking Number | Speed<br>(pin-to-pin<br>delay) | Pkg.<br>Symbol | No.<br>of<br>Pins | Package Type                                   | Operating<br>Range <sup>(1)</sup> |
|--------------------------------------------|--------------------------------|----------------|-------------------|------------------------------------------------|-----------------------------------|
| XCR3064XL-10CPG56I                         | 10 ns                          | CPG56          | 56                | Chip Scale Package (CSP); Pb-Free              | I                                 |
| XCR3064XL-10VQ100I                         | 10 ns                          | VQ100          | 100               | Very Thin Quad Flat Package (VQFP)             | I                                 |
| XCR3064XL-10VQG100I                        | 10 ns                          | VQG100         | 100               | Very Thin Quad Flat Package (VQFP);<br>Pb-Free | I                                 |

#### Notes:

1. C = Commercial:  $T_A = 0^\circ$  to +70°C; I = Industrial:  $T_A = -40^\circ$  to +85°C

### Warranty Disclaimer

THESE PRODUCTS ARE SUBJECT TO THE TERMS OF THE XILINX LIMITED WARRANTY WHICH CAN BE VIEWED AT <u>http://www.xilinx.com/warranty.htm</u>. THIS LIMITED WARRANTY DOES NOT EXTEND TO ANY USE OF THE PRODUCTS IN AN APPLICATION OR ENVIRONMENT THAT IS NOT WITHIN THE SPECIFICATIONS STATED ON THE THEN-CURRENT XILINX DATA SHEET FOR THE PRODUCTS. PRODUCTS ARE NOT DESIGNED TO BE FAIL-SAFE AND ARE NOT WARRANTED FOR USE IN APPLICATIONS THAT POSE A RISK OF PHYSICAL HARM OR LOSS OF LIFE. USE OF PRODUCTS IN SUCH APPLICATIONS IS FULLY AT THE RISK OF CUSTOMER SUBJECT TO APPLICABLE LAWS AND REGULATIONS.

### **Additional Information**

CoolRunner XPLA3 CPLD Data Sheets and Application Notes Device Packages
Device Package User Guide

## **Revision History**

The following table shows the revision history for this document.

| Date     | Version | Revision                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
|----------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 06/01/00 | 1.0     | Initial Xilinx release.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |
| 08/30/00 | 1.1     | Added 48-ball CS BGA package.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
| 11/18/00 | 1.2     | Updated to full production data sheet; corrected note in Table 4 to read: "port enable pin is brought High".                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
| 12/08/00 | 1.3     | Added PC44 package.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |
| 04/11/01 | 1.4     | Added Typical I/V curve, Figure 2; added Table 2: Total User I/O; changed V <sub>OH</sub> spec.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
| 04/19/01 | 1.5     | Updated Typical I/V curve, Figure 2: added voltage levels.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
| 01/08/02 | 1.6     | Moved I <sub>CC</sub> vs. Freq Figure 1 and Table 1 to page 1. Added single p-term setup time ( $T_{SU1}$ ) to AC Table, renamed $T_{SU}$ to $T_{SU2}$ for setup time through the OR array. Updated $T_{SUF}$ and $T_{FIN}$ spec to match software timing. Added $T_{INIT}$ spec. Updated $T_{CONFIG}$ spec. Updated $T_{H}$ spec to correct a typo. Updated AC Load Circuit diagram to more closely resemble true test conditions, added note for $T_{POD}$ delay measurement. Updated note 5 in AC Characteristics table lowering typical current draw during configuration. |  |  |
| 04/02/02 | 1.7     | Updated the following specs based on characterization of product after move to UMC fabrication: $V_{OH}$ , $F_{SYSTEM}$ , $T_{PCO}$ (added $T_{PTCK}$ parameter), $T_F$ and $T_{LOGI3}$ . Added typical leakage current note to DC table. Also updated Typical I <sub>CC</sub> vs. Frequency and Derating Curve for $T_{PD2}$ (improved to 5.4 ns for 16 outputs switching) per new characterization data.                                                                                                                                                                     |  |  |
| 01/27/03 | 1.8     | Corrected typical I <sub>CC</sub> vs. Frequency (Figure 1) and Derating Curve for T <sub>PD2</sub> (Figure 4). Updated $F_{MAX}$ for -6 speed, I <sub>CC</sub> @ f=1 MHz based on characterization of product after move to UMC fabrication. Updated Ordering Information format.                                                                                                                                                                                                                                                                                              |  |  |
| 07/15/03 | 1.9     | Updated Device Part Marking. Updated test conditions for IIL and IIH.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
| 08/21/03 | 2.0     | Updated Package Device Marking Pin 1 orientation.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
| 02/13/04 | 2.1     | Add soldering temperature. Add links to application notes and data sheets and packages.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |
| 04/08/05 | 2.2     | Added I <sub>CCSB</sub> Typical and T <sub>APRPW</sub> specifications. Removed T <sub>SOL</sub> specification.                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |
| 03/31/06 | 2.3     | Added Warranty Disclaimer. Added Pb-Free information to ordering table.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |
| 09/15/08 | 2.4     | Added notes to Table 2, Table 3 and Table 4 to indicate the PC44 package is obsolete.<br>Removed part number references to the obsolete PC44C and PCG44C packages in the<br>Ordering Combination Information. See Product Discontinuation Notice <u>xcn07022.pdf</u> .                                                                                                                                                                                                                                                                                                         |  |  |