Welcome to **E-XFL.COM** #### What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|-------------------------------------------------------------------------| | Product Status | Active | | Core Processor | 56800E | | Core Size | 16-Bit | | Speed | 32MHz | | Connectivity | I <sup>2</sup> C, SCI, SPI | | Peripherals | POR, PWM, WDT | | Number of I/O | 26 | | Program Memory Size | 16KB (8K x 16) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 2K x 16 | | Voltage - Supply (Vcc/Vdd) | 3V ~ 3.6V | | Data Converters | A/D 6x12b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 105°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 32-LQFP | | Supplier Device Package | 32-LQFP (7x7) | | Purchase URL | https://www.e-xfl.com/product-detail/nxp-semiconductors/mc56f8013vfaer2 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong # 56F8013/56F8011 Data Sheet Table of Contents | Part 1: Overview 6 | Part 8: General Purpose Input/Output | |--------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1.1. 56F8013/56F8011 Features 6 | (GPIO) | | 1.2. 56F8013/56F8011 Description 8 | 8.1. Introduction | | 1.3. Award-Winning Development Environment . 9 | 8.2. Configuration | | 1.4. Architecture Block Diagram 9 | 8.3. Reset Values | | 1.5. Synchronize ADC with PWM 9 | | | 1.6. Multiple Frequency PWM 9 | Part 9: Joint Test Action Group (JTAG) 93 | | 1.7. Product Documentation | 9.1. 56F8013/56F8011 Information 93 | | 1.8. Data Sheet Conventions | | | | Part 10: Specifications 93 | | Part 2: Signal/Connection Descriptions 14 | 10.1. General Characteristics 93 | | 2.1. Introduction | 10.2. DC Electrical Characteristics 97 | | 2.2. 56F8013/56F8011 Signal Pins | 10.3. AC Electrical Characteristics 99 | | Part 3: OCCS | 10.4. Flash Memory Characteristics 100 | | | 10.5. External Clock Operation Timing 101 | | 3.1. Overview | 10.6. Phase Locked Loop Timing 101 | | 3.2. Features | 10.7. Relaxation Oscillator Timing 102 | | 3.3. Operating Modes | 10.8. Reset, Stop, Wait, Mode Select, and | | 3.4. Block Diagram 28 3.5. Pin Descriptions 29 | Interrupt Timing | | 3.5. Fill Descriptions | 10.9. Serial Peripheral Interface (SPI) Timing 105 | | Part 4: Memory Map | 10.10. Quad Timer Timing | | 4.1. Introduction | 10.11. Serial Communication Interface (SCI) | | 4.2. Interrupt Vector Table | Timing | | 4.3. Program Map | 10.12. Inter-Integrated Circuit Interface (I2C) Timing | | 4.4. Data Map | 10.13. JTAG Timing | | 4.5. EOnCE Memory Map | 10.14. Analog-to-Digital Converter (ADC) | | 4.6. Peripheral Memory Mapped Registers 35 | Parameters | | 7 11 0 | 10.15. Equivalent Circuit for ADC Inputs115 | | Part 5: Interrupt Controller (ITCN) 44 | 10.16. Power Consumption | | 5.1. Introduction | To the control of | | 5.2. Features | Part 11: Packaging | | 5.3. Functional Description 44 | 11.1. 56F8013/56F8011 Package and Pin-Out | | 5.4. Block Diagram 47 | Information | | 5.5. Register Descriptions 48 | | | 5.6. Resets 63 | Part 12: Design Considerations 121 | | D ( 0 0 ) ( 1 ) ( 1 ) H ( 1 ) ( 0 ) ( 0 ) | 12.1. Thermal Design Considerations 121 | | Part 6: System Integration Module (SIM) 64 | 12.2. Electrical Design Considerations 122 | | 6.1. Introduction | | | 6.2. Features | Part 13: Ordering Information 124 | | 6.3. Register Descriptions | | | 6.4. Clock Generation Overview | Part 14: Appendix | | 6.5. Power-Down Modes | | | 6.6. Resets | | | 6.7. Clocks | | | 6.8. Interrupts | | | Part 7: Security Features 84 | | | 7.1. Operation with Security Enabled 84 | | | 7.2. Flash Access Lock and Unlock Mechanisms 85 | | | 7.3. Product Analysis | | | | | - Timer2 output can be used to drive PWM 2 and 3 - Timer3 output can be used to drive PWM 4 and 5 - ADC conversion result: - Signal of Over/Under limit of ADC sample 0 can be used to drive PWM 0 and 1 - Signal of Over/Under limit of ADC sample 1 can be used to drive PWM 2 and 3 - Signal of Over/Under limit of ADC sample 2 can be used to drive PWM 4 and 5 Figure 1-1 56800E Core Block Diagram Figure 1-2 Peripheral Subsystem T2o, T3o 2 T30 T0 ◀ I<sup>2</sup>C is muxed with both SPI and SCI. T2 and T3 are muxed with SPI and PWM. #### (Continued from Figure 1-2) To/From IPBus Bridge PWM0 - 3 PWM0 - 3 PWM4, 5 GPIOA0 <u>- 3</u> **PWM** PWM4, 5 Fault1, 2 Fault0 Fault1, 2 **Output Controls** Fault3 T2, 3 GPIOA4 - 5 Reload Pulse 2 Fault0 from ADC GPIOA6 Fault3 T2/3 2/ T3i T1 GPIOB5 T1 **Timer** TXD, RXD SCI GPIOB6 - 7 SDA, SCL I<sup>2</sup>C SCLK, SS GPIOB0 - 1 SPI MISO, MOSI to PWM GPIOB2 - 3 Sync0, Over/Under ANA0, 1, 3 ANA0, 1, 3 Sync1 Limits ANA2 ANA2 GPIOC0, 1, 3 $V_{REFH}, V_{REFL}$ ADC ANB2 ANB2 $V_{REFH}, V_{REFL}$ ANB0, 1, 3 GPIOC2, 6 ANB0, 1, 3 GPIOC4, 5, 7 **IPBus** CLKO GPIOB4 Figure 1-3 56F8013/56F8011 Peripheral I/O Pin-Out ## 1.7 Product Documentation The documents listed in **Table 1-2** are required for a complete description and proper design with the 56F8013 or 56F8011. Documentation is available from local Freescale distributors, Freescale Semiconductor sales offices, Freescale Literature Distribution Centers, or online at: http://www.freescale.com Table 1-2 56F8013/56F8011 Chip Documentation | Topic | Description | Order Number | |-----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|--------------------------| | DSP56800E<br>Reference Manual | Detailed description of the 56800E family architecture, 16-bit Digital Signal Controller core processor, and the instruction set | DSP56800ERM | | 56F801X Peripheral<br>Reference Manual | Detailed description of peripherals of the 56F801X family of devices | MC56F8000RM | | 56F801X Serial<br>Bootloader User Guide | Detailed description of the Serial Bootloader in the 56F801x family of devices | 56F801XBLUG | | 56F8013/56F8011<br>Technical Data Sheet | Electrical and timing specifications, pin descriptions, and package descriptions (this document) | MC56F8013 | | Errata | Details any chip issues that might be present | MC56F8013E<br>MC56F8011E | ## 1.8 Data Sheet Conventions This data sheet uses the following conventions: OVERBAR This is used to indicate a signal that is active when pulled low. For example, the RESET pin is active when low. "asserted" A high true (active high) signal is high or a low true (active low) signal is low. "deasserted" A high true (active high) signal is low or a low true (active low) signal is high. | Examples: | Signal/Symbol | Logic State | Signal State | Voltage <sup>1</sup> | |-----------|---------------|-------------|--------------|----------------------------------| | | PIN | True | Asserted | $V_{IL}/V_{OL}$ | | | PIN | False | Deasserted | V <sub>IH</sub> /V <sub>OH</sub> | | | PIN | True | Asserted | $V_{IH}/V_{OH}$ | | | PIN | False | Deasserted | $V_{IL}/V_{OL}$ | <sup>1.</sup> Values for $V_{IL}$ , $V_{OL}$ , $V_{IH}$ , and $V_{OH}$ are defined by individual product specifications. Freescale Semiconductor 56F8013/56F8011 Data Sheet, Rev. 12 Figure 2-1 56F8013/56F8011 Signals Identified by Functional Group Table 2-3 56F8013/56F8011 Signal and Package Information for the 32-Pin LQFP (Continued) | Signal<br>Name | LQFP<br>Pin No. | Туре | State During<br>Reset | Signal Description | | | |---------------------|-------------------------------------------------------|------------------|-------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | TDO | 32 | Output | Output | <b>Test Data Output</b> — This tri-stateable output pin provides a serial output data stream from the JTAG/EOnCE port. It is driven in the shift-IR and shift-DR controller states, and changes on the falling edge of TCK. | | | | (GPIOD1) | | Input/<br>Output | | <b>Port D GPIO</b> — This GPIO pin can be individually programmed as an input or output pin. | | | | | | | | After reset, the default state is TDO. | | | | GPIOB0 | 21 | Input/<br>Output | Input with internal pull-up enabled | <b>Port B GPIO</b> — This GPIO pin can be individually programmed as an input or output pin. | | | | (SCLK) | | Input/<br>Output | Onablea | SPI Serial Clock — In the master mode, this pin serves as an output, clocking slaved listeners. In slave mode, this pin serves as the data clock input. A Schmitt trigger input is used for noise immunity. | | | | (SCL <sup>3</sup> ) | | Input/<br>Output | | <b>Serial Data</b> — This pin serves as the I <sup>2</sup> C serial clock. | | | | | | | | After reset, the default state is GPIOB0. The alternative peripheral functionality is controlled via the SIM. See Section 6.3.8. | | | | 3. This signal | is also bro | ought out on t | he GPIOB7 pin. | | | | | GPIOB1 | 2 | Input/<br>Output | Input with internal pull-up enabled | Port B GPIO — This GPIO pin can be individually programmed as an input or output pin. | | | | (SS) | | Input | enabled | SPI Slave Select — SS is used in slave mode to indicate to the SPI module that the current transfer is to be received. | | | | (SDA <sup>4</sup> ) | | Input/<br>Output | | Serial Clock — This pin serves as the I <sup>2</sup> C serial data line. | | | | | | • | | After reset, the default state is GPIOB1. The alternative peripheral functionality is controlled via the SIM. See Section 6.3.8. | | | | 4. This signal | I. This signal is also brought out on the GPIOB6 pin. | | | | | | <sup>4.</sup> This signal is also brought out on the GPIOB6 pin. Return to Table 2-2 Table 2-3 56F8013/56F8011 Signal and Package Information for the 32-Pin LQFP (Continued) | Signal<br>Name | LQFP<br>Pin No. | Туре | State During<br>Reset | Signal Description | | | |--------------------|-------------------------------------------------------|------------------|-----------------------------|------------------------------------------------------------------------------------------------------------------------------------------|--|--| | GPIOA5 | 20 | Input/<br>Output | Input with internal pull-up | Port A GPIO — This GPIO pin can be individually programmed as an input or output pin. | | | | (PWM5) | | Output | enabled | PWM5 — This is one of the six PWM output pins. | | | | (FAULT2) | | Input | | Fault2 — This fault input pin is used for disabling selected PWM outputs in cases where fault conditions originate off-chip. | | | | (T3 <sup>8</sup> ) | | Input/<br>Output | | T3 — Timer, Channel 3 | | | | | | Output | | After reset, the default state is GPIOA5. The alternative peripheral functionality is controlled via the SIM. See <b>Section 6.3.8</b> . | | | | 8. This signal | 3. This signal is also brought out on the GPIOB3 pin. | | | | | | | GPIOA6 | 18 | Input/<br>Output | Input with internal pull-up | Port A GPIO — This GPIO pin can be individually programmed as an input or output pin. | | | | (FAULT0) | | Input | enabled | Fault0 — This fault input pin is used for disabling selected PWM outputs in cases where fault conditions originate off-chip. | | | | | | | | After reset, the default state is GPIOA6. | | | | ANA0 | 12 | Input | Analog<br>Input | ANA0 — Analog input to ADC A, channel 0 | | | | (GPIOC0) | | Input/<br>Output | | Port C GPIO — This GPIO pin can be individually programmed as an input or output pin. | | | | | | | | After reset, the default state is ANA0. | | | | ANA1 | 11 | Input | Analog<br>Input | ANA1 — Analog input to ADC A, channel 1 | | | | (GPIOC1) | | Input/<br>Output | | Port C GPIO — This GPIO pin can be individually programmed as an input or output pin. | | | | | | | | After reset, the default state is ANA1. | | | Return to Table 2-2 # Table 4-2 Interrupt Vector Table Contents<sup>1</sup> | Peripheral | Vector<br>Number | Priority<br>Level | Vector Base<br>Address + | Interrupt Function | | |-----------------------|------------------|-------------------|--------------------------|---------------------------------------------|--| | core | | | P:\$00 | Reserved for Reset Overlay <sup>2</sup> | | | core | | | P:\$02 | Reserved for COP Reset Overlay | | | core | 2 | 3 | P:\$04 | Illegal Instruction | | | core | 3 | 3 | P:\$06 | SW Interrupt 3 | | | core | 4 | 3 | P:\$08 | HW Stack Overflow | | | core | 5 | 3 | P:\$0A | Misaligned Long Word Access | | | core | 6 | 1-3 | P:\$0C | EOnCE Step Counter | | | core | 7 | 1-3 | P:\$0E | EOnCE Breakpoint Unit 0 | | | core | 8 | 1-3 | P:\$10 | EOnCE Trace Buffer | | | core | 9 | 1-3 | P:\$12 | EOnCE Transmit Register Empty | | | core | 10 | 1-3 | P:\$14 | EOnCE Receive Register Full | | | core | 11 | 2 | P:\$16 | SW Interrupt 2 | | | core | 12 | 1 | P:\$18 | SW Interrupt 1 | | | core | 13 | 0 | P:\$1A | SW Interrupt 0 | | | | 14 | | | Reserved | | | | 15 | | | Reserved | | | PS | 16 | 0-2 | P:\$20 | Power Sense | | | occs | 17 | 0-2 | P:\$22 | PLL Lock, Loss of Clock Reference Interrupt | | | FM | 18 | 0-2 | P:\$24 | FM Access Error Interrupt | | | FM | 19 | 0-2 | P:\$26 | FM Command Complete | | | FM | 20 | 0-2 | P:\$28 | FM Command, data and address Buffers Empty | | | | 21 | | | Reserved | | | GPIOD | 22 | 0-2 | P:\$2C | GPIOD | | | GPIOC | 23 | 0-2 | P:\$2E | GPIOC | | | GPIOB | 24 | 0-2 | P:\$30 | GPIOB | | | GPIOA | 25 | 0-2 | P:\$32 | GPIOA | | | SPI | 26 | 0-2 | P:\$34 | SPI Receiver Full / Error | | | SPI | 27 | 0-2 | P:\$36 | SPI Transmitter Empty | | | SCI | 28 | 0-2 | P:\$38 | SCI Transmitter Empty | | | SCI | 29 | 0-2 | P:\$3A | SCI Transmitter Idle | | | SCI | 30 | 0-2 | P:\$3C | SCI Reserved | | | SCI | 31 | 0-2 | P:\$3E | SCI Receiver Error | | | SCI | 32 | 0-2 | P:\$40 | SCI Receiver Full | | | | 33, 34 | | | Reserved | | | I <sup>2</sup> C | 35 | 0-2 | P:\$46 | I <sup>2</sup> C | | | Timer | 36 | 0-2 | P:\$48 | Timer Channel 0 | | | Timer | 37 | 0-2 | P:\$4A | Timer Channel 1 | | | (Continues next page) | | | | | | | Table 4-2 Interrupt Vector Table Contents <sup>1</sup> (Continued | Table 4-2 Interru | pt Vector | Table Cont | ents <sup>1</sup> (Con | tinued) | |-------------------------------------------------------------------|-------------------|-----------|------------|------------------------|---------| |-------------------------------------------------------------------|-------------------|-----------|------------|------------------------|---------| | Peripheral | Vector<br>Number | Priority<br>Level | Vector Base<br>Address + | Interrupt Function | |------------|------------------|-------------------|--------------------------|----------------------------------| | Timer | 38 | 0-2 | P:\$4C | Timer Channel 2 | | Timer | 39 | 0-2 | P:\$4E | Timer Channel 3 | | ADC | 40 | 0-2 | P:\$50 | ADCA Conversion Complete | | ADC | 41 | 0-2 | P:\$52 | ADCB Conversion Complete | | ADC | 42 | 0-2 | P:\$54 | ADC Zero Crossing or Limit Error | | PWM | 43 | 0-2 | P:\$56 | Reload PWM | | PWM | 44 | 0-2 | P:\$58 | PWM Fault | | SWILP | 45 | -1 | P:\$5A | SW Interrupt Low Priority | <sup>1.</sup> Two words are allocated for each entry in the vector table. This does not allow the full address range to be referenced from the vector table, providing only 19 bits of address. ## 4.3 Program Map The Program Memory map is shown in **Table 4-3**. Table 4-3 Program Memory Map for 56F8013<sup>1</sup> | Begin/End Address | Memory Allocation | |------------------------------|-------------------------------------------------------------------------------------| | P: \$FF FFFF<br>P: \$00 8800 | RESERVED | | P: \$00 87FF<br>P: \$00 8000 | On-Chip RAM <sup>2</sup><br>4KB | | P: \$00 7FFF<br>P: \$00 2000 | RESERVED | | P: \$00 1FFF<br>P: \$00 0000 | Internal Program Flash 16KB Cop Reset Address = \$00 0002 Boot Location = \$00 0000 | <sup>1.</sup> All addresses are 16-bit Word addresses. <sup>2.</sup> If the VBA is set to the reset value, the first two locations of the vector table will overlay the chip reset addresses. This RAM is shared with Data space starting at address X: \$00 0000; see Figure 4-1. Table 4-10 Pulse Width Modulator Registers Address Map (PWM\_BASE = \$00 F040) | Register Acronym | Address Offset | Register Description | |------------------|----------------|--------------------------------------| | PWM_CTRL | \$0 | Control Register | | PWM_FCTRL | \$1 | Fault Control Register | | PWM_FLTACK | \$2 | Fault Status Acknowledge Register | | PWM_OUT | \$3 | Output Control Register | | PWM_CNTR | \$4 | Counter Register | | PWM_CMOD | \$5 | Counter Modulo Register | | PWM_VAL0 | \$6 | Value Register 0 | | PWM_VAL1 | \$7 | Value Register 1 | | PWM_VAL2 | \$8 | Value Register 2 | | PWM_VAL3 | \$9 | Value Register 3 | | PWM_VAL4 | \$A | Value Register 4 | | PWM_VAL5 | \$B | Value Register 5 | | PWM_DTIM0 | \$C | Dead Time Register 0 | | PWM_DTIM1 | \$D | Dead Time Register 1 | | PWM_DMAP1 | \$E | Disable Mapping Register 1 | | PWM_DMAP2 | \$F | Disable Mapping Register 2 | | PWM_CNFG | \$10 | Configure Register | | PWM_CCTRL | \$11 | Channel Control Register | | PWM_PORT | \$12 | Port Register | | PWM_ICCTRL | \$13 | Internal Correction Control Register | | PWM_SCTRL | \$14 | Source Control Register | Table 4-11 Interrupt Control Registers Address Map (ITCN\_BASE = \$00 F060) | Register Acronym | Address Offset | Register Description | |------------------|----------------|-----------------------------------------------| | ITCN_IPR0 | \$0 | Interrupt Priority Register 0 | | ITCN_IPR1 | \$1 | Interrupt Priority Register 1 | | ITCN_IPR2 | \$2 | Interrupt Priority Register 2 | | ITCN_IPR3 | \$3 | Interrupt Priority Register 3 | | ITCN_IPR4 | \$4 | Interrupt Priority Register 4 | | ITCN_VBA | \$5 | Vector Base Address Register | | ITCN_FIM0 | \$6 | Fast Interrupt Match 0 Register | | ITCN_FIVAL0 | \$7 | Fast Interrupt Vector Address Low 0 Register | | ITCN_FIVAH0 | \$8 | Fast Interrupt Vector Address High 0 Register | | ITCN_FIM1 | \$9 | Fast Interrupt Match 1 Register | ## 5.5.3.4 SCI Transmitter Idle Interrupt Priority Level (SCI\_TIDL IPL)— Bits 9–8 This field is used to set the interrupt priority level for IRQs. This IRQ is limited to priorities 0 through 2. It is disabled by default. - 00 = IRQ disabled (default) - 01 = IRQ is priority level 0 - 10 = IRQ is priority level 1 - 11 = IRQ is priority level 2 ## 5.5.3.5 SCI Transmitter Empty Interrupt Priority Level (SCI\_XMIT IPL)— Bits 7–6 This field is used to set the interrupt priority level for IRQs. This IRQ is limited to priorities 0 through 2. It is disabled by default. - 00 = IRQ disabled (default) - 01 = IRQ is priority level 0 - 10 = IRQ is priority level 1 - 11 = IRQ is priority level 2 ## 5.5.3.6 SPI Transmitter Empty Interrupt Priority Level (SPI\_XMIT IPL)— Bits 5–4 This field is used to set the interrupt priority level for IRQs. This IRQ is limited to priorities 0 through 2. It is disabled by default. - 00 = IRQ disabled (default) - 01 = IRQ is priority level 0 - 10 = IRQ is priority level 1 - 11 = IRQ is priority level 2 ## 5.5.3.7 SPI Receiver Full Interrupt Priority Level (SPI\_RCV IPL)— Bits 3–2 This field is used to set the interrupt priority level for IRQs. This IRQ is limited to priorities 0 through 2. It is disabled by default. - 00 = IRQ disabled (default) - 01 = IRQ is priority level 0 - 10 = IRQ is priority level 1 - 11 = IRQ is priority level 2 #### 6.3.5 Least Significant Half of JTAG ID (SIM\_LSHID) This read-only register displays the least significant half of the JTAG ID for the chip. This register reads \$401D. | Base + \$7 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---| | Read | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 1 | | Write | | | | | | | | | | | | | | | | | | RESET | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 1 | Figure 6-6 Least Significant Half of JTAG ID (SIM\_LSHID) #### 6.3.6 SIM Power Control Register (SIM\_PWR) This register controls the Standby mode of the large regulator. The large regulator derives the core digital logic power supply from the IO power supply. In some circumstances, the large regulator may be put in a reduced-power Standby mode without interfering with part operation. Refer to the overview of power-down modes and the overview of clock generation for more information on the use of large regulator standby. | Base + \$8 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------|----|----|----|----|----|----|---|---|---|---|---|---|---|---|------|------| | Read | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | LRST | ГDВY | | Write | | | | | | | | | | | | | | | LINO | | | RESET | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Figure 6-7 SIM Power Control Register (SIM\_PWR) #### 6.3.6.1 Reserved—Bits 15–2 This bit field is reserved or not implemented. It is read as 0 and cannot be modified by writing. #### Large Regulator Standby Mode[1:0] (LRSTDBY)—Bits 1–0 6.3.6.2 This bit controls the pull-up resistors on the $\overline{IRQA}$ pin. - 00 = Large regulator is in Normal mode - 01 = Large regulator is in Standby (reduced-power) mode - 10 = Large regulator is in Normal mode and the LRSTDBY field is write-protected until the next reset - 11 = Large regulator is in Standby mode and the LRSTDBY field is write-protected until the next reset #### NOTE: Standby mode can be used when device operates below 200KHz with PLL shut #### 6.3.7 CLKO Select Register (SIM CLKOUT) The CLKO select register can be used to multiplex out selected clocks generated inside the clock 56F8013/56F8011 Data Sheet, Rev. 12 Freescale Semiconductor 71 Figure 8-3 GPIOC Register Map Summary 56F8013/56F8011 Data Sheet, Rev. 12 #### **Default Mode** Pin Group 1: GPIO, TDI, TDO, TMS, TCK Pin Group 2: RESET, GPIOA7 Pin Group 3: ADC Analog Inputs ## 10.1.1 ElectroStatic Discharge (ESD) Model #### Table 10-2 56F8013/56F8011 ESD Protection | Characteristic | Min | Тур | Max | Unit | |-----------------------------------|------|-----|-----|------| | ESD for Human Body Model (HBM) | 2000 | _ | _ | V | | ESD for Machine Model (MM) | 200 | _ | _ | V | | ESD for Charge Device Model (CDM) | 750 | _ | _ | V | ## Table 10-3 LQFP Package Thermal Characteristics<sup>6</sup> | Characteristic | Comments | Symbol | Value<br>(LQFP) | Unit | Notes | |-------------------------------------------|-------------------------|----------------|-----------------|------|-------| | Junction to ambient<br>Natural convection | Single layer board (1s) | $R_{ hetaJA}$ | 74 | °C/W | 1,2 | | Junction to ambient<br>Natural convection | Four layer board (2s2p) | $R_{ hetaJMA}$ | 50 | °C/W | 1,3 | | Junction to ambient (@200 ft/min) | Single layer board (1s) | $R_{ hetaJMA}$ | 67 | °C/W | 1,3 | | Junction to ambient (@200 ft/min) | Four layer board (2s2p) | $R_{ hetaJMA}$ | 46 | °C/W | 1,3 | | Junction to board | | $R_{ heta JB}$ | 23 | °C/W | 4 | | Junction to case | | $R_{ heta JC}$ | 20 | °C/W | 5 | | Junction to package top | Natural Convection | $\Psi_{JT}$ | 4 | °C/W | 6 | - 1. Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance. - 2. Per SEMI G38-87 and JEDEC JESD51-2 with the single layer board horizontal. - 3. Per JEDEC JESC51-6 with the board horizontal. - 4. Thermal resistance between the die and the printed circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package. - 5. Thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1). - 6. Thermal characterization parameter indicating the temperature difference between package top and the junction temperature per JEDEC JESD51-2. When Greek letters are not available, the thermal characterization parameter is written as Psi-JT. - 7. See Section 12.1 for more details on thermal design considerations. # Table 10-4 Recommended Operating Conditions ( $V_{REFL} = 0V, V_{SSA} = 0V, V_{SS} = 0V$ ) | Characteristic | Symbol | Notes | Min | Тур | Max | Unit | |-------------------------------------------------------------------------------------------------------------------------------------|--------------------|------------------------------------|--------|-----|-----------|--------| | Supply voltage | V <sub>DD</sub> | | 3 | 3.3 | 3.6 | V | | ADC Supply voltage | $V_{DDA}$ | | 3 | 3.3 | 3.6 | V | | ADC High Voltage Reference | V <sub>REFH</sub> | | 3 | _ | $V_{DDA}$ | V | | Voltage difference V <sub>DD</sub> to V <sub>DDA</sub> | $\Delta V_{DD}$ | | -0.1 | 0 | 0.1 | V | | Voltage difference V <sub>SS</sub> to V <sub>SSA</sub> | $\Delta V_{SS}$ | | -0.1 | 0 | 0.1 | V | | Device Clock Frequency Using relaxation oscillator Using external clock source | FSYSCLK | | 8<br>0 | _ | 32<br>32 | MHz | | Input Voltage High (digital inputs) | V <sub>IH</sub> | Pin Groups 1, 2 | 2 | _ | 5.5 | V | | Input Voltage Low (digital inputs) | V <sub>IL</sub> | Pin Groups 1, 2 | -0.3 | _ | 0.8 | V | | Output Source Current High (at V <sub>OH</sub> min.) When programmed for low drive strength When programmed for high drive strength | I <sub>OH</sub> | Pin Group 1<br>Pin Group 1 | _<br>_ | _ | -4<br>-8 | mA | | Output Source Current Low (at V <sub>OL</sub> max.) When programmed for low drive strength When programmed for high drive strength | I <sub>OL</sub> | Pin Groups 1, 2<br>Pin Groups 1, 2 | | _ | 4<br>8 | mA | | Ambient Operating Temperature (Automotive) | T <sub>A</sub> | | -40 | _ | 125 | °C | | Ambient Operating Temperature (Industrial) | T <sub>A</sub> | | -40 | _ | 105 | °C | | Flash Endurance<br>(Program Erase Cycles) | N <sub>F</sub> | T <sub>A</sub> = -40°C to<br>105°C | 10,000 | _ | _ | Cycles | | Flash Data Retention | T <sub>R</sub> | T <sub>J</sub> <= 85°C avg | 15 | _ | _ | Years | | Flash Data Retention with <100<br>Program/Erase Cycles | t <sub>FLRET</sub> | T <sub>J</sub> <= 85°C avg | 20 | _ | _ | Years | Note: Total chip source or sink current cannot exceed 50mA **Default Mode** Pin Group 1: GPIO, TDI, TDO, TMS, TCK Pin Group 2: RESET, GPIOA7 Pin Group 3: ADC analog inputs ## 10.2 DC Electrical Characteristics ### **Table 10-5 DC Electrical Characteristics** At Recommended Operating Conditions | Characteristic | Symbol | Notes | Min | Тур | Max | Unit | Test<br>Conditions | |-------------------------------------------------------------------------|------------------|-----------------|----------|----------|----------------|------|------------------------------------------| | Output Voltage High | V <sub>OH</sub> | Pin Group 1 | 2.4 | _ | _ | V | I <sub>OH</sub> = I <sub>OHmax</sub> | | Output Voltage Low | V <sub>OL</sub> | Pin Groups 1, 2 | _ | _ | 0.4 | V | $I_{OL} = I_{OLmax}$ | | Digital Input Current High pull-up enabled or disabled <sup>1</sup> | I <sub>IH</sub> | Pin Groups 1, 2 | _ | 0 | +/- 2.5 | μА | V <sub>IN</sub> = 2.4V to<br>5.5V | | Digital Input Current Low pull-up enabled pull-up disabled <sup>1</sup> | I <sub>IL</sub> | Pin Groups 1, 2 | -15<br>— | -30<br>0 | -60<br>+/- 2.5 | μА | V <sub>IN</sub> = 0V | | Output Current<br>High Impedance State <sup>1</sup> | l <sub>OZ</sub> | Pin Groups 1, 2 | _ | 0 | +/- 2.5 | μА | V <sub>OUT</sub> = 2.4V to<br>5.5V or 0V | | Schmitt Trigger Input Hysteresis | V <sub>HYS</sub> | Pin Groups 1, 2 | _ | 0.35 | _ | V | _ | | Input Capacitance | C <sub>IN</sub> | | _ | 10 | _ | pF | _ | | Output Capacitance | C <sub>OUT</sub> | | _ | 10 | _ | pF | _ | #### 1. See Figure 10-1 #### **Default Mode** Pin Group 1: GPIO, TDI, TDO, TMS, TCK Pin Group 2: RESET, GPIOA7 Pin Group 3: ADC Analog Inputs Figure 10-1 I<sub>IN</sub>/I<sub>OZ</sub> vs. V<sub>IN</sub> (Typical; Pull-Up Disabled) | Characteristic | Symbol | Min | Тур | Max | Unit | |----------------------------------------------------|--------------------|------|------|-----|------| | Low-Voltage Interrupt for 3.3V supply <sup>1</sup> | V <sub>EI3.3</sub> | 2.58 | 2.7 | _ | V | | Low-Voltage Interrupt for 2.5V supply <sup>2</sup> | V <sub>E12.5</sub> | _ | 2.15 | _ | V | | Low-Voltage Interrupt Recovery Hysteresis | V <sub>EIH</sub> | _ | 50 | _ | mV | | Power-On Reset <sup>3</sup> | POR | _ | 1.8 | 1.9 | V | **Table 10-7 Power-On Reset Low-Voltage Parameters** ## 10.2.1 Voltage Regulator Specifications The 56F8013/56F8011 have two on-chip regulators. One supplies the PLL and relaxation oscillator. It has no external pins and therefore has no external characteristics which must be guaranteed (other than proper operation of the device). The second regulator supplies approximately 2.5V to the 56F8013/56F8011's core logic. This regulator requires an external $2.2\mu F$ , or greater, capacitor for proper operation. Ceramic and tantalum capacitors tend to provide better performance tolerances. The output voltage can be measured directly on the $V_{CAP}$ pin. The specifications for this regulator are shown in Table 10-8. | Characteristic | Symbol | Min | Typical | Max | Unit | |----------------------------------------------------|------------------|-----|---------|-----|---------| | Short Circuit Current | I <sub>SS</sub> | _ | 450 | 650 | mA | | Short Circuit Tolerance (output shorted to ground) | T <sub>RSC</sub> | _ | _ | 30 | Minutes | Table 10-8. Regulator Parameters ## 10.3 AC Electrical Characteristics Tests are conducted using the input levels specified in **Table 10-5**. Unless otherwise specified, propagation delays are measured from the 50% to the 50% point, and rise and fall times are measured between the 10% and 90% points, as shown in **Figure 10-2**. <sup>1.</sup> When V<sub>DD</sub> drops below V<sub>El3.3</sub>, an interrupt is generated. <sup>2.</sup> When $V_{DD}$ drops below $V_{El32.5}$ , an interrupt is generated. <sup>3.</sup> Power-On Reset occurs whenever the internally regulated 2.5V digital supply drops below 1.8V. While power is ramping up, this signal remains active for as long as the internal 2.5V is below 2.15V or the 3.3V 1/O voltage is below 2.7V, no matter how long the ramp-up rate is. The internally regulated voltage is typically 100mV less than V<sub>DD</sub> during ramp-up until 2.5V is reached, at which time it self-regulates. Figure 10-14 Timing Definition for Fast and Standard Mode Devices on the I<sup>2</sup>C Bus # 10.13 JTAG Timing **Table 10-18 JTAG Timing** | Characteristic | Symbol | Min | Max | Unit | See Figure | |-----------------------------------------|-----------------|-----|-----------|------|------------| | TCK frequency of operation <sup>1</sup> | f <sub>OP</sub> | DC | SYS_CLK/8 | MHz | 10-15 | | TCK clock pulse width | t <sub>PW</sub> | 50 | _ | ns | 10-15 | | TMS, TDI data set-up time | t <sub>DS</sub> | 5 | _ | ns | 10-16 | | TMS, TDI data hold time | t <sub>DH</sub> | 5 | _ | ns | 10-16 | | TCK low to TDO data valid | t <sub>DV</sub> | _ | 30 | ns | 10-16 | | TCK low to TDO tri-state | t <sub>TS</sub> | _ | 30 | ns | 10-16 | <sup>1.</sup> TCK frequency of operation must be less than 1/8 the processor rate. Figure 10-15 Test Clock Input Timing Diagram - 5. LSB = Least Significant Bit = 0.806mV - 6. Pin groups are detailed following Table 10-1. - 7. For device S56F8013MFA00E, input leakage current is $\pm 1\mu$ A. - 8. The current that can be injected or sourced from an unselected ADC signal input without impacting the performance of the ADC. ## 10.15 Equivalent Circuit for ADC Inputs **Figure 10-17** illustrates the ADC input circuit during sample and hold. S1 and S2 are always open/closed at the same time that S3 is closed/open. When S1/S2 are closed & S3 is open, one input of the sample and hold circuit moves to $(V_{REFH}-V_{REFL})/2$ , while the other charges to the analog input voltage. When the switches are flipped, the charge on C1 and C2 are averaged via S3, with the result that a single-ended analog input is switched to a differential voltage centered about $(V_{REFH}-V_{REFL})/2$ . The switches switch on every cycle of the ADC clock (open one-half ADC clock, closed one-half ADC clock). Note that there are additional capacitances associated with the analog input pad, routing, etc., but these do not filter into the S/H output voltage, as S1 provides isolation during the charge-sharing phase. One aspect of this circuit is that there is an on-going input current, which is a function of the analog input voltage, $V_{REF}$ and the ADC clock frequency.