Welcome to **E-XFL.COM** #### What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|-------------------------------------------------------------------------------------| | Product Status | Active | | Core Processor | MIPS32® M-Class | | Core Size | 32-Bit Single-Core | | Speed | 252MHz | | Connectivity | CANbus, EBI/EMI, Ethernet, I <sup>2</sup> C, PMP, SPI, SQI, UART/USART, USB OTG | | Peripherals | Brown-out Detect/Reset, DMA, I <sup>2</sup> S, POR, PWM, WDT | | Number of I/O | 120 | | Program Memory Size | 2MB (2M x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 512K x 8 | | Voltage - Supply (Vcc/Vdd) | 2.1V ~ 3.6V | | Data Converters | A/D 48x12b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 144-LQFP | | Supplier Device Package | 144-LQFP (20x20) | | Purchase URL | https://www.e-xfl.com/product-detail/microchip-technology/pic32mz2048efh144-250i-pl | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong TABLE 1-1: ADC PINOUT I/O DESCRIPTIONS | | Pin Number | | | | | | | |----------|------------------------|-----------------|-----------------|--------------------------|-------------|----------------|-----------------------| | Pin Name | 64-pin<br>QFN/<br>TQFP | 100-pin<br>TQFP | 124-pin<br>VTLA | 144-pin<br>TQFP/<br>LQFP | Pin<br>Type | Buffer<br>Type | Description | | AN0 | 16 | 25 | A18 | 36 | I | Analog | Analog Input Channels | | AN1 | 15 | 24 | A17 | 35 | I | Analog | | | AN2 | 14 | 23 | A16 | 34 | I | Analog | | | AN3 | 13 | 22 | A14 | 31 | I | Analog | | | AN4 | 12 | 21 | A13 | 26 | I | Analog | | | AN5 | 23 | 34 | B19 | 49 | I | Analog | | | AN6 | 24 | 35 | A24 | 50 | I | Analog | | | AN7 | 27 | 41 | A27 | 59 | I | Analog | | | AN8 | 28 | 42 | B23 | 60 | I | Analog | | | AN9 | 29 | 43 | A28 | 61 | I | Analog | | | AN10 | 30 | 44 | B24 | 62 | I | Analog | | | AN11 | 10 | 16 | В9 | 21 | I | Analog | | | AN12 | 6 | 12 | В7 | 16 | I | Analog | | | AN13 | 5 | 11 | A8 | 15 | I | Analog | | | AN14 | 4 | 10 | B6 | 14 | I | Analog | | | AN15 | 3 | 5 | A4 | 5 | I | Analog | | | AN16 | 2 | 4 | B2 | 4 | I | Analog | | | AN17 | 1 | 3 | A3 | 3 | I | Analog | | | AN18 | 64 | 100 | A67 | 144 | I | Analog | | | AN19 | _ | 9 | A7 | 13 | I | Analog | | | AN20 | _ | 8 | B5 | 12 | I | Analog | | | AN21 | _ | 7 | A6 | 11 | I | Analog | | | AN22 | _ | 6 | В3 | 6 | I | Analog | | | AN23 | _ | 1 | A2 | 1 | I | Analog | | | AN24 | _ | 17 | A11 | 22 | I | Analog | | | AN25 | _ | 18 | B10 | 23 | I | Analog | | | AN26 | _ | 19 | A12 | 24 | I | Analog | | | AN27 | _ | 28 | B15 | 39 | I | Analog | | | AN28 | _ | 29 | A20 | 40 | I | Analog | | | AN29 | _ | 38 | B21 | 56 | I | Analog | 1 | | AN30 | _ | 39 | A26 | 57 | I | Analog | 1 | | AN31 | _ | 40 | B22 | 58 | I | Analog | ] | | AN32 | _ | 47 | B27 | 69 | I | Analog | 1 | | AN33 | _ | 48 | A32 | 70 | I | Analog | 1 | | AN34 | _ | 2 | B1 | 2 | I | Analog | 1 | | AN35 | _ | _ | A5 | 7 | I | Analog | 1 | | | | | | | • | • | | **Legend:** CMOS = CMOS-compatible input or output ST = Schmitt Trigger input with CMOS levels ST = Schmitt Trigger input with CMOS levels TTL = Transistor-transistor Logic input buffer Analog = Analog input O = Output PPS = Peripheral Pin Select P = Power I = Input #### 3.4 EJTAG Debug Support The processor core provides for an Enhanced JTAG (EJTAG) interface for use in the software debug of application and kernel code. In addition to standard User mode and Kernel modes of operation, the processor core provides a Debug mode that is entered after a debug exception (derived from a hardware breakpoint, single-step exception, etc.) is taken and continues until a Debug Exception Return (DERET) instruction is executed. During this time, the processor executes the debug exception handler routine. The EJTAG interface operates through the Test Access Port (TAP), a serial communication port used for transferring test data in and out of the core. In addition to the standard JTAG instructions, special instructions defined in the EJTAG specification specify which registers are selected and how they are used. #### 3.5 MIPS DSP ASE Extension The MIPS DSP Application-Specific Extension Revision 2 is an extension to the MIPS32 architecture. This extension comprises new integer instructions and states that include new HI/LO accumulator register pairs and a DSP control register. This extension is crucial in a wide range of DSP, multimedia, and DSP-like algorithms covering Audio and Video processing applications. The extension supports native fractional format data type operations, register Single Instruction Multiple Data (SIMD) operations, such as add, subtract, multiply, and shift. In addition, the extension includes the following features that are essential in making DSP algorithms computationally efficient: - · Support for multiplication of complex operands - · Variable bit insertion and extraction - · Implementation and use of virtual circular buffers - Arithmetic saturation and overflow handling support - Zero cycle overhead saturation and rounding operations #### 3.6 microMIPS ISA The processor core supports the microMIPS ISA, which contains all MIPS32 ISA instructions (except for branch-likely instructions) in a new 32-bit encoding scheme, with some of the commonly used instructions also available in 16-bit encoded format. This ISA improves code density through the additional 16-bit instructions while maintaining a performance similar to MIPS32 mode. In microMIPS mode, 16-bit or 32-bit instructions will be fetched and recoded to legacy MIPS32 instruction opcodes in the pipeline's I stage, so that the processor core can have the same microAptiv UP microarchitecture. Because the microMIPS instruction stream can be intermixed with 16-bit halfword or 32-bit word size instructions on halfword or word boundaries, additional logic is in place to address the misalignment word issues, thus minimizing performance loss. REGISTER 6-3: RNMICON: NON-MASKABLE INTERRUPT (NMI) CONTROL REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--| | 31:24 | U-0 | U-0 | U-0 | U-0 | U-0 | U-0 | R/W-0 | R/W-0 | | | 31.24 | _ | _ | _ | _ | | _ | DMTO | WDTO | | | 23:16 | R/W-0 | U-0 | U-0 | U-0 | R/W-0 | U-0 | R/W-0 | R/W-0 | | | 23.10 | SWNMI | _ | _ | _ | GNMI | _ | CF | WDTS | | | 45.0 | R/W-0 | | 15:8 | NMICNT<15:8> | | | | | | | | | | 7.0 | R/W-0 | | 7:0 | | | | NMICI | VT<7:0> | | | | | Legend: bit 18 R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-26 Unimplemented: Read as '0' bit 25 DMTO: Deadman Timer Time-out Flag bit 1 = DMT time-out has occurred and caused a NMI 0 = DMT time-out has not occurred Setting this bit will cause a DMT NMI event, and NMICNT will begin counting. bit 24 WDTO: Watchdog Timer Time-Out Flag bit 1 = WDT time-out has occurred and caused a NMI 0 = WDT time-out has not occurred Setting this bit will cause a WDT NMI event, and MNICNT will begin counting. bit 23 **SWNMI:** Software NMI Trigger. 1 = An NMI will be generated 0 = An NMI will not be generated bit 22-20 Unimplemented: Read as '0' bit 19 GNMI: General NMI bit 1 = A general NMI event has been detected or a user-initiated NMI event has occurred 0 = A general NMI event has not been detected Setting GNMI to a '1' causes a user-initiated NMI event. This bit is also set by writing 0x4E to the NMIKEY<7:0> (INTCON<31:24>) bits. Unimplemented: Read as '0' 1 = FSCM has detected clock failure and caused an NMI 0 = FSCM has not detected clock failure Setting this bit will cause a a CF NMI event, but will not cause a clock switch to the BFRC. bit 16 WDTS: Watchdog Timer Time-out in Sleep Mode Flag bit 1 = WDT time-out has occurred during Sleep mode and caused a wake-up from sleep 0 = WDT time-out has not occurred during Sleep mode Setting this bit will cause a WDT NMI. bit 15-0 NMICNT<15:0>: NMI Reset Counter Value bits 1111111111111111-0000000000000000 = Number of SYSCLK cycles before a device Reset occurs (1) 0000000000000 = No delay between NMI assertion and device Reset event Note 1: When a Watchdog Timer NMI event (when not in Sleep mode) or a Deadman Timer NMI event is triggered the NMICNT will start decrementing. When NMICNT reaches zero, the device is Reset. This NMI reset counter is only applicable to these two specific NMI events. Note: The system unlock sequence must be performed before the SWRST bit can be written. Refer to **Section 42. "Oscillators with Enhanced PLL"** in the *"PIC32 Family Reference Manual"* for details. ### 15.1 Deadman Timer Control Registers TABLE 15-1: DEADMAN TIMER REGISTER MAP | | | | | | INDEX REGIONAL INVE | | | | | | | | | | | | | | | |-----------------------------|------------------|-----------|---------------|---------------|---------------------|-------|-------|-------|------|------|--------------|------------|----------|------|--------|------|------|--------|------------| | ess | | | | | | | | | | | Bits | | | | | | | | , | | Virtual Address<br>(BF80_#) | Register<br>Name | Bit Range | 31/15 | 30/14 | 29/13 | 28/12 | 27/11 | 26/10 | 25/9 | 24/8 | 23/7 | 22/6 | 21/5 | 20/4 | 19/3 | 18/2 | 17/1 | 16/0 | All Resets | | 0A00 | DMTCON | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 07100 | DIVITOON | 15:0 | ON | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | _ | _ | _ | _ | x000 | | 0410 | DMTPRECLR | 31:16 | | _ | _ | _ | _ | _ | _ | _ | _ | | _ | | _ | _ | _ | _ | 0000 | | OATO | DIVITI RECER | 15:0 | | STEP1<7:0> | | | | | | | | 0000 | | | | | | | | | 0A20 | DMTCLR | 31:16 | 1 | _ | _ | _ | _ | _ | _ | _ | 1 | - | _ | _ | _ | _ | _ | _ | 0000 | | UAZU | DIVITOLIX | 15:0 | 1 | _ | _ | _ | _ | _ | _ | _ | | | | STEP | 2<7:0> | | | | 0000 | | 0A30 | DMTSTAT | 31:16 | | _ | _ | _ | _ | _ | _ | _ | _ | | _ | | _ | _ | _ | _ | 0000 | | UASU | DIVITOTAL | 15:0 | 1 | _ | _ | _ | _ | _ | _ | _ | BAD1 | BAD2 | DMTEVENT | _ | _ | _ | _ | WINOPN | 0000 | | 0A40 | DMTCNT | 31:16 | | | | | | | | COLL | NTED-31:0 | <b>)</b> ~ | | | | | | | 0000 | | 0,40 | DIVITORT | 15:0 | | COUNTER<31:0> | | | | | | | | | | | | | | | | | 0A60 | DMTPSCNT | 31:16 | | PSCNT<31:0> | | | | | | | | | | | | | | | | | 0,000 | DIVITI SCIVI | 15:0 | | | | | | | | 1 00 | JIN1 < 51.02 | | | | | | | | 00xx | | 0A70 | DMTPSINTV | 31:16 | | | | | | | | PSI | NTV<31:0> | | | | | | | | 0000 | | UATO | DIVITI SINT V | 15:0 | F3INI V<31.0> | | | | | | 000x | | | | | | | | | | | PIC32MZ Embedded Connectivity with Floating Point Unit (EF) Family Legend: x = unknown value on Reset; — = unimplemented, read as '0'. Reset values are shown in hexadecimal. The timer source for each Output Compare module depends on the setting of the OCACLK bit in the CFG-CON register. The available configurations are shown in Table 18-1. TABLE 18-1: TIMER SOURCE CONFIGURATIONS | Output<br>Compare<br>Module | Timerx | Timery | | | | | | | | |-----------------------------|-------------|--------|--|--|--|--|--|--|--| | OCACLK (CFGCON<16>) = 0 | | | | | | | | | | | OC1 | Timer2 | Timer3 | | | | | | | | | • | • | • | | | | | | | | | • | • | • | | | | | | | | | • | • | • | | | | | | | | | OC9 | Timer2 | Timer3 | | | | | | | | | OCACLK (CFGC | ON<16>) = 1 | | | | | | | | | | OC1 | Timer4 | Timer5 | | | | | | | | | OC2 | Timer4 | Timer5 | | | | | | | | | OC3 | Timer4 | Timer5 | | | | | | | | | OC4 | Timer2 | Timer3 | | | | | | | | | OC5 | Timer2 | Timer3 | | | | | | | | | OC6 | Timer2 | Timer3 | | | | | | | | | OC7 | Timer6 | Timer7 | | | | | | | | | OC8 | Timer6 | Timer7 | | | | | | | | | OC9 | Timer6 | Timer7 | | | | | | | | #### REGISTER 20-22: SQI1INTSIGEN: SQI INTERRUPT SIGNAL ENABLE REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------| | 24.24 | U-0 | 31:24 | _ | _ | _ | _ | _ | _ | _ | _ | | 22,46 | U-0 | 23:16 | _ | _ | _ | _ | _ | _ | _ | _ | | | U-0 | U-0 | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | | 15:8 | _ | _ | _ | _ | DMAEISE | PKT<br>DONEISE | BD<br>DONEISE | CON<br>THRISE | | | R/W-0 | 7:0 | CON<br>EMPTYISE | CON<br>FULLISE | RX<br>THRISE | RX<br>FULLISE | RX<br>EMPTYISE | TX<br>THRISE | TX<br>FULLISE | TX<br>EMPTYISE | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-12 Unimplemented: Read as '0' bit 11 DMAEISE: DMA Bus Error Interrupt Signal Enable bit 1 = Interrupt signal is enabled 0 = Interrupt signal is disabled bit 10 **PKTDONEISE:** Receive Error Interrupt Signal Enable bit 1 = Interrupt signal is enabled0 = Interrupt signal is disabled bit 9 BDDONEISE: Transmit Error Interrupt Signal Enable bit 1 = Interrupt signal is enabled 0 = Interrupt signal is disabled bit 8 CONTHRISE: Control Buffer Threshold Interrupt Signal Enable bit 1 = Interrupt signal is enabled 0 = Interrupt signal is disabled bit 7 CONEMPTYISE: Control Buffer Empty Interrupt Signal Enable bit 1 = Interrupt signal is enabled 0 = Interrupt signal is disabled bit 6 CONFULLISE: Control Buffer Full Interrupt Signal Enable bit 1 = Interrupt signal is enabled 0 = Interrupt signal is disabled bit 5 RXTHRISE: Receive Buffer Threshold Interrupt Signal Enable bit 1 = Interrupt signal is enabled 0 = Interrupt signal is disabled bit 4 RXFULLISE: Receive Buffer Full Interrupt Signal Enable bit 1 = Interrupt signal is enabled 0 = Interrupt signal is disabled bit 3 RXEMPTYISE: Receive Buffer Empty Interrupt Signal Enable bit 1 = Interrupt signal is enabled 0 = Interrupt signal is disabled bit 2 TXTHRISE: Transmit Buffer Threshold Interrupt Signal Enable bit 1 = Interrupt signal is enabled 0 = Interrupt signal is disabled bit 1 TXFULLISE: Transmit Buffer Full Interrupt Signal Enable bit 1 = Interrupt signal is enabled 0 = Interrupt signal is disabled bit 0 TXEMPTYISE: Transmit Buffer Empty Interrupt Signal Enable bit 1 = Interrupt signal is enabled 0 = Interrupt signal is disabled I<sup>2</sup>C BLOCK DIAGRAM **FIGURE 21-1:** Internal Data Bus I2CxRCV Read Shift Clock I2CxRSR LSB SDAx Address Match Write Match Detect I2CxMSK Read Write I2CxADD Read Start and Stop Bit Detect Write Start and Stop **I2CxSTAT** Bit Generation Control Logic Read Collision Write Detect **I2CxCON** Acknowledge Read Generation Clock Stretching Write **I2CxTRN** LSB Read Shift Clock Reload Control Write **BRG Down Counter I2CxBRG** Read PBCLK2 DS60001320D-page 354 # 24.0 EXTERNAL BUS INTERFACE (EBI) Note: This data sheet summarizes the features of the PIC32MZ EF family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to Section 47. "External Bus Interface (EBI)" (DS60001245) in the "PIC32 Family Reference Manual", which is available from the Microchip web site (www.microchip.com/PIC32). The External Bus Interface (EBI) module provides a high-speed, convenient way to interface external parallel memory devices to the PIC32MZ EF family device. With the EBI module, it is possible to connect asynchronous SRAM and NOR Flash devices, as well as non-memory devices such as camera sensors and LCDs. The features of the EBI module depend on the pin count of the PIC32MZ EF device, as shown in Table 24-1. **Note:** The EBI module is not available on 64-pin devices. TABLE 24-1: EBI MODULE FEATURES | Feature | Numl | Number of Device<br>Pins | | | | | | |---------------------------|------|--------------------------|-----|--|--|--|--| | | 100 | 124 | 144 | | | | | | Async SRAM | Υ | Υ | Υ | | | | | | Async NOR Flash | Υ | Υ | Υ | | | | | | Available address lines | 20 | 20 | 24 | | | | | | 8-bit data bus support | Υ | Υ | Υ | | | | | | 16-bit data bus support | Υ | Υ | Υ | | | | | | Available Chip Selects | 1 | 1 | 4 | | | | | | Timing mode sets | 3 | 3 | 3 | | | | | | 8-bit R/W from 16-bit bus | N | N | Υ | | | | | | Non-memory device | Υ | Υ | Υ | | | | | | LCD | Υ | Υ | Υ | | | | | Note: Once the EBI module is configured, external devices will be memory mapped and can be access from KSEG2 memory space (see Figure 4-1 through Figure 4-4 in Section 4.0 "Memory Organization" for more information). The MMU must be enabled and the TLB must be set up to access this memory (refer to Section 50. "CPU for Devices with MIPS32<sup>®</sup> microAptiv™ and M-Class Cores" (DS60001192) of the "PIC32 Family Reference Manual" for more information). FIGURE 24-1: EBI SYSTEM BLOCK DIAGRAM ### 25.1 RTCC Control Registers #### TABLE 25-1: RTCC REGISTER MAP | | LL 2J-1. | | | OIO I LI | | | | | | | | | | | | | | | | |-----------------------------|---------------------------------|-----------|--------|----------|---------|----------|-------|--------|----------|--------|----------|----------|--------|-------|---------|---------|---------|-------|------------| | ess | | • | | | | | | | | ı | Bits | | | | | | | | 3 | | Virtual Address<br>(BF80_#) | Register<br>Name <sup>(1)</sup> | Bit Range | 31/15 | 30/14 | 29/13 | 28/12 | 27/11 | 26/10 | 25/9 | 24/8 | 23/7 | 22/6 | 21/5 | 20/4 | 19/3 | 18/2 | 17/1 | 16/0 | All Resets | | 0C00 | RTCCON | 31:16 | _ | _ | _ | _ | _ | _ | | | | | CAL | <9:0> | | | | | 0000 | | 0000 | RICCON | 15:0 | ON | _ | SIDL | _ | _ | RTCCLK | SEL<1:0> | RTCOUT | SEL<1:0> | RTCCLKON | _ | _ | RTCWREN | RTCSYNC | HALFSEC | RTCOE | 0000 | | 0010 | RTCALRM | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | _ | _ | _ | _ | _ | 0000 | | 0010 | KICALKIVI | 15:0 | ALRMEN | CHIME | PIV | ALRMSYNC | | AMASI | K<3:0> | | | | | ARP | Γ<7:0> | | | | 0000 | | 0020 | RTCTIME | 31:16 | | HR10 | 0<3:0> | | | HR01 | <3:0> | | | MIN10 | <3:0> | | | MIN01 | <3:0> | | xxxx | | 0020 | KICIIWE | 15:0 | | SEC1 | 0<3:0> | | | SEC0 | 1<3:0> | | _ | _ | | _ | _ | _ | _ | _ | xx00 | | 0030 | RTCDATE | 31:16 | | YEAR | 10<3:0> | | | YEAR0 | 1<3:0> | | | MONTH1 | 0<3:0> | | | MONTH | 01<3:0> | | xxxx | | 0030 | RICDAIL | 15:0 | | DAY1 | 0<3:0> | | | DAY01 | 1<3:0> | | I | | _ | _ | | WDAY0 | 1<3:0> | | xx00 | | 0040 | ALRMTIME | 31:16 | | HR10 | 0<3:0> | | | HR01 | <3:0> | | | MIN10 | <3:0> | | | MIN01 | <3:0> | | xxxx | | 0040 | ALIXIVITIVIL | 15:0 | | SEC1 | 0<3:0> | | | SEC0 | 1<3:0> | | 1 | _ | _ | _ | _ | _ | _ | | xx00 | | 0050 | ALRMDATE | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | | MONTH1 | 0<3:0> | | | MONTH | 01<3:0> | | 00xx | | 0030 | ALINIDAIL | 15:0 | | DAY1 | 0<3:0> | | | DAY0 | 1<3:0> | | | _ | _ | _ | | WDAY0 | 1<3:0> | | xx0x | Legend: x = unknown value on Reset; — = unimplemented, read as '0'. Reset values are shown in hexadecimal. Note 1: All registers in this table have corresponding CLR, SET and INV registers at its virtual address, plus an offset of 0x4, 0x8 and 0xC, respectively. See Section 12.3 "CLR, SET, and INV Registers" for more information. PIC32MZ Embedded Connectivity with Floating Point Unit (EF) Family #### REGISTER 25-2: RTCALRM: REAL-TIME CLOCK ALARM CONTROL REGISTER (CONTINUED) bit 7-0 ARPT<7:0>: Alarm Repeat Counter Value bits<sup>(2)</sup> 11111111 = Alarm will trigger 256 times : • 00000000 = Alarm will trigger one time The counter decrements on any alarm event. The counter only rolls over from 0x00 to 0xFF if CHIME = 1. - Note 1: Hardware clears the ALRMEN bit anytime the alarm event occurs, when ARPT<7:0> = 00 and CHIME = 0. - 2: This field should not be written when the RTCC ON bit = '1' (RTCCON<15>) and ALRMSYNC = 1. **Note:** This register is reset only on a Power-on Reset (POR). #### REGISTER 25-3: RTCTIME: REAL-TIME CLOCK TIME VALUE REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | | | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--|--| | 24.24 | R/W-x | | | 31:24 | | HR10 | <3:0> | | | HR01 | <3:0> | | | | | 22.40 | R/W-x | | | 23:16 | | MIN10 | <3:0> | | | MIN01<3:0> | | | | | | 45.0 | R/W-x | | | 15:8 | | SEC10 | <3:0> | | | SEC01 | <3:0> | | | | | 7.0 | U-0 | | | 7:0 | _ | _ | _ | _ | _ | _ | _ | _ | | | #### Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-28 HR10<3:0>: Binary-Coded Decimal Value of Hours bits, 10 digits; contains a value from 0 to 2 bit 27-24 HR01<3:0>: Binary-Coded Decimal Value of Hours bits, 1 digit; contains a value from 0 to 9 bit 23-20 MIN10<3:0>: Binary-Coded Decimal Value of Minutes bits, 10 digits; contains a value from 0 to 5 bit 19-16 MIN01<3:0>: Binary-Coded Decimal Value of Minutes bits, 1 digit; contains a value from 0 to 9 bit 15-12 SEC10<3:0>: Binary-Coded Decimal Value of Seconds bits, 10 digits; contains a value from 0 to 5 bit 11-8 SEC01<3:0>: Binary-Coded Decimal Value of Seconds bits, 1 digit; contains a value from 0 to 9 bit 7-0 Unimplemented: Read as '0' **Note:** This register is only writable when RTCWREN = 1 (RTCCON<3>). #### REGISTER 25-6: ALRMDATE: ALARM DATE VALUE REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--| | 24.24 | U-0 | | 31:24 | _ | _ | | | _ | - | _ | _ | | | 00.40 | R/W-x | | 23:16 | | MONT | H10<3:0> | | MONTH01<3:0> | | | | | | 45.0 | R/W-x | | 15:8 | | DAY | 10<1:0> | | | DAY01 | l<3:0> | | | | 7.0 | U-0 | U-0 | U-0 | U-0 | R/W-x | R/W-x | R/W-x | R/W-x | | | 7:0 | _ | _ | _ | _ | | WDAYO | )1<3:0> | | | | Legend: | | | | |-------------------|------------------|----------------------|--------------------| | R = Readable bit | W = Writable bit | U = Unimplemented b | oit, read as '0' | | -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown | bit 31-24 Unimplemented: Read as '0' bit 23-20 MONTH10<3:0>: Binary Coded Decimal value of months bits, 10 digits; contains a value from 0 to 1 bit 19-16 MONTH01<3:0>: Binary Coded Decimal value of months bits, 1 digit; contains a value from 0 to 9 bit 15-12 DAY10<3:0>: Binary Coded Decimal value of days bits, 10 digits; contains a value from 0 to 3 bit 11-8 DAY01<3:0>: Binary Coded Decimal value of days bits, 1 digit; contains a value from 0 to 9 bit 7-4 Unimplemented: Read as '0' bit 3-0 WDAY01<3:0>: Binary Coded Decimal value of weekdays bits, 1 digit; contains a value from 0 to 6 #### 26.0 CRYPTO ENGINE Note: This data sheet summarizes the features of the PIC32MZ EF family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to Section 49. "Crypto Engine (CE) and Random Number Generator (RNG)" (DS60001246) in the "PIC32 Family Reference Manual", which is available from the Microchip web site (www.microchip.com/PIC32). The Crypto Engine is intended to accelerate applications that need cryptographic functions. By executing these functions in the hardware module, software overhead is reduced and actions, such as encryption, decryption, and authentication can execute much more quickly. The Crypto Engine uses an internal descriptor-based DMA for efficient programming of the security association data and packet pointers (allowing scatter/gather data fetching). An intelligent state machine schedules the Crypto Engines based on the protocol selection and packet boundaries. The hardware engines can perform the encryption and authentication in sequence or in parallel. The following are key features of the Crypto Engine: - · Bulk ciphers and hash engines - Integrated DMA to off-load processing: - Buffer descriptor-based - Secure association per buffer descriptor - Some functions can execute in parallel Bulk ciphers that are handled by the Crypto Engine include: - AES: - 128-bit, 192-bit, and 256-bit key sizes - CBC, ECB, CTR, CFB, and OFB modes - DES/TDES: - CBC, ECB, CFB, and OFB modes Authentication engines that are available through the Crypto Engine include: - SHA-1 - SHA-256 - MD-5 - AES-GCM - HMAC operation (for all authentication engines) The rate of data that can be processed by the Crypto Engine depends on these factors: - · Which engine is in use - Whether the engines are used in parallel or in series - The demands on source and destination memories by other parts of the system (i.e., CPU, DMA, etc.) - The speed of PBCLK5, which drives the Crypto Engine Table 26-1 shows typical performance for various engines. TABLE 26-1: CRYPTO ENGINE PERFORMANCE | Engine/<br>Algorithm | Performance<br>Factor<br>(Mbps/MHz) | Maximum Mbps<br>(PBCLK5 = 100 MHz) | |----------------------|-------------------------------------|------------------------------------| | DES | 14.4 | 1440 | | TDES | 6.6 | 660 | | AES-128 | 9.0 | 900 | | AES-192 | 7.9 | 790 | | AES-256 | 7.2 | 720 | | MD5 | 15.6 | 1560 | | SHA-1 | 13.2 | 1320 | | SHA-256 | 9.3 | 930 | #### FIGURE 26-4: FORMAT OF BD\_SRCADDR | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------| | 31-24 | | BD_SCRADDR<31:24> | | | | | | | | 23-16 | | BD_SCRADDR<23:16> | | | | | | | | 15-8 | BD_SCRADDR<15:8> | | | | | | | | | 7-0 | | BD_SCRADDR<7:0> | | | | | | | #### bit 31-0 BD\_SCRADDR: Buffer Source Address The source address of the buffer that needs to be passed through the PE-CRDMA for encryption or authentication. This address must be on a 32-bit boundary. #### FIGURE 26-5: FORMAT OF BD\_DSTADDR | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------| | 31-24 | | BD_DSTADDR<31:24> | | | | | | | | 23-16 | | BD_DSTADDR<23:16> | | | | | | | | 15-8 | BD_DSTADDR<15:8> | | | | | | | | | 7-0 | | | | BD_DSTAI | DDR<7:0> | | | | #### bit 31-0 BD\_DSTADDR: Buffer Destination Address The destination address of the buffer that needs to be passed through the PE-CRDMA for encryption or authentication. This address must be on a 32-bit boundary. #### FIGURE 26-6: FORMAT OF BD\_NXTADDR | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------| | 31-24 | | BD_NXTADDR<31:24> | | | | | | | | 23-16 | | BD_NXTADDR<23:16> | | | | | | | | 15-8 | | BD_NXTADDR<15:8> | | | | | | | | 7-0 | | | | BD_NXTAI | DDR<7:0> | | | | #### bit 31-0 BD\_NXTADDR: Next BD Pointer Address Has Next Buffer Descriptor The next buffer can be a next segment of the previous buffer or a new packet. #### FIGURE 26-7: FORMAT OF BD\_UPDPTR | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------| | 31-24 | | BD_UPDADDR<31:24> | | | | | | | | 23-16 | | BD_UPDADDR<23:16> | | | | | | | | 15-8 | | BD_UPDADDR<15:8> | | | | | | | | 7-0 | | | | BD_UPDA | DDR<7:0> | | | | #### bit 31-0 BD\_UPDADDR: UPD Address Location The update address has the location where the CRDMA results are posted. The updated results are the ICV values, key output values as needed. #### FIGURE 26-8: FORMAT OF BD\_MSG\_LEN | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------| | 31-24 | | MSG_LENGTH<31:24> | | | | | | | | 23-16 | | MSG_LENGTH<23:16> | | | | | | | | 15-8 | MSG_LENGTH<15:8> | | | | | | | | | 7-0 | | MSG_LENGTH<7:0> | | | | | | | #### bit 31-0 MSG\_LENGTH: Total Message Length Total message length for the hash and HMAC algorithms in bytes. Total number of crypto bytes in case of GCM algorithm (LEN-C). #### FIGURE 26-9: FORMAT OF BD\_ENC\_OFF | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-------------------|--------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------| | 31-24 | | ENCR_OFFSET<31:24> | | | | | | | | 23-16 | | ENCR_OFFSET<23:16> | | | | | | | | 15-8 | | ENCR_OFFSET<15:8> | | | | | | | | 7-0 | | ENCR_OFFSET<7:0> | | | | | | | #### bit 31-0 ENCR\_OFFSET: Encryption Offset Encryption offset for the multi-task test cases (both encryption and authentication). The number of AAD bytes in the case of GCM algorithm (LEN-A). #### REGISTER 28-20: ADCCMPCON1: ADC DIGITAL COMPARATOR 1 CONTROL REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--| | 24.24 | R-0, HS, HC | | 31:24 | CVDDATA<15:8> | | | | | | | | | | 22,46 | R-0, HS, HC | | 23:16 | | | CVDDATA<7:0> | | | | | | | | 45.0 | U-0 | U-0 | R-0, HS, HC | R-0, HS, HC | R-0, HS, HC | R-0, HS, HC | R-0, HS, HC | R-0, HS, HC | | | 15:8 | _ | _ | AINID<5:0> | | | | | | | | 7.0 | R/W-0 | R/W-0 | R-0, HS, HC | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | | | 7:0 | ENDCMP | DCMPGIEN | DCMPED | IEBTWN | IEHIHI | IEHILO | IELOHI | IELOLO | | | Legend: | HS = Hardware Set | HC = Hardware Cleared | |-------------------|-------------------|-------------------------------------------| | R = Readable bit | W = Writable bit | U = Unimplemented bit, read as '0' | | -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared $x = Bit$ is unknown | #### bit 31-16 CVDDATA<15:0>: CVD Data Status bits In CVD mode, these bits obtain the CVD differential output data (subtraction of CVD positive and negative measurement), whenever a Digital Comparator interrupt is generated. The value in these bits is compliant with the FRACT bit (ADCCON1<23>) and is always signed. #### bit 15-14 Unimplemented: Read as '0' bit 13-8 AINID<5:0>: Digital Comparator 0 Analog Input Identification (ID) bits When a digital comparator event occurs (DCMPED = 1), these bits identify the analog input being monitored by Digital Comparator 0. **Note:** In normal ADC mode, only analog inputs <31:0> can be processed by the Digital Comparator 0. The Digital Comparator 0 also supports the CVD mode, in which all Class 2 and Class 3 analog inputs may be stored in the AINID<5:0> bits. 111111 = Reserved • 101101 = Reserved 101100 = AN44 is being monitored 101011 = AN43 is being monitored • 000001 = AN1 is being monitored 000000 = AN0 is being monitored - bit 7 ENDCMP: Digital Comparator 0 Enable bit - 1 = Digital Comparator 0 is enabled - 0 = Digital Comparator 0 is not enabled, and the DCMPED status bit (ADCCMP0CON<5>) is cleared - bit 6 DCMPGIEN: Digital Comparator 0 Global Interrupt Enable bit - 1 = A Digital Comparator 0 interrupt is generated when the DCMPED status bit (ADCCMP0CON<5>) is set - 0 = A Digital Comparator 0 interrupt is disabled - bit 5 DCMPED: Digital Comparator 0 "Output True" Event Status bit The logical conditions under which the digital comparator gets "True" are defined by the IEBTWN, IEHIHI, IEHILO, IELOHI, and IELOLO bits. **Note:** This bit is cleared by reading the AINID<5:0> bits or by disabling the Digital Comparator module (by setting ENDCMP to '0'). - 1 = Digital Comparator 0 output true event has occurred (output of Comparator is '1') - 0 = Digital Comparator 0 output is false (output of comparator is '0') - bit 4 **IEBTWN:** Between Low/High Digital Comparator 0 Event bit - 1 = Generate a digital comparator event when DCMPLO<15:0> ≤ DATA<31:0> < DCMPHI<15:0> - 0 = Do not generate a digital comparator event #### REGISTER 29-4: CIVEC: CAN INTERRUPT CODE REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------------|-------------------|------------------|------------------| | 31:24 | U-0 | 31.24 | _ | _ | - | _ | - | 1 | - | _ | | 23:16 | U-0 | 23.10 | _ | _ | _ | _ | _ | - | _ | _ | | 15:8 | U-0 | U-0 | U-0 | R-0 | R-0 | R-0 | R-0 | R-0 | | 15.6 | _ | _ | _ | | | FILHIT<4:0> | | | | 7.0 | U-0 | R-1 | R-0 | R-0 | R-0 | R-0 | R-0 | R-0 | | 7:0 | _ | | | I | CODE<6:0> <sup>(1</sup> | ) | | | ``` Legend: ``` R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown #### bit 31-13 Unimplemented: Read as '0' bit 12-8 FILHIT<4:0>: Filter Hit Number bit 11111 = Filter 31 11110 = Filter 30 • • . 00001 = Filter 1 00000 = Filter 0 bit 7 Unimplemented: Read as '0' bit 6-0 ICODE<6:0>: Interrupt Flag Code bits<sup>(1)</sup> 1001000-1111111 = Reserved 1001000 = Invalid message received (IVRIF) 1000111 = CAN module mode change (MODIF) 1000110 = CAN timestamp timer (CTMRIF) 1000101 = Bus bandwidth error (SERRIF) 1000100 = Address error interrupt (SERRIF) 1000011 = Receive FIFO overflow interrupt (RBOVIF) 1000010 = Wake-up interrupt (WAKIF) 1000001 = Error Interrupt (CERRIF) 1000000 = **No** interrupt 0100000-0111111 = Reserved 0011111 = FIFO31 Interrupt (CiFSTAT<31> set) 0011110 = FIFO30 Interrupt (CiFSTAT<30> set) • • • 0000001 = FIFO1 Interrupt (CiFSTAT<1> set) 0000000 = FIFO0 Interrupt (CiFSTAT<0> set) **Note 1:** These bits are only updated for enabled interrupts. Table 30-1, Table 30-2, Table 30-3 and Table 30-4 show four interfaces and the associated pins that can be used with the Ethernet Controller. TABLE 30-1: MII MODE DEFAULT INTERFACE SIGNALS (FMIIEN = 1, FETHIO = 1) | Pin Name | Description | |----------|----------------------| | EMDC | Management Clock | | EMDIO | Management I/O | | ETXCLK | Transmit Clock | | ETXEN | Transmit Enable | | ETXD0 | Transmit Data | | ETXD1 | Transmit Data | | ETXD2 | Transmit Data | | ETXD3 | Transmit Data | | ETXERR | Transmit Error | | ERXCLK | Receive Clock | | ERXDV | Receive Data Valid | | ERXD0 | Receive Data | | ERXD1 | Receive Data | | ERXD2 | Receive Data | | ERXD3 | Receive Data | | ERXERR | Receive Error | | ECRS | Carrier Sense | | ECOL | Collision Indication | TABLE 30-2: RMII MODE DEFAULT INTERFACE SIGNALS (FMIIEN = 0, FETHIO = 1) | Pin Name | Description | |----------|------------------------------------| | EMDC | Management Clock | | EMDIO | Management I/O | | ETXEN | Transmit Enable | | ETXD0 | Transmit Data | | ETXD1 | Transmit Data | | EREFCLK | Reference Clock | | ECRSDV | Carrier Sense – Receive Data Valid | | ERXD0 | Receive Data | | ERXD1 | Receive Data | | ERXERR | Receive Error | Note: Ethernet controller pins that are not used by selected interface can be used by other peripherals. TABLE 30-3: MII MODE ALTERNATE INTERFACE SIGNALS (FMIIEN = 1, FETHIO = 0) | Pin Name | Description | |----------|----------------------| | AEMDC | Management Clock | | AEMDIO | Management I/O | | AETXCLK | Transmit Clock | | AETXEN | Transmit Enable | | AETXD0 | Transmit Data | | AETXD1 | Transmit Data | | AETXD2 | Transmit Data | | AETXD3 | Transmit Data | | AETXERR | Transmit Error | | AERXCLK | Receive Clock | | AERXDV | Receive Data Valid | | AERXD0 | Receive Data | | AERXD1 | Receive Data | | AERXD2 | Receive Data | | AERXD3 | Receive Data | | AERXERR | Receive Error | | AECRS | Carrier Sense | | AECOL | Collision Indication | **Note:** The MII mode Alternate Interface is not available on 64-pin devices. TABLE 30-4: RMII MODE ALTERNATE INTERFACE SIGNALS (FMIIEN = 0, FETHIO = 0) | (1 11111214 = 0,1 211113 = 0) | | | | | |-------------------------------|------------------------------------|--|--|--| | Pin Name | Description | | | | | AEMDC | Management Clock | | | | | AEMDIO | Management I/O | | | | | AETXEN | Transmit Enable | | | | | AETXD0 | Transmit Data | | | | | AETXD1 | Transmit Data | | | | | AEREFCLK | Reference Clock | | | | | AECRSDV | Carrier Sense – Receive Data Valid | | | | | AERXD0 | Receive Data | | | | | AERXD1 | Receive Data | | | | | AERXERR | Receive Error | | | | TABLE 37-6: DC CHARACTERISTICS: OPERATING CURRENT (IDD) | DC CHARACTERISTICS | | Standard Operating Conditions: 2.1V to 3.6V (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for Industrial | | | |--------------------|----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|------------------------| | Parameter No. | Typical <sup>(3)</sup> | Maximum <sup>(6)</sup> | Units | Conditions | | Operating C | urrent (IDD) <sup>(1</sup> | ) | | | | DC20 | 8 | 25 | mA | 4 MHz (Note 4,5) | | DC21 | 10 | 30 | mA | 10 MHz <b>(Note 5)</b> | | DC22 | 32 | 65 | mA | 60 MHz (Note 2,4) | | DC23 | 40 | 75 | mA | 80 MHz (Note 2,4) | | DC25 | 61 | 95 | mA | 130 MHz (Note 2,4) | | DC26 | 72 | 110 | mA | 160 MHz (Note 2,4) | | DC28 | 81 | 120 | mA | 180 MHz (Note 2,4) | | DC27a | 92 | 130 | mA | 200 MHz (Note 2) | | DC27b | 78 | 100 | mA | 200 MHz (Note 4,5) | - Note 1: A device's IDD supply current is mainly a function of the operating voltage and frequency. Other factors, such as PBCLK (Peripheral Bus Clock) frequency, number of peripheral modules enabled, internal code execution pattern, I/O pin loading and switching rate, oscillator type, as well as temperature, can have an impact on the current consumption. - 2: The test conditions for IDD measurements are as follows: - Oscillator mode is EC (for 8 MHz and below) and EC+PLL (for above 8 MHz) with OSC1 driven by external square wave from rail-to-rail, (OSC1 input clock input over/undershoot < 100 mV required)</li> - OSC2/CLKO is configured as an I/O input pin - USB PLL is disabled (USBMD = 1), VUSB3V3 is connected to VSS - CPU, Program Flash, and SRAM data memory are operational, Program Flash memory Wait states are equal to two - L1 Cache and Prefetch modules are enabled - No peripheral modules are operating, (ON bit = 0), and the associated PMD bit is set. All clocks are disabled ON bit (PBxDIV<15>) = 0 (x ≠ 1,7) - WDT, DMT, Clock Switching, Fail-Safe Clock Monitor, and Secondary Oscillator are disabled - All I/O pins are configured as inputs and pulled to Vss - MCLR = VDD - CPU executing while (1) statement from Flash - RTCC and JTAG are disabled - **3:** Data in "Typical" column is at 3.3V, +25°C at specified operating frequency unless otherwise stated. Parameters are for design guidance only and are not tested. - 4: This parameter is characterized, but not tested in manufacturing. - 5: Note 2 applies with the following exceptions: L1 Cache and Prefetch modules are disabled, Program Flash memory Wait states are equal to seven. - **6:** Data in the "Maximum" column is at 3.3V, +85°C at specified operating frequency, unless otherwise stated. Parameters are for design guidance only and are not tested. ### TABLE A-3: ADC DIFFERENCES (CONTINUED) | PIC32MX5XX/6XX/7XX Feature | PIC32MZ EF Feature | | | | | |-----------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | ADC Calibration | | | | | | | On PIC32MX devices, the ADC module can be used immediately, once it is enabled. | PIC32MZ devices require a calibration step prior to operation. This is done by copying the calibration data from DEVADCx to the corresponding ADCxCFG register. | | | | | | I/O Pin Analog Function Selection | | | | | | | On PIC32MX devices, the analog function of an I/O pin was determined by the PCFGx bit in the AD1PCFG register. | On PIC32MZ EF devices, the analog selection function has been moved into a separate register on each I/O port. Note that the sense of the bit is different. | | | | | | PCFGx (AD1PCFG <x>) 1 = Analog input pin in Digital mode 0 = Analog input pin in Analog mode</x> | ANSxy (ANSELx <y>) 1 = Analog input pin in Analog mode 0 = Analog input pin in Digital mode</y> | | | | | | Electrical Specifications and Timing Requirements | | | | | | | Refer to "Section 31. Electrical Characteristics" in the PIC32MX5XX/6XX/7XX Data Sheet for ADC module specifications and timing requirements. | On PIC32MZ EF devices, the ADC module sampling and conversion time and other specifications have changed. Refer to <b>37.0</b> "Electrical Characteristics" for more information. | | | | |