



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

# Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Details                    |                                                                         |
|----------------------------|-------------------------------------------------------------------------|
| Product Status             | Active                                                                  |
| Core Processor             | CIP-51 8051                                                             |
| Core Size                  | 8-Bit                                                                   |
| Speed                      | 25MHz                                                                   |
| Connectivity               | EBI/EMI, I <sup>2</sup> C, SMBus, SPI, UART/USART                       |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                   |
| Number of I/O              | 24                                                                      |
| Program Memory Size        | 32KB (32K x 8)                                                          |
| Program Memory Type        | FLASH                                                                   |
| EEPROM Size                | -                                                                       |
| RAM Size                   | 4.25K x 8                                                               |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V                                                             |
| Data Converters            | A/D 23x10b                                                              |
| Oscillator Type            | Internal                                                                |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                       |
| Mounting Type              | Surface Mount                                                           |
| Package / Case             | 32-VFQFN Exposed Pad                                                    |
| Supplier Device Package    | 32-QFN (5x5)                                                            |
| Purchase URL               | https://www.e-xfl.com/product-detail/silicon-labs/efm8sb20f32g-b-qfn32r |
|                            |                                                                         |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# 1. Feature List

The EFM8SB2 highlighted features are listed below.

- Core:
  - Pipelined CIP-51 Core
  - · Fully compatible with standard 8051 instruction set
  - · 70% of instructions execute in 1-2 clock cycles
  - 25 MHz maximum operating frequency
- Memory:
  - Up to 64 kB flash memory, in-system re-programmable from firmware.
  - Up to 4352 bytes RAM (including 256 bytes standard 8051 RAM and 4096 bytes on-chip XRAM)
- · Power:
  - · Internal LDO regulator for CPU core voltage
  - · Power-on reset circuit and brownout detectors
- I/O: Up to 24 total multifunction I/O pins:
  - All pins 5 V tolerant under bias
  - Flexible peripheral crossbar for peripheral routing
  - · 5 mA source, 12.5 mA sink allows direct drive of LEDs
- · Clock Sources:
  - Internal 20 MHz low power oscillator with ±10% accuracy
  - Internal 24.5 MHz precision oscillator with ±2% accuracy
  - External RTC 32 kHz crystal
  - · External crystal, RC, C, and CMOS clock options

- Timers/Counters and PWM:
  - 32-bit Real Time Clock (RTC)
  - 6-channel programmable counter array (PCA) supporting PWM, capture/compare, and frequency output modes with watchdog timer function
  - 4 x 16-bit general-purpose timers
- Communications and Digital Peripherals:
  - UART
  - 2 x SPI™ Master / Slave
  - SMBus™/I2C™ Master / Slave
  - External Memory Interface (EMIF)
  - 16-bit/32-bit CRC unit, supporting automatic CRC of flash at 1024-byte boundaries
- Analog:
  - Programmable current reference (IREF0)
  - 10-Bit Analog-to-Digital Converter (ADC0)
  - 2 x Low-current analog comparators
- On-Chip, Non-Intrusive Debugging
  - · Full memory and register inspection
  - Four hardware breakpoints, single-stepping
- Pre-loaded UART bootloader
- Temperature range -40 to 85 °C
- Single power supply 1.8 to 3.6 V
- · QFP32, QFN32, and QFN24 packages

With on-chip power-on reset, voltage supply monitor, watchdog timer, and clock oscillator, the EFM8SB2 devices are truly standalone system-on-a-chip solutions. The flash memory is reprogrammable in-circuit, providing non-volatile data storage and allowing field upgrades of the firmware. The on-chip debugging interface (C2) allows non-intrusive (uses no on-chip resources), full speed, in-circuit debugging using the production MCU installed in the final application. This debug logic supports inspection and modification of memory and registers, setting breakpoints, single stepping, and run and halt commands. All analog and digital peripherals are fully functional while debugging. Each device is specified for 1.8 to 3.6 V operation and is available in 24-pin QFN, 32-pin QFN, or 32-pin QFP pack-ages. All package options are lead-free and RoHS compliant.

# Watchdog Timer (WDT0)

The device includes a programmable watchdog timer (WDT) integrated within the PCA0 peripheral. A WDT overflow forces the MCU into the reset state. To prevent the reset, the WDT must be restarted by application software before overflow. If the system experiences a software or hardware malfunction preventing the software from restarting the WDT, the WDT overflows and causes a reset. Following a reset, the WDT is automatically enabled and running with the default maximum time interval. If needed, the WDT can be disabled by system software. The state of the RSTb pin is unaffected by this reset.

The Watchdog Timer integrated in the PCA0 peripheral has the following features:

- Programmable timeout interval
- Runs from the selected PCA clock source
- · Automatically enabled after any system reset

## 3.6 Communications and Other Digital Peripherals

### Universal Asynchronous Receiver/Transmitter (UART0)

UART0 is an asynchronous, full duplex serial port offering modes 1 and 3 of the standard 8051 UART. Enhanced baud rate support allows a wide range of clock sources to generate standard baud rates. Received data buffering allows UART0 to start reception of a second incoming data byte before software has finished reading the previous data byte.

The UART module provides the following features:

- Asynchronous transmissions and receptions.
- Baud rates up to SYSCLK/2 (transmit) or SYSCLK/8 (receive).
- 8- or 9-bit data.
- · Automatic start and stop generation.
- Single-byte FIFO on transmit and receive.

## Serial Peripheral Interface (SPI0 and SPI1)

The serial peripheral interface (SPI) module provides access to a flexible, full-duplex synchronous serial bus. The SPI can operate as a master or slave device in both 3-wire or 4-wire modes, and supports multiple masters and slaves on a single SPI bus. The slave-select (NSS) signal can be configured as an input to select the SPI in slave mode, or to disable master mode operation in a multi-master environment, avoiding contention on the SPI bus when more than one master attempts simultaneous data transfers. NSS can also be configured as a firmware-controlled chip-select output in master mode, or disable to reduce the number of pins required. Additional general purpose port I/O pins can be used to select multiple slave devices in master mode.

The SPI module includes the following features:

- Supports 3- or 4-wire operation in master or slave modes.
- Supports external clock frequencies up to SYSCLK / 2 in master mode and SYSCLK / 10 in slave mode.
- Support for four clock phase and polarity options.
- 8-bit dedicated clock clock rate generator.
- Support for multiple masters on the same data lines.

# System Management Bus / I2C (SMB0)

The SMBus I/O interface is a two-wire, bi-directional serial bus. The SMBus is compliant with the System Management Bus Specification, version 1.1, and compatible with the I<sup>2</sup>C serial bus.

The SMBus module includes the following features:

- Standard (up to 100 kbps) and Fast (400 kbps) transfer speeds.
- · Support for master, slave, and multi-master modes.
- · Hardware synchronization and arbitration for multi-master mode.
- · Clock low extending (clock stretching) to interface with faster masters.
- · Hardware support for 7-bit slave and general call address recognition.
- Firmware support for 10-bit slave address decoding.
- · Ability to inhibit all slave states.
- Programmable data setup/hold times.

#### **External Memory Interface (EMIF0)**

The External Memory Interface (EMIF) enables access of off-chip memories and memory-mapped devices connected to the GPIO ports. The external memory space may be accessed using the external move instruction (MOVX) with the target address specified in either 8-bit or 16-bit formats.

- Supports multiplexed memory access.
- Four external memory modes:
  - Internal only.
  - Split mode without bank select.
  - Split mode with bank select.
  - External only
- Configurable ALE (address latch enable) timing.
- · Configurable address setup and hold times.
- · Configurable write and read pulse widths.

#### 16/32-bit CRC (CRC0)

The cyclic redundancy check (CRC) module performs a CRC using a 16-bit or 32-bit polynomial. CRC0 accepts a stream of 8-bit data and posts the result to an internal register. In addition to using the CRC block for data manipulation, hardware can automatically CRC the flash contents of the device.

The CRC module is designed to provide hardware calculations for flash memory verification and communications protocols. The CRC module includes the following features:

- · Support for CCITT-16 polynomial (0x1021).
- Support for CRC-32 polynomial (0x04C11DB7).
- Byte-level bit reversal.
- · Automatic CRC of flash contents on one or more 1024-byte blocks.
- Initial seed selection of 0x0000/0x00000000 or 0xFFFF/0xFFFFFFF.

#### 3.7 Analog

#### Programmable Current Reference (IREF0)

The programmable current reference (IREF0) module enables current source or sink with two output current settings: Low Power Mode and High Current Mode. The maximum current output in Low Power Mode is 63  $\mu$ A (1  $\mu$ A steps) and the maximum current output in High Current Mode is 504  $\mu$ A (8  $\mu$ A steps).

The IREF module includes the following features:

- · Capable of sourcing or sinking current in programmable steps.
- Two operational modes: Low Power Mode and High Current Mode.

# 10-Bit Analog-to-Digital Converter (ADC0)

The ADC is a successive-approximation-register (SAR) ADC with 10- and 8-bit modes, integrated track-and hold and a programmable window detector. The ADC is fully configurable under software control via several registers. The ADC may be configured to measure different signals using the analog multiplexer. The voltage reference for the ADC is selectable between internal and external reference sources.

- Up to 22 external inputs.
- Single-ended 10-bit mode.
- · Supports an output update rate of 300 ksps samples per second.
- · Operation in low power modes at lower conversion speeds.
- Asynchronous hardware conversion trigger, selectable between software, external I/O and internal timer sources.
- Output data window comparator allows automatic range checking.
- Support for burst mode, which produces one set of accumulated data per conversion-start trigger with programmable power-on settling and tracking time.
- · Conversion complete and window compare interrupts supported.
- Flexible output data formatting.
- · Includes an internal 1.65 V fast-settling reference and support for external reference.
- Integrated temperature sensor.

# Low Current Comparators (CMP0, CMP1)

Analog comparators are used to compare the voltage of two analog inputs, with a digital output indicating which input voltage is higher. External input connections to device I/O pins and internal connections are available through separate multiplexers on the positive and negative inputs. Hysteresis, response time, and current consumption may be programmed to suit the specific needs of the application.

The comparator module includes the following features:

- Up to 12 external positive inputs.
- · Up to 11 external negative inputs.
- · Additional input options:
  - Capacitive Sense Comparator output.
  - VDD.
  - VDD divided by 2.
  - Internal connection to LDO output.
  - Direct connection to GND.
- · Synchronous and asynchronous outputs can be routed to pins via crossbar.
- Programmable hysteresis between 0 and +/-20 mV.
- · Programmable response time.
- · Interrupts generated on rising, falling, or both edges.

#### 3.10 Bootloader

All devices come pre-programmed with a UART0 bootloader. This bootloader resides in the code security page, which is the last page of code flash; it can be erased if it is not needed.

The byte before the Lock Byte is the Bootloader Signature Byte. Setting this byte to a value of 0xA5 indicates the presence of the bootloader in the system. Any other value in this location indicates that the bootloader is not present in flash.

When a bootloader is present, the device will jump to the bootloader vector after any reset, allowing the bootloader to run. The bootloader then determines if the device should stay in bootload mode or jump to the reset vector located at 0x0000. When the bootloader is not present, the device will jump to the reset vector of 0x0000 after any reset.

More information about the bootloader protocol and usage can be found in *AN945: EFM8 Factory Bootloader User Guide*. Application notes can be found on the Silicon Labs website (www.silabs.com/8bit-appnotes) or within Simplicity Studio by using the [Application Notes] tile.



Figure 3.2. Flash Memory Map with Bootloader — 64 KB Devices

## 4.1.3 Reset and Supply Monitor

| Parameter                                                            | Symbol            | Test Condition                                          | Min | Тур  | Мах  | Unit |
|----------------------------------------------------------------------|-------------------|---------------------------------------------------------|-----|------|------|------|
| VDD Supply Monitor Threshold                                         | V <sub>VDDM</sub> | Reset Trigger                                           | 1.7 | 1.75 | 1.8  | V    |
|                                                                      | Vwarn             | Early Warning                                           | 1.8 | 1.85 | 1.9  | V    |
| VDD Supply Monitor Turn-On Time                                      | t <sub>MON</sub>  |                                                         | _   | 300  | _    | ns   |
| Power-On Reset (POR) Monitor<br>Threshold                            | V <sub>POR</sub>  | Initial Power-On (Rising Voltage on $V_{DD}$ )          |     | 0.75 | _    | V    |
|                                                                      |                   | Falling Voltage on V <sub>DD</sub>                      | 0.7 | 0.8  | 0.9  | V    |
|                                                                      |                   | Brownout Recovery (Rising Voltage on $V_{DD}$ )         | —   | 0.95 | _    | V    |
| V <sub>DD</sub> Ramp Time                                            | t <sub>RMP</sub>  | Time to V <sub>DD</sub> ≥ 1.8 V                         | _   | _    | 3    | ms   |
| Reset Delay from POR                                                 | t <sub>POR</sub>  | Relative to V <sub>DD</sub> > V <sub>POR</sub>          | 3   | 10   | 31   | ms   |
| Reset Delay                                                          | t <sub>RST</sub>  | Time between release of reset source and code execution | _   | 10   | _    | μs   |
| RST Low Time to Generate Reset                                       | t <sub>RSTL</sub> |                                                         | 15  | _    | _    | μs   |
| Missing Clock Detector Response<br>Time (final rising edge to reset) | t <sub>MCD</sub>  | F <sub>SYSCLK</sub> > 1 MHz                             | 100 | 650  | 1000 | μs   |
| Missing Clock Detector Trigger<br>Frequency                          | F <sub>MCD</sub>  |                                                         | _   | 7    | 10   | kHz  |

# Table 4.3. Reset and Supply Monitor

# 4.1.4 Flash Memory

## Table 4.4. Flash Memory

| Parameter                      | Symbol             | Test Condition | Min | Тур  | Мах | Units  |
|--------------------------------|--------------------|----------------|-----|------|-----|--------|
| Write Time <sup>1</sup>        | t <sub>WRITE</sub> | One Byte       | 57  | 64   | 71  | μs     |
| Erase Time <sup>1</sup>        | t <sub>ERASE</sub> | One Page       | 28  | 32   | 36  | ms     |
| Endurance (Write/Erase Cycles) | N <sub>WE</sub>    |                | 1 k | 30 k | _   | Cycles |

Note:

1. Does not include sequencing time before and after the write/erase operation, which may be multiple SYSCLK cycles.

2. Data Retention Information is published in the Quarterly Quality and Reliability Report.

# 4.1.5 Power Management Timing

| Parameter                 | Symbol               | Test Condition | Min | Тур | Max | Units   |
|---------------------------|----------------------|----------------|-----|-----|-----|---------|
| Idle Mode Wake-up Time    | t <sub>IDLEWK</sub>  |                | 2   | _   | 3   | SYSCLKs |
| Suspend Mode Wake-up Time | t <sub>SUS-</sub>    | CLKDIV = 0x00  | _   | 400 | _   | ns      |
|                           | PENDWK               | Precision Osc. |     |     |     |         |
|                           |                      | CLKDIV = 0x00  | —   | 1.3 | —   | μs      |
|                           |                      | Low Power Osc. |     |     |     |         |
| Sleep Mode Wake-up Time   | t <sub>SLEEPWK</sub> |                | _   | 2   | _   | μs      |

# Table 4.5. Power Management Timing

# 4.1.6 Internal Oscillators

# Table 4.6. Internal Oscillators

| Parameter                              | Symbol              | Test Condition                    | Min | Тур     | Max | Unit |  |  |
|----------------------------------------|---------------------|-----------------------------------|-----|---------|-----|------|--|--|
| High Frequency Oscillator 0 (24.5 MHz) |                     |                                   |     |         |     |      |  |  |
| Oscillator Frequency                   | f <sub>HFOSC0</sub> | Full Temperature and Supply Range |     |         | 25  | MHz  |  |  |
| Low Power Oscillator (20 MHz)          |                     |                                   |     |         |     |      |  |  |
| Oscillator Frequency                   | f <sub>LPOSC</sub>  | Full Temperature and Supply Range | 18  | 20      | 22  | MHz  |  |  |
| RTC in Self-Oscillate Mode             |                     |                                   |     |         |     |      |  |  |
| Oscillator Frequency                   | f <sub>LFOSC</sub>  | Bias Off                          | _   | 12 ± 5  | _   | kHz  |  |  |
|                                        |                     | Bias On                           | —   | 25 ± 10 |     | kHz  |  |  |

# 4.1.7 Crystal Oscillator

# Table 4.7. Crystal Oscillator

| Parameter         | Symbol            | Test Condition | Min  | Тур | Мах | Unit |
|-------------------|-------------------|----------------|------|-----|-----|------|
| Crystal Frequency | f <sub>XTAL</sub> |                | 0.02 | -   | 25  | MHz  |

# 4.1.8 External Clock Input

| Table 4.8. | External | Clock | Input |
|------------|----------|-------|-------|
|------------|----------|-------|-------|

| Parameter                           | Symbol             | Test Condition | Min | Тур | Max | Unit |
|-------------------------------------|--------------------|----------------|-----|-----|-----|------|
| External Input CMOS Clock           | f <sub>CMOS</sub>  |                | 0   | —   | 25  | MHz  |
| Frequency (at EXTCLK pin)           |                    |                |     |     |     |      |
| External Input CMOS Clock High Time | t <sub>CMOSH</sub> |                | 18  |     | _   | ns   |
| External Input CMOS Clock Low Time  | t <sub>CMOSL</sub> |                | 18  |     |     | ns   |

# 4.1.12 Comparators

| Parameter                      | Symbol             | Test Condition       | Min | Тур  | Max | Unit |
|--------------------------------|--------------------|----------------------|-----|------|-----|------|
| Response Time, CPMD = 00       | t <sub>RESP0</sub> | +100 mV Differential | —   | 130  | _   | ns   |
| (Highest Speed)                |                    | -100 mV Differential | _   | 200  | _   | ns   |
| Response Time, CPMD = 11 (Low- | t <sub>RESP3</sub> | +100 mV Differential | _   | 1.75 | _   | μs   |
| est Power)                     |                    | -100 mV Differential | _   | 6.2  | _   | μs   |
| Positive Hysterisis            | HYS <sub>CP+</sub> | CPHYP = 00           | _   | 0.4  | _   | mV   |
| Mode 0 (CPMD = 00)             |                    | CPHYP = 01           | _   | 8    | _   | mV   |
|                                |                    | CPHYP = 10           | _   | 16   | _   | mV   |
|                                |                    | CPHYP = 11           | _   | 32   | _   | mV   |
| Negative Hysterisis            | HYS <sub>CP-</sub> | CPHYN = 00           | _   | -0.4 | _   | mV   |
| Mode 0 (CPMD = 00)             |                    | CPHYN = 01           | _   | -8   | _   | mV   |
|                                |                    | CPHYN = 10           |     | -16  | _   | mV   |
|                                |                    | CPHYN = 11           | _   | -32  | _   | mV   |
| Positive Hysterisis            | HYS <sub>CP+</sub> | CPHYP = 00           | _   | 0.5  | _   | mV   |
| Mode 1 (CPMD = 01)             |                    | CPHYP = 01           | _   | 6    | _   | mV   |
|                                |                    | CPHYP = 10           | _   | 12   | _   | mV   |
|                                |                    | CPHYP = 11           | _   | 24   | _   | mV   |
| Negative Hysterisis            | HYS <sub>CP-</sub> | CPHYN = 00           | _   | -0.5 | _   | mV   |
| Mode 1 (CPMD = 01)             |                    | CPHYN = 01           | _   | -6   | _   | mV   |
|                                |                    | CPHYN = 10           |     | –12  | _   | mV   |
|                                |                    | CPHYN = 11           |     | -24  | _   | mV   |
| Positive Hysterisis            | HYS <sub>CP+</sub> | CPHYP = 00           |     | 0.7  | _   | mV   |
| Mode 2 (CPMD = 10)             |                    | CPHYP = 01           |     | 4.5  | _   | mV   |
|                                |                    | CPHYP = 10           |     | 9    | _   | mV   |
|                                |                    | CPHYP = 11           |     | 18   | _   | mV   |
| Negative Hysterisis            | HYS <sub>CP-</sub> | CPHYN = 00           |     | -0.6 | _   | mV   |
| Mode 2 (CPMD = 10)             |                    | CPHYN = 01           | _   | -4.5 | _   | mV   |
|                                |                    | CPHYN = 10           |     | -9   | _   | mV   |
|                                |                    | CPHYN = 11           |     | -18  | _   | mV   |
| Positive Hysteresis            | HYS <sub>CP+</sub> | CPHYP = 00           | _   | 1.5  | _   | mV   |
| Mode 3 (CPMD = 11)             |                    | CPHYP = 01           |     | 4    | _   | mV   |
|                                |                    | CPHYP = 10           |     | 8    | _   | mV   |
|                                |                    | CPHYP = 11           |     | 16   | _   | mV   |

## Table 4.12. Comparators

## 4.4 Typical Performance Curves



Figure 4.1. Typical Operating Supply Current (full supply voltage range)



Figure 4.2. Typical VOH Curves



Figure 4.3. Typical V<sub>OL</sub> Curves

# 5. Typical Connection Diagrams

## 5.1 Power

Figure 5.1 Power Connection Diagram on page 26 shows a typical connection diagram for the power pins of the EFM8SB2 devices.



Figure 5.1. Power Connection Diagram

### 5.2 Debug

The diagram below shows a typical connection diagram for the debug connections pins. The pin sharing resistors are only required if the functionality on the C2D (a GPIO pin) and the C2CK (RSTb) is routed to external circuitry. For example, if the RSTb pin is connected to an external switch with debouncing filter or if the GPIO sharing with the C2D pin is connected to an external circuit, the pin sharing resistors and connections to the debug adapter must be placed on the hardware. Otherwise, these components and connections can be omitted.

For more information on debug connections, see the example schematics and information available in AN127: "Pin Sharing Techniques for the C2 Interface." Application notes can be found on the Silicon Labs website (http://www.silabs.com/8bit-appnotes) or in Simplicity Studio.



Figure 5.2. Debug Connection Diagram

| Pin<br>Number | Pin Name | Description         | Crossbar Capability | Additional Digital<br>Functions | Analog Functions |
|---------------|----------|---------------------|---------------------|---------------------------------|------------------|
| 5             | N/C      | No Connection       |                     |                                 |                  |
| 6             | RSTb /   | Active-low Reset /  |                     |                                 |                  |
|               | C2CK     | C2 Debug Clock      |                     |                                 |                  |
| 7             | P2.7 /   | Multifunction I/O / |                     |                                 |                  |
|               | C2D      | C2 Debug Data       |                     |                                 |                  |
| 8             | P2.6     | Multifunction I/O   | Yes                 | EMIF_WRb                        | ADC0.22          |
|               |          |                     |                     |                                 | CMP0P.11         |
|               |          |                     |                     |                                 | CMP1P.11         |
| 9             | XTAL4    | RTC Crystal         |                     |                                 | XTAL4            |
| 10            | XTAL3    | RTC Crystal         |                     |                                 | XTAL3            |
| 11            | P2.5     | Multifunction I/O   | Yes                 | EMIF_RDb                        | ADC0.21          |
|               |          |                     |                     |                                 | CMP0N.10         |
|               |          |                     |                     |                                 | CMP1N.10         |
| 12            | P2.4     | Multifunction I/O   | Yes                 | EMIF_ALE                        | ADC0.20          |
|               |          |                     |                     |                                 | CMP0P.10         |
|               |          |                     |                     |                                 | CMP1P.10         |
| 13            | P2.3     | Multifunction I/O   | Yes                 | EMIF_A11                        | ADC0.19          |
|               |          |                     |                     |                                 | CMP0N.9          |
|               |          |                     |                     |                                 | CMP1N.9          |
| 14            | P2.2     | Multifunction I/O   | Yes                 | EMIF_A10                        | ADC0.18          |
|               |          |                     |                     |                                 | CMP0P.9          |
|               |          |                     |                     |                                 | CMP1P.9          |
| 15            | P2.1     | Multifunction I/O   | Yes                 | EMIF_A9                         | ADC0.17          |
|               |          |                     |                     |                                 | CMP0N.8          |
|               |          |                     |                     |                                 | CMP1N.8          |
| 16            | P2.0     | Multifunction I/O   | Yes                 | EMIF_A8                         | ADC0.16          |
|               |          |                     |                     |                                 | CMP0P.8          |
|               |          |                     |                     |                                 | CMP1P.8          |
| 17            | P1.7     | Multifunction I/O   | Yes                 | P1MAT.7                         | ADC0.15          |
|               |          |                     |                     | EMIF_AD7                        | CMP0N.7          |
|               |          |                     |                     |                                 | CMP1N.7          |
| 18            | P1.6     | Multifunction I/O   | Yes                 | P1MAT.6                         | ADC0.14          |
|               |          |                     |                     | EMIF_AD6                        | CMP0P.7          |
|               |          |                     |                     |                                 | CMP1P.7          |



Figure 6.2. EFM8SB2x-QFN24 Pinout

| Table 6.2. Pin Definitions for EFM8SB2x-QFN24 | Table 6.2. |
|-----------------------------------------------|------------|
|-----------------------------------------------|------------|

| Pin<br>Number | Pin Name | Description        | Crossbar Capability | Additional Digital<br>Functions | Analog Functions |
|---------------|----------|--------------------|---------------------|---------------------------------|------------------|
| 1             | N/C      | No Connection      |                     |                                 |                  |
| 2             | GND      | Ground             |                     |                                 |                  |
| 3             | VDD      | Supply Power Input |                     |                                 |                  |
| 4             | N/C      | No Connection      |                     |                                 |                  |
| 5             | N/C      | No Connection      |                     |                                 |                  |

| Pin<br>Number | Pin Name | Description         | Crossbar Capability | Additional Digital<br>Functions | Analog Functions |
|---------------|----------|---------------------|---------------------|---------------------------------|------------------|
| 6             | RSTb /   | Active-low Reset /  |                     |                                 |                  |
|               | C2CK     | C2 Debug Clock      |                     |                                 |                  |
| 7             | P2.7 /   | Multifunction I/O / |                     |                                 |                  |
|               | C2D      | C2 Debug Data       |                     |                                 |                  |
| 8             | XTAL4    | RTC Crystal         |                     |                                 | XTAL4            |
| 9             | XTAL3    | RTC Crystal         |                     |                                 | XTAL3            |
| 10            | P1.6     | Multifunction I/O   | Yes                 |                                 | ADC0.14          |
|               |          |                     |                     |                                 | CMP0P.7          |
|               |          |                     |                     |                                 | CMP1P.7          |
| 11            | P1.5     | Multifunction I/O   | Yes                 | P1MAT.5                         | ADC0.13          |
|               |          |                     |                     |                                 | CMP0N.6          |
|               |          |                     |                     |                                 | CMP1N.6          |
| 12            | P1.4     | Multifunction I/O   | Yes                 | P1MAT.4                         | ADC0.12          |
|               |          |                     |                     |                                 | CMP0P.6          |
|               |          |                     |                     |                                 | CMP1P.6          |
| 13            | P1.3     | Multifunction I/O   | Yes                 | P1MAT.3                         | ADC0.11          |
|               |          |                     |                     | SPI1_NSS                        | CMP0N.5          |
|               |          |                     |                     |                                 | CMP1N.5          |
| 14            | P1.2     | Multifunction I/O   | Yes                 | P1MAT.2                         | ADC0.10          |
|               |          |                     |                     | SPI1_MOSI                       | CMP0P.5          |
|               |          |                     |                     |                                 | CMP1P.5          |
| 15            | P1.1     | Multifunction I/O   | Yes                 | P1MAT.1                         | ADC0.9           |
|               |          |                     |                     | SPI1_MISO                       | CMP0N.4          |
|               |          |                     |                     |                                 | CMP1N.4          |
| 16            | P1.0     | Multifunction I/O   | Yes                 | P1MAT.0                         | ADC0.8           |
|               |          |                     |                     | SPI1_SCK                        | CMP0P.4          |
|               |          |                     |                     |                                 | CMP1P.4          |
| 17            | P0.7     | Multifunction I/O   | Yes                 | P0MAT.7                         | ADC0.7           |
|               |          |                     |                     | INT0.7                          | IREF0            |
|               |          |                     |                     | INT1.7                          | CMP0N.3          |
|               |          |                     |                     |                                 | CMP1N.3          |
| 18            | P0.6     | Multifunction I/O   | Yes                 | P0MAT.6                         | ADC0.6           |
|               |          |                     |                     | CNVSTR                          | CMP0P.3          |
|               |          |                     |                     | INT0.6                          | CMP1P.3          |
|               |          |                     |                     | INT1.6                          |                  |

| Pin<br>Number | Pin Name | Description       | Crossbar Capability | Additional Digital<br>Functions | Analog Functions |
|---------------|----------|-------------------|---------------------|---------------------------------|------------------|
| 19            | P0.5     | Multifunction I/O | Yes                 | P0MAT.5                         | ADC0.5           |
|               |          |                   |                     | INT0.5                          | CMP0N.2          |
|               |          |                   |                     | INT1.5                          | CMP1N.2          |
| 20            | P0.4     | Multifunction I/O | Yes                 | P0MAT.4                         | ADC0.4           |
|               |          |                   |                     | INT0.4                          | CMP0P.2          |
|               |          |                   |                     | INT1.4                          | CMP1P.2          |
| 21            | P0.3     | Multifunction I/O | Yes                 | P0MAT.3                         | ADC0.3           |
|               |          |                   |                     | EXTCLK                          | XTAL2            |
|               |          |                   |                     | INT0.3                          | CMP0N.1          |
|               |          |                   |                     | INT1.3                          | CMP1N.1          |
| 22            | P0.2     | Multifunction I/O | Yes                 | P0MAT.2                         | ADC0.2           |
|               |          |                   |                     | INT0.2                          | CMP0P.1          |
|               |          |                   |                     | INT1.2                          | CMP1P.1          |
|               |          |                   |                     |                                 | XTAL1            |
| 23            | P0.1     | Multifunction I/O | Yes                 | P0MAT.1                         | ADC0.1           |
|               |          |                   |                     | INT0.1                          | AGND             |
|               |          |                   |                     | INT1.1                          | CMP0N.0          |
|               |          |                   |                     |                                 | CMP1N.0          |
| 24            | P0.0     | Multifunction I/O | Yes                 | P0MAT.0                         | ADC0.0           |
|               |          |                   |                     | INT0.0                          | CMP0P.0          |
|               |          |                   |                     | INT1.0                          | CMP1P.0          |
|               |          |                   |                     |                                 | VREF             |
| Center        | GND      | Ground            |                     |                                 |                  |

| Dimension | Min | Тур  | Мах  |
|-----------|-----|------|------|
| bbb       | —   | _    | 0.10 |
| ddd       | _   | _    | 0.05 |
| eee       | _   |      | 0.08 |
| Z         | _   | 0.24 | _    |
| Y         | —   | 0.18 | _    |

Note:

1. All dimensions shown are in millimeters (mm) unless otherwise noted.

2. Dimensioning and Tolerancing per ANSI Y14.5M-1994.

3. This drawing conforms to JEDEC Solid State Outline MO-220, variation WGGD except for custom features D2, E2, Z, Y, and L which are toleranced per supplier designation.

4. Recommended card reflow profile is per the JEDEC/IPC J-STD-020C specification for Small Body Components.

## 8.2 QFN24 PCB Land Pattern



Figure 8.2. QFN24 PCB Land Pattern Drawing

| Table 8.2. QFN24 PCB Land Pattern I | Dimensions |
|-------------------------------------|------------|
|-------------------------------------|------------|

| Dimension | Min      | Мах  |  |  |  |  |  |  |
|-----------|----------|------|--|--|--|--|--|--|
| C1        | 3.90     | 4.00 |  |  |  |  |  |  |
| C2        | 3.90     | 4.00 |  |  |  |  |  |  |
| E         | 0.50 BSC |      |  |  |  |  |  |  |
| X1        | 0.20     | 0.30 |  |  |  |  |  |  |
| X2        | 2.70     | 2.80 |  |  |  |  |  |  |
| Y1        | 0.65     | 0.75 |  |  |  |  |  |  |
| Y2        | 2.70     | 2.80 |  |  |  |  |  |  |

# 10. Revision History

## 10.1 Revision 1.2

Updated ordering part numbers to revision B.

Added Reset Delay from POR specification.

Added I/O 5 V tolerance to 1. Feature List.

Added information on the bootloader to 3.10 Bootloader.

Added a Debug Typical Connection Diagram to 5. Typical Connection Diagrams.

Added reference to the Reference Manual in 3.1 Introduction.

### 10.2 Revision 1.1

Initial release.

|    | 6.2 EFM8SB2x-QFN24 Pin Definitions |   |  |   |  |   |  |   |  |  |  |  |   |   |   | .32 |
|----|------------------------------------|---|--|---|--|---|--|---|--|--|--|--|---|---|---|-----|
|    | 6.3 EFM8SB2x-QFP32 Pin Definitions |   |  |   |  |   |  |   |  |  |  |  |   |   |   |     |
| 7. | QFN32 Package Specifications.      |   |  |   |  |   |  |   |  |  |  |  |   |   |   | 39  |
|    | 7.1 QFN32 Package Dimensions.      |   |  |   |  |   |  |   |  |  |  |  |   |   |   | .39 |
|    | 7.2 QFN32 PCB Land Pattern         |   |  |   |  |   |  |   |  |  |  |  |   |   |   | .41 |
|    | 7.3 QFN32 Package Marking          |   |  |   |  |   |  |   |  |  |  |  |   |   |   | .42 |
| 8. | QFN24 Package Specifications       |   |  |   |  |   |  |   |  |  |  |  |   |   |   | 43  |
|    | 8.1 QFN24 Package Dimensions.      |   |  |   |  |   |  |   |  |  |  |  |   |   |   | .43 |
|    | 8.2 QFN24 PCB Land Pattern         |   |  |   |  |   |  |   |  |  |  |  |   |   |   | .45 |
|    | 8.3 QFN24 Package Marking          |   |  |   |  |   |  |   |  |  |  |  |   |   |   | .46 |
| 9. | QFP32 Package Specifications.      |   |  |   |  |   |  |   |  |  |  |  |   |   |   | 47  |
|    | 9.1 QFP32 Package Dimensions       |   |  |   |  |   |  |   |  |  |  |  |   |   |   | .47 |
|    | 9.2 QFP32 PCB Land Pattern         |   |  |   |  |   |  |   |  |  |  |  |   |   |   | .49 |
|    | 9.3 QFP32 Package Marking          |   |  |   |  |   |  |   |  |  |  |  |   |   |   | .50 |
| 10 | Revision History                   |   |  | • |  |   |  |   |  |  |  |  |   | • | • | 51  |
|    | 10.1 Revision 1.2                  |   |  |   |  |   |  |   |  |  |  |  |   |   |   | .51 |
|    | 10.2 Revision 1.1                  |   |  |   |  |   |  |   |  |  |  |  |   |   |   | .51 |
| Та | ble of Contents                    | • |  |   |  | • |  | • |  |  |  |  | • | • | • | 52  |