



#### Welcome to E-XFL.COM

#### Understanding Embedded - Microprocessors

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

#### Details

| Product Status                  | Obsolete                                                                 |
|---------------------------------|--------------------------------------------------------------------------|
| Core Processor                  | PowerPC e600                                                             |
| Number of Cores/Bus Width       | 2 Core, 32-Bit                                                           |
| Speed                           | 1.0GHz                                                                   |
| Co-Processors/DSP               | ·                                                                        |
| RAM Controllers                 | DDR, DDR2                                                                |
| Graphics Acceleration           | No                                                                       |
| Display & Interface Controllers | -                                                                        |
| Ethernet                        | 10/100/1000Mbps (4)                                                      |
| SATA                            | -                                                                        |
| USB                             | -                                                                        |
| Voltage - I/O                   | 1.8V, 2.5V, 3.3V                                                         |
| Operating Temperature           | -40°C ~ 105°C (TA)                                                       |
| Security Features               | -                                                                        |
| Package / Case                  | 1023-BBGA, FCBGA                                                         |
| Supplier Device Package         | 1023-FCCBGA (33x33)                                                      |
| Purchase URL                    | https://www.e-xfl.com/product-detail/nxp-semiconductors/mc8641dtvu1000nc |
|                                 |                                                                          |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



Overview



Figure 1. MPC8641 and MPC8641D



**Electrical Characteristics** 

| Characteristic                                                                |                                                                                                                                                                              | Symbol                               | Recommended<br>Value                               | Unit | Notes |
|-------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|----------------------------------------------------|------|-------|
| SerDes Serial I/O Supply                                                      | Port 1                                                                                                                                                                       | XV <sub>DD</sub> _SRDS1              | 1.10 ± 50 mV                                       | V    | 8     |
|                                                                               |                                                                                                                                                                              |                                      | 1.05 ± 50 mV                                       |      | 7     |
| SerDes Serial I/O Supply                                                      | Port 2                                                                                                                                                                       | XV <sub>DD_</sub> SRDS2              | 1.10 ± 50 mV                                       | V    | 8     |
|                                                                               |                                                                                                                                                                              |                                      | 1.05 ± 50 mV                                       |      | 7     |
| SerDes DLL and PLL sup                                                        | ply voltage for Port 1 and Port 2                                                                                                                                            | AV <sub>DD</sub> _SRDS1,             | 1.10 ± 50 mV                                       | V    | 8     |
|                                                                               |                                                                                                                                                                              | AV <sub>DD</sub> _SRDS2              | 1.05 ± 50 mV                                       |      | 7     |
| Platform Supply voltage                                                       |                                                                                                                                                                              | V <sub>DD</sub> _PLAT                | 1.10 ± 50 mV                                       | V    | 8     |
|                                                                               |                                                                                                                                                                              |                                      | 1.05 ± 50 mV                                       |      | 7     |
| Local Bus and Platform Pl                                                     | LL supply voltage                                                                                                                                                            | AV <sub>DD</sub> _LB,                | 1.10 ± 50 mV                                       | V    | 8     |
|                                                                               |                                                                                                                                                                              | AV <sub>DD</sub> _PLAT               | 1.05 ± 50 mV                                       |      | 7     |
| DDR and DDR2 SDRAM                                                            | I/O supply voltages                                                                                                                                                          | D1_GV <sub>DD,</sub>                 | 2.5 V ± 125 mV                                     | V    | 9     |
|                                                                               |                                                                                                                                                                              | D2_GV <sub>DD</sub>                  | 1.8 V ± 90 mV                                      | V    | 9     |
| eTSEC 1 and 2 I/O supply                                                      | / voltage                                                                                                                                                                    | LV <sub>DD</sub>                     | 3.3 V ± 165 mV                                     | V    | 10    |
|                                                                               |                                                                                                                                                                              |                                      | 2.5 V ± 125 mV                                     | V    | 10    |
| eTSEC 3 and 4 I/O supply                                                      | / voltage                                                                                                                                                                    | TV <sub>DD</sub>                     | 3.3 V ± 165 mV                                     | V    | 10    |
|                                                                               |                                                                                                                                                                              |                                      | 2.5 V ± 125 mV                                     | V    | 10    |
| Local Bus, DUART, DMA,<br>Control & Clocking, Debug<br>JTAG and Miscellaneous | Multiprocessor Interrupts, System<br>g, Test, Power management, I <sup>2</sup> C,<br>I/O voltage                                                                             | OV <sub>DD</sub>                     | 3.3 V ± 165 mV                                     | V    | 5     |
| Input voltage                                                                 | DDR and DDR2 SDRAM signals                                                                                                                                                   | D <i>n</i> _MV <sub>IN</sub>         | GND to Dn_GV <sub>DD</sub>                         | V    | 3, 6  |
|                                                                               | DDR and DDR2 SDRAM reference                                                                                                                                                 | Dn_MV <sub>REF</sub>                 | $Dn_GV_{DD}/2 \pm 1\%$                             | V    |       |
|                                                                               | Three-speed Ethernet signals                                                                                                                                                 | LV <sub>IN</sub><br>TV <sub>IN</sub> | GND to LV <sub>DD</sub><br>GND to TV <sub>DD</sub> | V    | 4, 6  |
|                                                                               | DUART, Local Bus, DMA,<br>Multiprocessor Interrupts, System<br>Control & Clocking, Debug, Test,<br>Power management, I <sup>2</sup> C, JTAG<br>and Miscellaneous I/O voltage | OV <sub>IN</sub>                     | GND to OV <sub>DD</sub>                            | V    | 5,6   |

### Table 2. Recommended Operating Conditions (continued)



# 2.1.3 Output Driver Characteristics

Table 3 provides information on the characteristics of the output driver strengths. The values are preliminary estimates.

| Driver Type                                                                                                                               | Programmable<br>Output Impedance<br>(Ω) | Supply<br>Voltage                    | Notes   |
|-------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|--------------------------------------|---------|
| DDR1 signal                                                                                                                               | 18<br>36 (half strength mode)           | D <i>n</i> _GV <sub>DD</sub> = 2.5 V | 4, 9    |
| DDR2 signal                                                                                                                               | 18<br>36 (half strength mode)           | D <i>n</i> _GV <sub>DD</sub> = 1.8 V | 1, 5, 9 |
| Local Bus signals                                                                                                                         | 45<br>25                                | OV <sub>DD</sub> = 3.3 V             | 2, 6    |
| eTSEC/10/100 signals                                                                                                                      | 45                                      | $T/LV_{DD} = 3.3 V$                  | 6       |
|                                                                                                                                           | 30                                      | $T/LV_{DD} = 2.5 V$                  | 6       |
| DUART, DMA, Multiprocessor Interrupts, System<br>Control & Clocking, Debug, Test, Power management,<br>JTAG and Miscellaneous I/O voltage | 45                                      | OV <sub>DD</sub> = 3.3 V             | 6       |
| I <sup>2</sup> C                                                                                                                          | 150                                     | OV <sub>DD</sub> = 3.3 V             | 7       |
| SRIO, PCI Express                                                                                                                         | 100                                     | SV <sub>DD</sub> = 1.1/1.05 V        | 3, 8    |

### Table 3. Output Drive Capability

Notes:

- 1. See the DDR Control Driver registers in the MPC8641D reference manual for more information.
- 2. Only the following local bus signals have programmable drive strengths: LALE, LAD[0:31], LDP[0:3], LA[27:31], LCKE, LCS[1:2], LWE[0:3], LGPL1, LGPL2, LGPL3, LGPL4, LGPL5, LCLK[0:2]. The other local bus signals have a fixed drive strength of 45 Ω. See the POR Impedance Control register in the MPC8641D reference manual for more information about local bus signals and their drive strength programmability.
- 3. See Section 17, "Signal Listings," for details on resistor requirements for the calibration of SD*n*\_IMP\_CAL\_TX and SD*n*\_IMP\_CAL\_RX transmit and receive signals.
- 4. Stub Series Terminated Logic (SSTL-25) type pins.
- 5. Stub Series Terminated Logic (SSTL-18) type pins.
- 6. Low Voltage Transistor-Transistor Logic (LVTTL) type pins.
- 7. Open Drain type pins.
- 8. Low Voltage Differential Signaling (LVDS) type pins.
- 9. The drive strength of the DDR interface in half strength mode is at  $T_i = 105C$  and at  $Dn_GV_{DD}$  (min).

# 2.2 Power Up/Down Sequence

The MPC8641 requires its power rails to be applied in a specific sequence in order to ensure proper device operation.

### NOTE

The recommended maximum ramp up time for power supplies is 20 milliseconds.

The chronological order of power up is as follows:

1. All power rails other than DDR I/O ( $Dn_GV_{DD}$ , and  $Dn_MV_{REF}$ ).



2

2

2

4

5

0.08

0.70

0.66

0.10

0.45

12.00

9.80

7.70

0.0125

The maximum power dissipation for individual power supplies of the MPC8641D is shown in Table 5.

#### **Supply Voltage** Power **Component Description** Notes (Volts) (Watts) Per Core voltage Supply V<sub>DD</sub>\_Core0/V<sub>DD</sub>\_Core1 = 1.1 V @ 1500 MHz 21.00 Per Core PLL voltage supply AV<sub>DD</sub>\_Core0/AV<sub>DD</sub>\_Core1 = 1.1 V @ 1500 MHz 0.0125 Per Core voltage Supply V<sub>DD</sub>\_Core0/V<sub>DD</sub>\_Core1 = 1.05 V @ 1333 MHz 17.00 AV<sub>DD</sub>\_Core0/AV<sub>DD</sub>\_Core1 = 1.05 V @ 1333 MHz Per Core PLL voltage supply 0.0125 Per Core voltage Supply V<sub>DD</sub>\_Core0/V<sub>DD</sub>\_Core1 = 0.95 V @ 1000 MHz 11.50 5 AV<sub>DD</sub>\_Core0/AV<sub>DD</sub>\_Core1 = 0.95 V @ 1000 MHz Per Core PLL voltage supply 0.0125 5 DDR Controller I/O voltage supply Dn\_GV<sub>DD</sub> = 2.5 V @ 400 MHz 0.80 2 Dn\_GV<sub>DD</sub> = 1.8 V @ 533 MHz 2 0.68 Dn\_GV<sub>DD</sub> = 1.8 V @ 600 MHz 0.77 2 $L/TV_{DD} = 3.3 V$ 16-bit FIFO @ 200 MHz 2, 3 0.11

 $L/TV_{DD} = 3.3 V$ 

 $SV_{DD} = 1.1 V$ 

 $XV_{DD}$ SRDSn = 1.1 V

 $AV_{DD}$ SRDS1/ $AV_{DD}$ SRDS2 = 1.1 V

OV<sub>DD</sub> = 3.3 V

V<sub>DD</sub>\_PLAT = 1.1 V @ 600 MHz

V<sub>DD</sub>\_PLAT = 1.05 Vn @ 500 MHz

V<sub>DD</sub>\_PLAT = 1.05 Vn @ 400 MHz

 $AV_{DD}$  PLAT,  $AV_{DD}$  LB = 1.1 V

### Table 5. MPC8641D Individual Supply Maximum Power Dissipation <sup>1</sup>

Platform source Supply Platform source Supply Platform, Local Bus PLL voltage Supply

eTsec 1&2/3&4 Voltage Supply non-FIFO eTsec*n* Voltage Supply

x8 SerDes transceiver Supply

x8 SerDes I/O Supply

SerDes PLL voltage supply Port 1 or 2

Platform I/O Supply

Platform source Supply

### Notes:

1. This is a maximum power supply number which is provided for power supply and board design information. The numbers are based on 100% bus utilization for each component. The components listed are not expected to have 100% bus usage simultaneously for all components. Actual numbers may vary based on activity.

2. Number is based on a per port/interface value.

3. This is based on one eTSEC port used. Since 16-bit FIFO mode involves two ports, the number will need to be multiplied by two for the total. The other eTSEC protocols dissipate less than this number per port. Note that the power needs to be multiplied by the number of ports used for the protocol for the total eTSEC port power dissipation.

4. This includes Local Bus, DUART, I<sup>2</sup>C, DMA, Multiprocessor Interrupts, System Control & Clocking, Debug, Test, Power management, JTAG and Miscellaneous I/O voltage.

5. These power numbers are for Part Number MC8641xxx1000NX only.  $V_{DD}$ \_Coren = 0.95 V and  $V_{DD}$ \_PLAT = 1.05 V.



### Table 24. GMII, MII, RMII, TBI and FIFO DC Electrical Characteristics (continued)

| Parameter                                    | Symbol          | Min  | Мах | Unit | Notes |
|----------------------------------------------|-----------------|------|-----|------|-------|
| Input low current<br>(V <sub>IN</sub> = GND) | Ι <sub>ΙL</sub> | -600 | _   | μA   | 3     |

Notes:

<sup>1</sup> LV<sub>DD</sub> supports eTSECs 1 and 2.

<sup>2</sup> TV<sub>DD</sub> supports eTSECs 3 and 4.

<sup>3</sup> The symbol  $V_{IN}$ , in this case, represents the LV<sub>IN</sub> and TV<sub>IN</sub> symbols referenced in Table 1 and Table 2.

### Table 25. GMII, RGMII, RTBI, TBI and FIFO DC Electrical Characteristics

| Parameters                                                         | Symbol                             | Min   | Мах   | Unit | Notes  |
|--------------------------------------------------------------------|------------------------------------|-------|-------|------|--------|
| Supply voltage 2.5 V                                               | LV <sub>DD</sub> /TV <sub>DD</sub> | 2.375 | 2.625 | V    | 1,2    |
| Output high voltage $(LV_{DD}/TV_{DD} = Min, I_{OH} = -1.0 mA)$    | V <sub>OH</sub>                    | 2.00  | _     | V    | _      |
| Output low voltage<br>( $LV_{DD}/TV_{DD} = Min, I_{OL} = 1.0 mA$ ) | V <sub>OL</sub>                    | —     | 0.40  | V    | —      |
| Input high voltage                                                 | V <sub>IH</sub>                    | 1.70  | —     | V    | —      |
| Input low voltage                                                  | V <sub>IL</sub>                    | —     | 0.90  | V    | —      |
| Input high current $(V_{IN} = LV_{DD}, V_{IN} = TV_{DD})$          | IIH                                | —     | 10    | μA   | 1, 2,3 |
| Input low current<br>(V <sub>IN</sub> = GND)                       | I <sub>IL</sub>                    | -15   | —     | μA   | 3      |

Note:

 $^1\,$  LV\_{DD} supports eTSECs 1 and 2.

<sup>2</sup> TV<sub>DD</sub> supports eTSECs 3 and 4.

<sup>3</sup> Note that the symbol V<sub>IN</sub>, in this case, represents the LV<sub>IN</sub> and TV<sub>IN</sub> symbols referenced in Table 1 and Table 2.

# 8.2 FIFO, GMII, MII, TBI, RGMII, RMII, and RTBI AC Timing Specifications

The AC timing specifications for FIFO, GMII, MII, TBI, RGMII, RMII and RTBI are presented in this section.

### 8.2.1 FIFO AC Specifications

The basis for the AC specifications for the eTSEC's FIFO modes is the double data rate RGMII and RTBI specifications, since they have similar performance and are described in a source-synchronous fashion like FIFO modes. However, the FIFO interface provides deliberate skew between the transmitted data and source clock in GMII fashion.

When the eTSEC is configured for FIFO modes, all clocks are supplied from external sources to the relevant eTSEC interface. That is, the transmit clock must be applied to the eTSEC*n*'s TSEC*n*\_TX\_CLK, while the receive clock must be applied to pin TSEC*n*\_RX\_CLK. The eTSEC internally uses the transmit



clock to synchronously generate transmit data and outputs an echoed copy of the transmit clock back out onto the TSEC $n_GTX_CLK$  pin (while transmit data appears on TSEC $n_TXD[7:0]$ , for example). It is intended that external receivers capture eTSEC transmit data using the clock on TSEC $n_GTX_CLK$  as a source-synchronous timing reference. Typically, the clock edge that launched the data can be used, since the clock is delayed by the eTSEC to allow acceptable set-up margin at the receiver. Note that there is relationship between the maximum FIFO speed and the platform speed. For more information see Section 18.4.2, "Platform to FIFO Restrictions."

### NOTE

The phase between the output clocks TSEC1\_GTX\_CLK and TSEC2\_GTX\_CLK (ports 1 and 2) is no more than 100 ps. The phase between the output clocks TSEC3\_GTX\_CLK and TSEC4\_GTX\_CLK (ports 3 and 4) is no more than 100 ps.

A summary of the FIFO AC specifications appears in Table 26 and Table 27.

### Table 26. FIFO Mode Transmit AC Timing Specification

At recommended operating conditions with L/TV<sub>DD</sub> of 3.3 V  $\pm$  5% and 2.5 V  $\pm$  5%.

| Parameter/Condition                                    | Symbol                              | Min | Тур | Max  | Unit |
|--------------------------------------------------------|-------------------------------------|-----|-----|------|------|
| TX_CLK, GTX_CLK clock period (GMII mode)               | t <sub>FIT</sub>                    | 7.0 | 8.0 | 100  | ns   |
| TX_CLK, GTX_CLK clock period (Encoded mode)            | t <sub>FIT</sub>                    | 5.3 | 8.0 | 100  | ns   |
| TX_CLK, GTX_CLK duty cycle                             | t <sub>FITH/</sub> t <sub>FIT</sub> | 45  | 50  | 55   | %    |
| TX_CLK, GTX_CLK peak-to-peak jitter                    | t <sub>FITJ</sub>                   | —   | —   | 250  | ps   |
| Rise time TX_CLK (20%–80%)                             | t <sub>FITR</sub>                   | —   | —   | 0.75 | ns   |
| Fall time TX_CLK (80%–20%)                             | t <sub>FITF</sub>                   | —   | —   | 0.75 | ns   |
| FIFO data TXD[7:0], TX_ER, TX_EN setup time to GTX_CLK | t <sub>FITDV</sub>                  | 2.0 | —   |      | ns   |
| GTX_CLK to FIFO data TXD[7:0], TX_ER, TX_EN hold time  | t <sub>FITDX</sub>                  | 0.5 |     | 3.0  | ns   |

### Table 27. FIFO Mode Receive AC Timing Specification

At recommended operating conditions with L/TV\_DD of 3.3 V  $\pm$  5% and 2.5 V  $\pm$  5%.

| Parameter/Condition                         | Symbol                              | Min | Тур | Мах  | Unit |
|---------------------------------------------|-------------------------------------|-----|-----|------|------|
| RX_CLK clock period (GMII mode)             | t <sub>FIR</sub> 1                  | 7.0 | 8.0 | 100  | ns   |
| RX_CLK clock period (Encoded mode)          | t <sub>FIR</sub> <sup>1</sup>       | 5.3 | 8.0 | 100  | ns   |
| RX_CLK duty cycle                           | t <sub>FIRH</sub> /t <sub>FIR</sub> | 45  | 50  | 55   | %    |
| RX_CLK peak-to-peak jitter                  | t <sub>FIRJ</sub>                   | —   | —   | 250  | ps   |
| Rise time RX_CLK (20%–80%)                  | t <sub>FIRR</sub>                   | —   | —   | 0.75 | ns   |
| Fall time RX_CLK (80%–20%)                  | t <sub>FIRF</sub>                   | —   | —   | 0.75 | ns   |
| RXD[7:0], RX_DV, RX_ER setup time to RX_CLK | t <sub>FIRDV</sub>                  | 1.5 | —   | _    | ns   |
| RXD[7:0], RX_DV, RX_ER hold time to RX_CLK  | t <sub>FIRDX</sub>                  | 0.5 | —   | _    | ns   |

±100 ppm tolerance on RX\_CLK frequency

### MPC8641 and MPC8641D Integrated Host Processor Hardware Specifications, Rev. 3

1





Timing diagrams for FIFO appear in Figure 8 and Figure 9.

Figure 9. FIFO Receive AC Timing Diagram

# 8.2.2 GMII AC Timing Specifications

This section describes the GMII transmit and receive AC timing specifications.

### 8.2.2.1 GMII Transmit AC Timing Specifications

Table 28 provides the GMII transmit AC timing specifications.

### Table 28. GMII Transmit AC Timing Specifications

At recommended operating conditions with L/TV\_DD of 3.3 V  $\pm$  5% and 2.5 V  $\pm$  5%.

| Parameter/Condition                               | Symbol <sup>1</sup> | Min | Тур | Max | Unit |
|---------------------------------------------------|---------------------|-----|-----|-----|------|
| GMII data TXD[7:0], TX_ER, TX_EN setup time       | t <sub>GTKHDV</sub> | 2.5 | —   | —   | ns   |
| GTX_CLK to GMII data TXD[7:0], TX_ER, TX_EN delay | t <sub>GTKHDX</sub> | 0.5 | —   | 5.0 | ns   |
| GTX_CLK data clock rise time (20%-80%)            | t <sub>GTXR</sub> 2 | _   | _   | 1.0 | ns   |



### 8.2.7 RMII AC Timing Specifications

This section describes the RMII transmit and receive AC timing specifications.

### 8.2.7.1 RMII Transmit AC Timing Specifications

The RMII transmit AC timing specifications are in Table 36.

### Table 36. RMII Transmit AC Timing Specifications

At recommended operating conditions with L/TV<sub>DD</sub> of 3.3 V  $\pm$  5%.

| Parameter/Condition                        | Symbol <sup>1</sup>                 | Min | Тур  | Мах  | Unit |
|--------------------------------------------|-------------------------------------|-----|------|------|------|
| REF_CLK clock period                       | t <sub>RMT</sub>                    | —   | 20.0 | —    | ns   |
| REF_CLK duty cycle                         | t <sub>RMTH</sub> /t <sub>RMT</sub> | 35  | 50   | 65   | %    |
| REF_CLK peak-to-peak jitter                | t <sub>RMTJ</sub>                   | —   | _    | 250  | ps   |
| Rise time REF_CLK (20%-80%)                | t <sub>RMTR</sub>                   | 1.0 | _    | 2.0  | ns   |
| Fall time REF_CLK (80%–20%)                | t <sub>RMTF</sub>                   | 1.0 | _    | 2.0  | ns   |
| REF_CLK to RMII data TXD[1:0], TX_EN delay | t <sub>RMTDX</sub>                  | 1.0 | _    | 10.0 | ns   |

### Note:

1. The symbols used for timing specifications herein follow the pattern of t<sub>(first two letters of functional block)(signal)(state) (reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>MTKHDX</sub> symbolizes MII transmit timing (MT) for the time t<sub>MTX</sub> clock reference (K) going high (H) until data outputs (D) are invalid (X). Note that, in general, the clock reference symbol representation is based on two to three letters representing the clock of a particular functional. For example, the subscript of t<sub>MTX</sub> represents the MII(M) transmit (TX) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).</sub>

Figure 20 shows the RMII transmit AC timing diagram.



Figure 20. RMII Transmit AC Timing Diagram



# 8.2.7.2 RMII Receive AC Timing Specifications

### Table 37. RMII Receive AC Timing Specifications

At recommended operating conditions with L/TV\_DD of 3.3 V  $\pm$  5%.

| Parameter/Condition                                       | Symbol <sup>1</sup>                 | Min  | Тур  | Мах  | Unit |
|-----------------------------------------------------------|-------------------------------------|------|------|------|------|
| REF_CLK clock period                                      | t <sub>RMR</sub>                    | 15.0 | 20.0 | 25.0 | ns   |
| REF_CLK duty cycle                                        | t <sub>RMRH</sub> /t <sub>RMR</sub> | 35   | 50   | 65   | %    |
| REF_CLK peak-to-peak jitter                               | t <sub>RMRJ</sub>                   | —    | _    | 250  | ps   |
| Rise time REF_CLK (20%–80%)                               | t <sub>RMRR</sub>                   | 1.0  | _    | 2.0  | ns   |
| Fall time REF_CLK (80%–20%)                               | t <sub>RMRF</sub>                   | 1.0  | —    | 2.0  | ns   |
| RXD[1:0], CRS_DV, RX_ER setup time to REF_CLK rising edge | t <sub>RMRDV</sub>                  | 4.0  | _    | _    | ns   |
| RXD[1:0], CRS_DV, RX_ER hold time to REF_CLK rising edge  | t <sub>RMRDX</sub>                  | 2.0  | _    | _    | ns   |

### Note:

1. The symbols used for timing specifications herein follow the pattern of t<sub>(first two letters of functional block)(signal)(state) (reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>MRDVKH</sub> symbolizes MII receive timing (MR) with respect to the time data input signals (D) reach the valid state (V) relative to the t<sub>MRX</sub> clock reference (K) going to the high (H) state or setup time. Also, t<sub>MRDXKL</sub> symbolizes MII receive timing (GR) with respect to the time data input signals (D) went invalid (X) relative to the t<sub>MRX</sub> clock reference (K) going to the low (L) state or hold time. Note that, in general, the clock reference symbol representation is based on three letters representing the clock of a particular functional. For example, the subscript of t<sub>MRX</sub> represents the MII (M) receive (RX) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).</sub>

Figure 21 provides the AC test load for eTSEC.



Figure 21. eTSEC AC Test Load

Figure 22 shows the RMII receive AC timing diagram.



Figure 22. RMII Receive AC Timing Diagram



# 10 Local Bus

This section describes the DC and AC electrical specifications for the local bus interface of the MPC8641.

# **10.1 Local Bus DC Electrical Characteristics**

Table 40 provides the DC electrical characteristics for the local bus interface operating at  $OV_{DD} = 3.3 \text{ V}$  DC.

| Parameter                                                                      | Symbol          | Min                    | Мах                    | Unit |
|--------------------------------------------------------------------------------|-----------------|------------------------|------------------------|------|
| High-level input voltage                                                       | V <sub>IH</sub> | 2                      | OV <sub>DD</sub> + 0.3 | V    |
| Low-level input voltage                                                        | V <sub>IL</sub> | -0.3                   | 0.8                    | V    |
| Input current $(V_{IN}^{1} = 0 V \text{ or } V_{IN} = OV_{DD})$                | I <sub>IN</sub> | _                      | ±5                     | μA   |
| High-level output voltage<br>(OV <sub>DD</sub> = min, I <sub>OH</sub> = -2 mA) | V <sub>OH</sub> | OV <sub>DD</sub> – 0.2 | _                      | V    |
| Low-level output voltage<br>(OV <sub>DD</sub> = min, I <sub>OL</sub> = 2 mA)   | V <sub>OL</sub> | —                      | 0.2                    | V    |

Table 40. Local Bus DC Electrical Characteristics (3.3 V DC)

### Note:

1. Note that the symbol  $V_{IN}$ , in this case, represents the  $OV_{IN}$  symbol referenced in Table 1 and Table 2.

# **10.2 Local Bus AC Electrical Specifications**

Table 41 describes the timing parameters of the local bus interface at  $OV_{DD} = 3.3$  V with PLL enabled. For information about the frequency range of local bus see Section 18.1, "Clock Ranges."

| Parameter                                                             | Symbol <sup>1</sup>                 | Min | Max | Unit | Notes |
|-----------------------------------------------------------------------|-------------------------------------|-----|-----|------|-------|
| Local bus cycle time                                                  | t <sub>LBK</sub>                    | 7.5 | —   | ns   | 2     |
| Local Bus Duty Cycle                                                  | t <sub>LBKH</sub> /t <sub>LBK</sub> | 45  | 55  | %    | —     |
| LCLK[n] skew to LCLK[m] or LSYNC_OUT                                  | t <sub>LBKSKEW</sub>                | —   | 150 | ps   | 7, 8  |
| Input setup to local bus clock (except LGTA/LUPWAIT)                  | t <sub>LBIVKH1</sub>                | 1.8 | —   | ns   | 3, 4  |
| LGTA/LUPWAIT input setup to local bus clock                           | t <sub>LBIVKH2</sub>                | 1.7 | —   | ns   | 3, 4  |
| Input hold from local bus clock (except LGTA/LUPWAIT)                 | t <sub>LBIXKH1</sub>                | 1.0 | —   | ns   | 3, 4  |
| LGTA/LUPWAIT input hold from local bus clock                          | t <sub>LBIXKH2</sub>                | 1.0 | —   | ns   | 3, 4  |
| LALE output transition to LAD/LDP output transition (LATCH hold time) | t <sub>LBOTOT</sub>                 | 1.5 | —   | ns   | 6     |
| Local bus clock to output valid (except LAD/LDP and LALE)             | t <sub>LBKHOV1</sub>                | —   | 2.0 | ns   | —     |
| Local bus clock to data valid for LAD/LDP                             | t <sub>LBKHOV2</sub>                | —   | 2.2 | ns   | —     |
| Local bus clock to address valid for LAD                              | t <sub>LBKHOV3</sub>                |     | 2.3 | ns   | _     |

Table 41. Local Bus Timing Parameters (OV<sub>DD</sub> = 3.3 V)m - PLL Enabled



### Table 45. I<sup>2</sup>C DC Electrical Characteristics (continued)

At recommended operating conditions with  $OV_{DD}$  of 3.3 V ± 5%.

| Parameter                    | Symbol | Min | Max | Unit | Notes |
|------------------------------|--------|-----|-----|------|-------|
| Capacitance for each I/O pin | CI     | _   | 10  | pF   |       |

### Notes:

1. Output voltage (open drain or open collector) condition = 3 mA sink current.

2. Refer to the MPC8641 Integrated Host Processor Reference Manual for information on the digital filter used.

3. I/O pins will obstruct the SDA and SCL lines if  $\ensuremath{\mathsf{OV}_{\mathsf{DD}}}$  is switched off.

# 12.2 I<sup>2</sup>C AC Electrical Specifications

Table 46 provides the AC timing parameters for the  $I^2C$  interfaces.

### Table 46. I<sup>2</sup>C AC Electrical Specifications

All values refer to  $V_{IH}$  (min) and  $V_{IL}$  (max) levels (see Table 45).

| Parameter                                                                                    | Symbol <sup>1</sup>   | Min                                  | Мах              | Unit |
|----------------------------------------------------------------------------------------------|-----------------------|--------------------------------------|------------------|------|
| SCL clock frequency                                                                          | f <sub>I2C</sub>      | 0                                    | 400              | kHz  |
| Low period of the SCL clock                                                                  | t <sub>I2CL</sub> 4   | 1.3                                  | —                | μS   |
| High period of the SCL clock                                                                 | t <sub>I2CH</sub> 4   | 0.6                                  | —                | μS   |
| Setup time for a repeated START condition                                                    | t <sub>I2SVKH</sub> 4 | 0.6                                  | —                | μS   |
| Hold time (repeated) START condition (after this period, the first clock pulse is generated) | t <sub>I2SXKL</sub> 4 | 0.6                                  | —                | μS   |
| Data setup time                                                                              | t <sub>I2DVKH</sub> 4 | 100                                  | _                | ns   |
| Data input hold time:<br>CBUS compatible masters<br>I <sup>2</sup> C bus devices             | t <sub>i2DXKL</sub>   | 0 <sup>2</sup>                       | _                | μs   |
| Rise time of both SDA and SCL signals                                                        | t <sub>I2CR</sub>     | 20 + 0.1 C <sub>B</sub> <sup>5</sup> | 300              | ns   |
| Fall time of both SDA and SCL signals                                                        | t <sub>I2CF</sub>     | 20 + 0.1 C <sub>b</sub> <sup>5</sup> | 300              | ns   |
| Data output delay time                                                                       | t <sub>I2OVKL</sub>   | —                                    | 0.9 <sup>3</sup> | μS   |
| Set-up time for STOP condition                                                               | <sup>t</sup> I2PVKH   | 0.6                                  | —                | μS   |
| Bus free time between a STOP and START condition                                             | t <sub>I2KHDX</sub>   | 1.3                                  | —                | μS   |
| Noise margin at the LOW level for each connected device (including hysteresis)               | V <sub>NL</sub>       | $0.1 \times OV_{DD}$                 | _                | V    |



| Symbol                                      | Parameter                                                                      | Min | Nom | Max | Units | Comments                                                                                                                                                                                                                          |
|---------------------------------------------|--------------------------------------------------------------------------------|-----|-----|-----|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| T <sub>RX-IDLE-DET-DIFF-</sub><br>ENTERTIME | Unexpected<br>Electrical Idle<br>Enter Detect<br>Threshold<br>Integration Time |     |     | 10  | ms    | An unexpected Electrical Idle ( $V_{RX-DIFFp-p} < V_{RX-IDLE-DET-DIFFp-p}$ ) must be recognized no longer than $T_{RX-IDLE-DET-DIFF-ENTERING}$ to signal an unexpected idle condition.                                            |
| L <sub>TX-SKEW</sub>                        | Total Skew                                                                     |     |     | 20  | ns    | Skew across all lanes on a Link. This includes<br>variation in the length of SKP ordered set (for<br>example, COM and one to five Symbols) at<br>the RX as well as any delay differences<br>arising from the interconnect itself. |

#### Notes:

- 1. No test load is necessarily associated with this value.
- 2. Specified at the measurement point and measured over any 250 consecutive UIs. The test load in Figure 52 should be used as the RX device when taking measurements (also refer to the Receiver compliance eye diagram shown in Figure 51). If the clocks to the RX and TX are not derived from the same reference clock, the TX UI recovered from 3500 consecutive UI must be used as a reference for the eye diagram.
- 3. A T<sub>RX-EYE</sub> = 0.40 UI provides for a total sum of 0.60 UI deterministic and random jitter budget for the Transmitter and interconnect collected any 250 consecutive UIs. The T<sub>RX-EYE-MEDIAN-to-MAX-JITTER</sub> specification ensures a jitter distribution in which the median and the maximum deviation from the median is less than half of the total. UI jitter budget collected over any 250 consecutive TX UIs. It should be noted that the median is not the same as the mean. The jitter median describes the point in time where the number of jitter points on either side is approximately equal as opposed to the averaged time value. If the clocks to the RX and TX are not derived from the same reference clock, the TX UI recovered from 3500 consecutive UI must be used as the reference for the eye diagram.
- 4. The Receiver input impedance shall result in a differential return loss greater than or equal to 15 dB with the D+ line biased to 300 mV and the D- line biased to -300 mV and a common mode return loss greater than or equal to 6 dB (no bias required) over a frequency range of 50 MHz to 1.25 GHz. This input impedance requirement applies to all valid input levels. The reference impedance for return loss measurements for is 50 Ω to ground for both the D+ and D- line (that is, as measured by a Vector Network Analyzer with 50 ohm probes see Figure 52). Note: that the series capacitors C<sub>TX</sub> is optional for the return loss measurement.
- 5. Impedance during all LTSSM states. When transitioning from a Fundamental Reset to Detect (the initial state of the LTSSM) there is a 5 ms transition time before Receiver termination values must be met on all un-configured Lanes of a Port.
- 6. The RX DC Common Mode Impedance that exists when no power is present or Fundamental Reset is asserted. This helps ensure that the Receiver Detect circuit will not falsely assume a Receiver is powered on when it is not. This term must be measured at 300 mV above the RX ground.
- 7. It is recommended that the recovered TX UI is calculated using all edges in the 3500 consecutive UI interval with a fit algorithm using a minimization merit function. Least squares and median deviation fits have worked well with experimental and simulated data.

# 14.5 Receiver Compliance Eye Diagrams

The RX eye diagram in Figure 51 is specified using the passive compliance/test measurement load (see Figure 52) in place of any real PCI Express RX component.

Note: In general, the minimum Receiver eye diagram measured with the compliance/test measurement load (see Figure 52) will be larger than the minimum Receiver eye diagram measured over a range of systems at the input Receiver of any real PCI Express component. The degraded eye diagram at the input Receiver is due to traces internal to the package as well as silicon parasitic characteristics which cause the real PCI Express component to vary in impedance from the compliance/test measurement load. The input Receiver eye diagram is implementation specific and is not specified. RX component designer should



| Transmitter Type        | V <sub>DIFF</sub> min<br>(mV) | V <sub>DIFF</sub> max<br>(mV) | A (UI) | B (UI) |
|-------------------------|-------------------------------|-------------------------------|--------|--------|
| 1.25 GBaud short range  | 250                           | 500                           | 0.175  | 0.39   |
| 1.25 GBaud long range   | 400                           | 800                           | 0.175  | 0.39   |
| 2.5 GBaud short range   | 250                           | 500                           | 0.175  | 0.39   |
| 2.5 GBaud long range    | 400                           | 800                           | 0.175  | 0.39   |
| 3.125 GBaud short range | 250                           | 500                           | 0.175  | 0.39   |
| 3.125 GBaud long range  | 400                           | 800                           | 0.175  | 0.39   |

Table 58. Transmitter Differential Output Eye Diagram Parameters

# 15.7 Receiver Specifications

LP-Serial receiver electrical and timing specifications are stated in the text and tables of this section.

Receiver input impedance shall result in a differential return loss better that 10 dB and a common mode return loss better than 6 dB from 100 MHz to (0.8)\*(Baud Frequency). This includes contributions from on-chip circuitry, the chip package and any off-chip components related to the receiver. AC coupling components are included in this requirement. The reference impedance for return loss measurements is 100 Ohm resistive for differential return loss and 25 Ohm resistive for common mode.

| Characteristic                                     | Symbol          | Range |                   | Unit   | Notos                                                              |  |
|----------------------------------------------------|-----------------|-------|-------------------|--------|--------------------------------------------------------------------|--|
| Characteristic                                     |                 | Min   | Мах               | Unit   |                                                                    |  |
| Differential Input Voltage                         | V <sub>IN</sub> | 200   | 1600              | mV p-p | Measured at receiver                                               |  |
| Deterministic Jitter Tolerance                     | J <sub>D</sub>  | 0.37  | —                 | UI p-p | Measured at receiver                                               |  |
| Combined Deterministic and Random Jitter Tolerance | J <sub>DR</sub> | 0.55  | _                 | UI p-p | Measured at receiver                                               |  |
| Total Jitter Tolerance <sup>1</sup>                | J <sub>T</sub>  | 0.65  | —                 | UI p-p | Measured at receiver                                               |  |
| Multiple Input Skew                                | S <sub>MI</sub> | —     | 24                | ns     | Skew at the receiver input<br>between lanes of a multilane<br>link |  |
| Bit Error Rate                                     | BER             | —     | 10 <sup>-12</sup> | —      | —                                                                  |  |
| Unit Interval                                      | UI              | 800   | 800               | ps     | +/- 100 ppm                                                        |  |

Table 59. Receiver AC Timing Specifications—1.25 GBaud

### Note:

1. Total jitter is composed of three components, deterministic jitter, random jitter and single frequency sinusoidal jitter. The sinusoidal jitter may have any amplitude and frequency in the unshaded region of Figure 55. The sinusoidal jitter component is included to ensure margin for low frequency jitter, wander, noise, crosstalk and other variable system effects.







# 15.8 Receiver Eye Diagrams

For each baud rate at which an LP-Serial receiver is specified to operate, the receiver shall meet the corresponding Bit Error Rate specification (Table 59, Table 60, Table 61) when the eye pattern of the receiver test signal (exclusive of sinusoidal jitter) falls entirely within the unshaded portion of the Receiver Input Compliance Mask shown in Figure 56 with the parameters specified in Table . The eye pattern of the receiver test signal is measured at the input pins of the receiving device with the device replaced with a  $100 \Omega + -5\%$  differential resistive load.



Continuous Jitter Test Pattern (CJPAT) defined in Annex 48A of IEEE 802.3ae. All lanes of the LP-Serial link shall be active in both the transmit and receive directions, and opposite ends of the links shall use asynchronous clocks. Four lane implementations shall use CJPAT as defined in Annex 48A. Single lane implementations shall use the CJPAT sequence specified in Annex 48A for transmission on lane 0. The amount of data represented in the eye shall be adequate to ensure that the bit error ratio is less than  $10^{-12}$ . The eye pattern shall be measured with AC coupling and the compliance template centered at 0 Volts differential. The left and right edges of the template shall be aligned with the mean zero crossing points of the measured data eye. The load for this test shall be  $100 \Omega$  resistive +/- 5% differential to 2.5 GHz.

### 15.9.2 Jitter Test Measurements

For the purpose of jitter measurement, the effects of a single-pole high pass filter with a 3 dB point at (Baud Frequency)/1667 is applied to the jitter. The data pattern for jitter measurements is the Continuous Jitter Test Pattern (CJPAT) pattern defined in Annex 48A of IEEE 802.3ae. All lanes of the LP-Serial link shall be active in both the transmit and receive directions, and opposite ends of the links shall use asynchronous clocks. Four lane implementations shall use CJPAT as defined in Annex 48A. Single lane implementations shall use the CJPAT sequence specified in Annex 48A for transmission on lane 0. Jitter shall be measured with AC coupling and at 0 Volts differential. Jitter measurement for the transmitter (or for calibration of a jitter tolerance setup) shall be performed with a test procedure resulting in a BER curve such as that described in Annex 48B of IEEE 802.3ae.

# 15.9.3 Transmit Jitter

Transmit jitter is measured at the driver output when terminated into a load of 100  $\Omega$  resistive +/- 5% differential to 2.5 GHz.

# 15.9.4 Jitter Tolerance

Jitter tolerance is measured at the receiver using a jitter tolerance test signal. This signal is obtained by first producing the sum of deterministic and random jitter defined in Section 8.6 and then adjusting the signal amplitude until the data eye contacts the 6 points of the minimum eye opening of the receive template shown in Figure 8-4 and Table 8-11. Note that for this to occur, the test signal must have vertical waveform symmetry about the average value and have horizontal symmetry (including jitter) about the mean zero crossing. Eye template measurement requirements are as defined above. Random jitter is calibrated using a high pass filter with a low frequency corner at 20 MHz and a 20 dB/decade roll-off below this. The required sinusoidal jitter specified in Section 8.6 is then added to the signal and the test load is replaced by the receiver being tested.



| Name <sup>1</sup>           | Package Pin Number                                                                                                                                                  | Pin Type                                                                                                                                                                                                | Power Supply                                       | Notes             |
|-----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|-------------------|
| SENSEV <sub>SS</sub> _Core0 | P14                                                                                                                                                                 | Core0 GND sensing pin                                                                                                                                                                                   | _                                                  | 31                |
| SENSEV <sub>SS</sub> _Core1 | V20                                                                                                                                                                 | Core1 GND sensing pin                                                                                                                                                                                   | _                                                  | 12, 31, <i>S3</i> |
| SENSEV <sub>DD</sub> PLAT   | N18                                                                                                                                                                 | V <sub>DD</sub> _PLAT<br>sensing pin                                                                                                                                                                    | _                                                  | 28                |
| SENSEV <sub>SS</sub> _PLAT  | P18                                                                                                                                                                 | Platform GND sensing pin                                                                                                                                                                                | —                                                  | 29                |
| D1_GV <sub>DD</sub>         | B11, B14, D10, D13, F9, F12, H8, H11,<br>H14, K10, K13, L8, P8, R6, U8, V6, W10,<br>Y8, AA6, AB10, AC8, AD12, AE10, AF8,<br>AG12, AH10, AJ8, AJ14, AK12, AL10, AL16 | SDRAM 1 I/O<br>supply                                                                                                                                                                                   | D1_GV <sub>DD</sub><br>2.5 - DDR<br>1.8 DDR2       | _                 |
| D2_GV <sub>DD</sub>         | B2, B5, B8, D4, D7, E2, F6, G4, H2, J6, K4,<br>L2, M6, N4, P2, T4, U2, W4, Y2, AB4, AC2,<br>AD6, AE4, AF2, AG6, AH4, AJ2, AK6, AL4,<br>AM2                          | SDRAM 2 I/O<br>supply                                                                                                                                                                                   | D2_GV <sub>DD</sub><br>2.5 V - DDR<br>1.8 V - DDR2 |                   |
| OV <sub>DD</sub>            | B22, B25, B28, D17, D24, D27, F19, F22,<br>F26, F29, G17, H21, H24, K19, K23, M21,<br>AM30                                                                          | DUART, Local<br>Bus, DMA,<br>Multiprocessor<br>Interrupts,<br>System Control<br>& Clocking,<br>Debug, Test,<br>JTAG, Power<br>management,<br>I <sup>2</sup> C, JTAG and<br>Miscellaneous<br>I/O voltage | OV <sub>DD</sub><br>3.3 V                          |                   |
| LV <sub>DD</sub>            | AC20, AD23, AH22                                                                                                                                                    | TSEC1 and<br>TSEC2 I/O<br>voltage                                                                                                                                                                       | LV <sub>DD</sub><br>2.5/3.3 V                      | _                 |
| TV <sub>DD</sub>            | AC17, AG18, AK20                                                                                                                                                    | TSEC3 and<br>TSEC4 I/O<br>voltage                                                                                                                                                                       | TV <sub>DD</sub><br>2.5/3.3 V                      | _                 |
| SV <sub>DD</sub>            | H31, J29, K28, K32, L30, M28, M31, N29,<br>R30, T31, U29, V32, W30, Y31, AA29,<br>AB32, AC30, AD31, AE29, AG30, AH31,<br>AJ29, AK32, AL30, AM31                     | Transceiver<br>Power Supply<br>SerDes                                                                                                                                                                   | SV <sub>DD</sub><br>1.05/1.1 V                     | _                 |
| XV <sub>DD</sub> _SRDS1     | K26, L24, M27, N25, P26, R24, R28, T27,<br>U25, V26                                                                                                                 | Serial I/O<br>Power Supply<br>for SerDes<br>Port 1                                                                                                                                                      | XV <sub>DD</sub> _SRDS1<br>1.05/1.1 V              |                   |

| Table 63. MPC864 | 1 Signal Reference | by Functional | Block (continued) |
|------------------|--------------------|---------------|-------------------|
|------------------|--------------------|---------------|-------------------|



# **18.4.1 SYSCLK to Platform Frequency Options**

Table 70 shows some SYSCLK frequencies and the expected MPX frequency values based on the MPX clock to SYSCLK ratio. Note that frequencies between 400 MHz and 500 MHz are NOT supported on the platform. See note regarding *cfg\_platform\_freq* in Section 17, "Signal Listings," because it is a reset configuration pin that is related to platform frequency.



Table 70. Frequency Options of SYSCLK with Respect to Platform/MPX Clock Speed

SYSCLK frequency range is 66-167 MHz. Platform clock/ MPX frequency range is 400 MHz, 500-600 MHz.

# 18.4.2 Platform to FIFO Restrictions

Please note the following FIFO maximum speed restrictions based on platform speed.

For FIFO GMII mode:

```
FIFO TX/RX clock frequency <= platform clock frequency/4.2
```

For example, if the platform frequency is 533 MHz, the FIFO TX/RX clock frequency should be no more than 127 MHz

For FIFO encoded mode:

```
FIFO TX/RX clock frequency <= platform clock frequency/3.2
```

For example, if the platform frequency is 533 MHz, the FIFO TX/RX clock frequency should be no more than 167 MHz





Top View of Model (Not to Scale)

Figure 62. Recommended Thermal Model of MPC8641

# 19.2.4 Temperature Diode

The MPC8641 has a temperature diode on the microprocessor that can be used in conjunction with other system temperature monitoring devices (such as Analog Devices, ADT7461<sup>TM</sup>). These devices use the negative temperature coefficient of a diode operated at a constant current to determine the temperature of the microprocessor and its environment. It is recommended that each device be individually calibrated.

The following are the specifications of the MPC8641 on-board temperature diode:

 $V_{f} > 0.40 V$ 

 $V_{f} < 0.90 V$ 

An approximate value of the ideality may be obtained by calibrating the device near the expected operating temperature.

Ideality factor is defined as the deviation from the ideal diode equation:

$$I_{fw} = I_s \left[ e^{\frac{qV_f}{nKT}} - 1 \right]$$



### System Design Information

designer place at least one decoupling capacitor at each  $OV_{DD}$ ,  $Dn_GV_{DD}$ ,  $LV_{DD}$ ,  $TV_{DD}$ ,  $V_{DD}_{DD}$ . Coren, and  $V_{DD}_{DD}_{PLAT}$  pin of the device. These decoupling capacitors should receive their power from separate  $OV_{DD}$ ,  $Dn_GV_{DD}$ ,  $LV_{DD}$ ,  $TV_{DD}$ ,  $V_{DD}_{DD}_{DD}_{PLAT}$  and GND power planes in the PCB, utilizing short traces to minimize inductance. Capacitors may be placed directly under the device using a standard escape pattern. Others may surround the part.

These capacitors should have a value of 0.01 or 0.1  $\mu$ F. Only ceramic SMT (surface mount technology) capacitors should be used to minimize lead inductance, preferably 0402 or 0603 sizes.

In addition, it is recommended that there be several bulk storage capacitors distributed around the PCB, feeding the  $OV_{DD}$ ,  $Dn_GV_{DD}$ ,  $LV_{DD}$ ,  $TV_{DD}$ ,  $V_{DD}$ . Coren, and  $V_{DD}$ \_PLAT planes, to enable quick recharging of the smaller chip capacitors. They should also be connected to the power and ground planes through two vias to minimize inductance. Suggested bulk capacitors—100–330 µF (AVX TPS tantalum or Sanyo OSCON).

# 20.4 SerDes Block Power Supply Decoupling Recommendations

The SerDes block requires a clean, tightly regulated source of power ( $SV_{DD}$  and  $XV_{DD}$ \_SRDS*n*) to ensure low jitter on transmit and reliable recovery of data in the receiver. An appropriate decoupling scheme is outlined below.

Only surface mount technology (SMT) capacitors should be used to minimize inductance. Connections from all capacitors to power and ground should be done with multiple vias to further reduce inductance.

- First, the board should have at least 10 x 10-nF SMT ceramic chip capacitors as close as possible to the supply balls of the device. Where the board has blind vias, these capacitors should be placed directly below the chip supply and ground connections. Where the board does not have blind vias, these capacitors should be placed in a ring around the device as close to the supply and ground connections as possible.
- Second, there should be a  $1-\mu F$  ceramic chip capacitor on each side of the device. This should be done for all SerDes supplies.
- Third, between the device and any SerDes voltage regulator there should be a  $10-\mu$ F, low equivalent series resistance (ESR) SMT tantalum chip capacitor and a  $100-\mu$ F, low ESR SMT tantalum chip capacitor. This should be done for all SerDes supplies.

# 20.5 Connection Recommendations

To ensure reliable operation, it is highly recommended to connect unused inputs to an appropriate signal level. In general all unused active low inputs should be tied to  $OV_{DD}$ ,  $Dn_GV_{DD}$ ,  $LV_{DD}$ ,  $TV_{DD}$ ,  $V_{DD}$ \_Coren, and  $V_{DD}_{DD}$ \_PLAT,  $XV_{DD}_{DD}$ \_SRDSn, and  $SV_{DD}$  as required and unused active high inputs should be connected to GND. All NC (no-connect) signals must remain unconnected.

Special cases:

DDR - If one of the DDR ports is not being used the power supply pins for that port can be connected to ground so that there is no need to connect the individual unused inputs of that port to ground. Note that these power supplies can only be powered up again at reset for functionality to occur on the DDR port. Power supplies for other functional buses should remain powered.



System Design Information



### Notes:

- 1. The COP port and target board should be able to independently assert HRESET and TRST to the processor in order to fully control the processor as shown here.
- 2. Populate this with a 10  $\Omega$  resistor for short-circuit/current-limiting protection.
- 3. The KEY location (pin 14) is not physically present on the COP header.
- 4. Although pin 12 is defined as a No-Connect, some debug tools may use pin 12 as an additional GND pin for improved signal integrity.
- This switch is included as a precaution for BSDL testing. The switch should be open during BSDL testing to avoid accidentally asserting the TRST line. If BSDL testing is not being performed, this switch should be closed or removed.

### Figure 68. JTAG/COP Interface Connection for one MPC8641 device