Welcome to **E-XFL.COM** #### **Understanding Embedded - Microprocessors** Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications. #### **Applications of Embedded - Microprocessors** Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in | Details | | |---------------------------------|--------------------------------------------------------------------------| | Product Status | Obsolete | | Core Processor | PowerPC e600 | | Number of Cores/Bus Width | 2 Core, 32-Bit | | Speed | 1.333GHz | | Co-Processors/DSP | - | | RAM Controllers | DDR, DDR2 | | Graphics Acceleration | No | | Display & Interface Controllers | - | | Ethernet | 10/100/1000Mbps (4) | | SATA | - | | USB | - | | Voltage - I/O | 1.8V, 2.5V, 3.3V | | Operating Temperature | -40°C ~ 105°C (TA) | | Security Features | - | | Package / Case | 1023-BCBGA, FCCBGA | | Supplier Device Package | 1023-FCCBGA (33x33) | | Purchase URL | https://www.e-xfl.com/product-detail/nxp-semiconductors/mc8641dtvu1333je | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong | Table 1. Absolute Maximum Ratings <sup>1</sup> (continu | ed) | |---------------------------------------------------------|-----| |---------------------------------------------------------|-----| | CI | naracteristic | Symbol | Absolute Maximum<br>Value | Unit | Notes | |---------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|--------------------------------------------------------------------|------|-------| | Input voltage | DDR and DDR2 SDRAM signals | D <i>n</i> _MV <sub>IN</sub> | - 0.3 to (D <i>n</i> _GV <sub>DD</sub> + 0.3) | V | 5 | | | DDR and DDR2 SDRAM reference | | - 0.3 to (D <i>n</i> _GV <sub>DD</sub> /2 + 0.3) | V | _ | | | Three-speed Ethernet signals | LV <sub>IN</sub><br>TV <sub>IN</sub> | GND to (LV <sub>DD</sub> + 0.3)<br>GND to (TV <sub>DD</sub> + 0.3) | V | 5 | | | DUART, Local Bus, DMA,<br>Multiprocessor Interrupts, System<br>Control & Clocking, Debug, Test,<br>Power management, I <sup>2</sup> C, JTAG and<br>Miscellaneous I/O voltage | OV <sub>IN</sub> | GND to (OV <sub>DD</sub> + 0.3) | V | 5 | | Storage temperature range | ) | T <sub>STG</sub> | -55 to 150 | °C | _ | #### Notes: - 1. Functional and tested operating conditions are given in Table 2. Absolute maximum ratings are stress ratings only, and functional operation at the maxima is not guaranteed. Stresses beyond those listed may affect device reliability or cause permanent damage to the device. - 2. Core 1 characteristics apply only to MPC8641D. If two separate power supplies are used for V<sub>DD</sub>\_Core0 and V<sub>DD</sub>\_Core1, they must be kept within 100 mV of each other during normal run time. - 3. The -0.3 to 2.75 V range is for DDR and -0.3 to 1.98 V range is for DDR2. - 4. The 3.63V maximum is only supported when the port is configured in GMII, MII, RMII, or TBI modes; otherwise the 2.75V maximum applies. See Section 8.2, "FIFO, GMII, MII, TBI, RGMII, RMII, and RTBI AC Timing Specifications," for details on the recommended operating conditions per protocol. - 5. During run time (M,L,T,O)V<sub>IN</sub> and D*n*\_MV<sub>REF</sub> may overshoot/undershoot to a voltage and for a maximum duration as shown in Figure 2. ### 2.1.2 Recommended Operating Conditions Table 2 provides the recommended operating conditions for the MPC8641. Note that the values in Table 2 are the recommended and tested operating conditions. Proper device operation outside of these conditions is not guaranteed. For details on order information and specific operating conditions for parts, see Section 21, "Ordering Information." **Table 2. Recommended Operating Conditions** | Characteristic | Symbol | Recommended<br>Value | Unit | Notes | |-------------------------------------------|--------------------------|----------------------|------|----------| | Cores supply voltages | V <sub>DD</sub> _Core0, | 1.10 ± 50 mV | V | 1, 2, 8 | | | V <sub>DD</sub> Core1 | 1.05 ± 50 mV | | 1, 2, 7 | | | | 0.95 ± 50 mV | | 1, 2, 12 | | Cores PLL supply | AV <sub>DD</sub> _Core0, | 1.10 ± 50 mV | V | 8, 13 | | | AV <sub>DD</sub> _Core1 | 1.05 ± 50 mV | | 7, 13 | | | | 0.95 ± 50 mV | | 12, 13 | | SerDes Transceiver Supply (Ports 1 and 2) | SV <sub>DD</sub> | 1.10 ± 50 mV | V | 8, 11 | | | | 1.05 ± 50 mV | | 7, 11 | MPC8641 and MPC8641D Integrated Host Processor Hardware Specifications, Rev. 3 #### **Input Clocks** should meet the MPC8641 input cycle-to-cycle jitter requirement. Frequency modulation and spread are separate concerns, and the MPC8641 is compatible with spread spectrum sources if the recommendations listed in Table 9 are observed. **Table 9. Spread Spectrum Clock Source Recommendations** At recommended operating conditions. See Table 2. | Parameter | Min | Max | Unit | Notes | |----------------------|-----|-----|------|-------| | Frequency modulation | _ | 50 | kHz | 1 | | Frequency spread | _ | 1.0 | % | 1, 2 | #### Notes: - 1. Guaranteed by design. - 2. SYSCLK frequencies resulting from frequency spreading, and the resulting core and VCO frequencies, must meet the minimum and maximum specifications given in Table 8. It is imperative to note that the processor's minimum and maximum SYSCLK, core, and VCO frequencies must not be exceeded regardless of the type of clock source. Therefore, systems in which the processor is operated at its maximum rated e600 core frequency should avoid violating the stated limits by using down-spreading only. $SDn_REF_CLK$ and $\overline{SDn_REF_CLK}$ was designed to work with a spread spectrum clock (+0 to 0.5% spreading at 30–33kHz rate is allowed), assuming both ends have same reference clock. For better results use a source without significant unintended modulation. ### 4.2 Real Time Clock Timing The RTC input is sampled by the platform clock (MPX clock). The output of the sampling latch is then used as an input to the counters of the PIC. There is no jitter specification. The minimum pulse width of the RTC signal should be greater than 2x the period of the MPX clock. That is, minimum clock high time is $2 \times t_{MPX}$ , and minimum clock low time is $2 \times t_{MPX}$ . There is no minimum RTC frequency; RTC may be grounded if not needed. ### 4.3 eTSEC Gigabit Reference Clock Timing Table 10 provides the eTSEC gigabit reference clocks (EC1\_GTX\_CLK125 and EC2\_GTX\_CLK125) AC timing specifications for the MPC8641. Table 10. ECn\_GTX\_CLK125 AC Timing Specifications | Parameter/Condition | Symbol | Min | Typical | Max | Unit | Notes | |------------------------------------|---------------------|-----|-----------------|-----|------|-------| | ECn_GTX_CLK125 frequency | f <sub>G125</sub> | _ | 125 ±100<br>ppm | _ | MHz | 3 | | ECn_GTX_CLK125 cycle time | t <sub>G125</sub> | _ | 8 | _ | ns | _ | | ECn_GTX_CLK125 peak-to-peak jitter | t <sub>G125</sub> J | _ | _ | 250 | ps | 1 | ### 6.2 DDR SDRAM AC Electrical Characteristics This section provides the AC electrical characteristics for the DDR SDRAM interface. ### 6.2.1 DDR SDRAM Input AC Timing Specifications Table 18 provides the input AC timing specifications for the DDR2 SDRAM when Dn $GV_{DD}(typ)=1.8 \text{ V}$ . Table 18. DDR2 SDRAM Input AC Timing Specifications for 1.8-V Interface At recommended operating conditions | Parameter | Symbol | Min | Max | Unit | Notes | |-------------------------------------------------|--------|------------------------------------------------------------------------------|------------------------------------------------------------|------|-------| | AC input low voltage<br>400, 533 MHz<br>600 MHz | | _ | Dn_MV <sub>REF</sub> - 0.25<br>Dn_MV <sub>REF</sub> - 0.20 | V | _ | | AC input high voltage 400, 533 MHz 600 MHz | | D <i>n</i> _MV <sub>REF</sub> + 0.25<br>D <i>n</i> _MV <sub>REF</sub> + 0.20 | _ | V | _ | Table 19 provides the input AC timing specifications for the DDR SDRAM when $Dn_GV_{DD}(typ)=2.5 \text{ V}$ . ### Table 19. DDR SDRAM Input AC Timing Specifications for 2.5-V Interface At recommended operating conditions. | Parameter | Symbol | Min | Max | Unit | Notes | |-----------------------|-----------------|--------------------------------------|--------------------------------------|------|-------| | AC input low voltage | $V_{IL}$ | _ | D <i>n</i> _MV <sub>REF</sub> – 0.31 | V | _ | | AC input high voltage | V <sub>IH</sub> | D <i>n</i> _MV <sub>REF</sub> + 0.31 | | V | _ | Table 20 provides the input AC timing specifications for the DDR SDRAM interface. #### **Table 20. DDR SDRAM Input AC Timing Specifications** At recommended operating conditions. | Parameter | Symbol | Min | Max | Unit | Notes | |-----------------------------------|---------------------|------|-----|------|-------| | Controller Skew for MDQS—MDQ/MECC | t <sub>CISKEW</sub> | _ | | ps | 1, 2 | | 600 MHz | _ | -240 | 240 | _ | 3 | | 533 MHz | _ | -300 | 300 | _ | 3 | | 400 MHz | _ | -365 | 365 | _ | _ | #### Note: - 1. t<sub>CISKEW</sub> represents the total amount of skew consumed by the controller between MDQS[n] and any corresponding bit that will be captured with MDQS[n]. This should be subtracted from the total timing budget. - 2. The amount of skew that can be tolerated from MDQS to a corresponding MDQ signal is called t<sub>DISKEW</sub>. This can be determined by the following equation: t<sub>DISKEW</sub> =+/-(T/4 abs(t<sub>CISKEW</sub>)) where T is the clock period and abs(t<sub>CISKEW</sub>) is the absolute value of t<sub>CISKEW</sub>. - 3. Maximum DDR1 frequency is 400 MHz. Ethernet: Enhanced Three-Speed Ethernet (eTSEC), MII Management ### 8.2.4.2 TBI Receive AC Timing Specifications Table 33 provides the TBI receive AC timing specifications. #### **Table 33. TBI Receive AC Timing Specifications** At recommended operating conditions with L/TV<sub>DD</sub> of 3.3 V $\pm$ 5% and 2.5 V $\pm$ 5%. | Parameter/Condition | Symbol <sup>1</sup> | Min | Тур | Max | Unit | |-------------------------------------------|-------------------------------------|-----|------|-----|------| | PMA_RX_CLK[0:1] clock period | t <sub>TRX</sub> 3 | _ | 16.0 | _ | ns | | PMA_RX_CLK[0:1] skew | t <sub>SKTRX</sub> | 7.5 | _ | 8.5 | ns | | PMA_RX_CLK[0:1] duty cycle | t <sub>TRXH</sub> /t <sub>TRX</sub> | 40 | _ | 60 | % | | RCG[9:0] setup time to rising PMA_RX_CLK | t <sub>TRDVKH</sub> | 2.5 | _ | _ | ns | | RCG[9:0] hold time to rising PMA_RX_CLK | t <sub>TRDXKH</sub> | 1.5 | _ | _ | ns | | PMA_RX_CLK[0:1] clock rise time (20%-80%) | t <sub>TRXR</sub> <sup>2</sup> | 0.7 | _ | 2.4 | ns | | PMA_RX_CLK[0:1] clock fall time (80%-20%) | t <sub>TRXF</sub> <sup>2</sup> | 0.7 | _ | 2.4 | ns | #### Note: - 1. The symbols used for timing specifications herein follow the pattern of t<sub>(first two letters of functional block)</sub>(signal)(state) (reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>TRDVKH</sub> symbolizes TBI receive timing (TR) with respect to the time data input signals (D) reach the valid state (V) relative to the t<sub>TRX</sub> clock reference (K) going to the high (H) state or setup time. Also, t<sub>TRDXKH</sub> symbolizes TBI receive timing (TR) with respect to the time data input signals (D) went invalid (X) relative to the t<sub>TRX</sub> clock reference (K) going to the high (H) state. Note that, in general, the clock reference symbol representation is based on three letters representing the clock of a particular functional. For example, the subscript of t<sub>TRX</sub> represents the TBI (T) receive (RX) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall). For symbols representing skews, the subscript is skew (SK) followed by the clock that is being skewed (TRX). - 2. Guaranteed by design. - 3. ±100 ppm tolerance on PMA\_RX\_CLK[0:1] frequency Figure 17 shows the TBI receive AC timing diagram. Figure 17. TBI Receive AC Timing Diagram MPC8641 and MPC8641D Integrated Host Processor Hardware Specifications, Rev. 3 #### Ethernet: Enhanced Three-Speed Ethernet (eTSEC), MII Management #### Table 35. RGMII and RTBI AC Timing Specifications (continued) At recommended operating conditions with L/TV<sub>DD</sub> of 2.5 V $\pm$ 5%. | Parameter/Condition | Symbol <sup>1</sup> | Min | Тур | Max | Unit | |---------------------------------------------|---------------------------------------|-----|-----|------|------| | Clock period duration <sup>3</sup> | t <sub>RGT</sub> <sup>5,6</sup> | 7.2 | 8.0 | 8.8 | ns | | Duty cycle for 10BASE-T and 100BASE-TX 3, 4 | t <sub>RGTH</sub> /t <sub>RGT</sub> 5 | 40 | 50 | 60 | % | | Rise time (20%–80%) | t <sub>RGTR</sub> 5 | _ | _ | 0.75 | ns | | Fall time (80%–20%) | t <sub>RGTF</sub> 5 | _ | _ | 0.75 | ns | #### Notes: - 1. Note that, in general, the clock reference symbol representation for this section is based on the symbols RGT to represent RGMII and RTBI timing. For example, the subscript of t<sub>RGT</sub> represents the TBI (T) receive (RX) clock. Note also that the notation for rise (R) and fall (F) times follows the clock symbol that is being represented. For symbols representing skews, the subscript is skew (SK) followed by the clock that is being skewed (RGT). - 2. This implies that PC board design will require clocks to be routed such that an additional trace delay of greater than 1.5 ns will be added to the associated clock signal. - 3. For 10 and 100 Mbps, $t_{RGT}$ scales to 400 ns $\pm$ 40 ns and 40 ns $\pm$ 4 ns, respectively. - 4. Duty cycle may be stretched/shrunk during speed changes or while transitioning to a received packet's clock domains as long as the minimum duty cycle is not violated and stretching occurs for no more than three t<sub>RGT</sub> of the lowest speed transitioned between. - 5. Guaranteed by characterization - 6. ±100 ppm tolerance on RX\_CLK frequency Figure 19 shows the RGMII and RTBI AC timing and multiplexing diagrams. Figure 19. RGMII and RTBI AC Timing and Multiplexing Diagrams MPC8641 and MPC8641D Integrated Host Processor Hardware Specifications, Rev. 3 I<sup>2</sup>C Figure 34 provides the TRST timing diagram. Figure 34. TRST Timing Diagram Figure 35 provides the boundary-scan timing diagram. Figure 35. Boundary-Scan Timing Diagram # 12 I<sup>2</sup>C This section describes the DC and AC electrical characteristics for the I<sup>2</sup>C interfaces of the MPC8641. # 12.1 I<sup>2</sup>C DC Electrical Characteristics Table 45 provides the DC electrical characteristics for the I<sup>2</sup>C interfaces. Table 45. I<sup>2</sup>C DC Electrical Characteristics At recommended operating conditions with OV<sub>DD</sub> of 3.3 V $\pm$ 5%. | Parameter | Symbol | Min | Max | Unit | Notes | |------------------------------------------------------------------------------------------------------------------------|---------------------|------------------------------------|------------------------------------|------|-------| | Input high voltage level | V <sub>IH</sub> | $0.7 \times \text{OV}_{\text{DD}}$ | OV <sub>DD</sub> + 0.3 | V | _ | | Input low voltage level | V <sub>IL</sub> | -0.3 | $0.3 \times \text{OV}_{\text{DD}}$ | V | _ | | Low level output voltage | V <sub>OL</sub> | 0 | $0.2 \times \text{OV}_{\text{DD}}$ | V | 1 | | Pulse width of spikes which must be suppressed by the input filter | t <sub>I2KHKL</sub> | 0 | 50 | ns | 2 | | Input current each I/O pin (input voltage is between $0.1 \times \text{OV}_{DD}$ and $0.9 \times \text{OV}_{DD}$ (max) | I <sub>I</sub> | -10 | 10 | μΑ | 3 | MPC8641 and MPC8641D Integrated Host Processor Hardware Specifications, Rev. 3 Figure 37 shows the AC timing diagram for the I<sup>2</sup>C bus. Figure 37. I<sup>2</sup>C Bus AC Timing Diagram # 13 High-Speed Serial Interfaces (HSSI) The MPC8641D features two Serializer/Deserializer (SerDes) interfaces to be used for high-speed serial interconnect applications. The SerDes1 interface is dedicated for PCI Express data transfers. The SerDes2 can be used for PCI Express and/or Serial RapidIO data transfers. This section describes the common portion of SerDes DC electrical specifications, which is the DC requirement for SerDes Reference Clocks. The SerDes data lane's transmitter and receiver reference circuits are also shown. ### 13.1 Signal Terms Definition The SerDes utilizes differential signaling to transfer data across the serial link. This section defines terms used in the description and specification of differential signals. Figure 38 shows how the signals are defined. For illustration purpose, only one SerDes lane is used for description. The figure shows waveform for either a transmitter output (SD $n_TX$ and $\overline{SD}n_TX$ ) or a receiver input (SD $n_RX$ and $\overline{SD}n_RX$ ). Each signal swings between A Volts and B Volts where A > B. Using this waveform, the definitions are as follows. To simplify illustration, the following definitions assume that the SerDes transmitter and receiver operate in a fully symmetrical differential signaling environment. #### 1. Single-Ended Swing The transmitter output signals and the receiver input signals $SDn_TX$ , $\overline{SDn_TX}$ , $SDn_RX$ and $\overline{SDn_RX}$ each have a peak-to-peak swing of A – B Volts. This is also referred as each signal wire's Single-Ended Swing. ### 2. Differential Output Voltage, V<sub>OD</sub> (or Differential Output Swing): The Differential Output Voltage (or Swing) of the transmitter, $V_{OD}$ , is defined as the difference of the two complimentary output voltages: $V_{SDn\_TX} - V_{\overline{SDn\_TX}}$ . The $V_{OD}$ value can be either positive or negative. 3. Differential Input Voltage, $V_{ID}$ (or Differential Input Swing): Figure 52. Compliance Test/Measurement Load # 15 Serial RapidIO This section describes the DC and AC electrical specifications for the RapidIO interface of the MPC8641, for the LP-Serial physical layer. The electrical specifications cover both single and multiple-lane links. Two transmitter types (short run and long run) on a single receiver are specified for each of three baud rates, 1.25, 2.50, and 3.125 GBaud. Two transmitter specifications allow for solutions ranging from simple board-to-board interconnect to driving two connectors across a backplane. A single receiver specification is given that will accept signals from both the short run and long run transmitter specifications. The short run transmitter specifications should be used mainly for chip-to-chip connections on either the same printed circuit board or across a single connector. This covers the case where connections are made to a mezzanine (daughter) card. The minimum swings of the short run specification reduce the overall power used by the transceivers. The long run transmitter specifications use larger voltage swings that are capable of driving signals across backplanes. This allows a user to drive signals across two connectors and a backplane. The specifications allow a distance of at least 50 cm at all baud rates. All unit intervals are specified with a tolerance of $\pm 100$ ppm. The worst case frequency difference between any transmit and receive clock will be 200 ppm. To ensure interoperability between drivers and receivers of different vendors and technologies, AC coupling at the receiver input must be used. # 15.1 DC Requirements for Serial RapidIO SD*n\_*REF\_CLK and SD*n\_*REF\_CLK For more information, see Section 13.2, "SerDes Reference Clocks." # 15.2 AC Requirements for Serial RapidIO SD*n\_*REF\_CLK and SD*n* REF\_CLK Table 51 lists AC requirements. MPC8641 and MPC8641D Integrated Host Processor Hardware Specifications, Rev. 3 #### **Equalization** 15.4 With the use of high speed serial links, the interconnect media will cause degradation of the signal at the receiver. Effects such as Inter-Symbol Interference (ISI) or data dependent jitter are produced. This loss can be large enough to degrade the eve opening at the receiver beyond what is allowed in the specification. To negate a portion of these effects, equalization can be used. The most common equalization techniques that can be used are: - A passive high pass filter network placed at the receiver. This is often referred to as passive equalization. - The use of active circuits in the receiver. This is often referred to as adaptive equalization. #### **Explanatory Note on Transmitter and Receiver Specifications** 15.5 AC electrical specifications are given for transmitter and receiver. Long run and short run interfaces at three baud rates (a total of six cases) are described. The parameters for the AC electrical specifications are guided by the XAUI electrical interface specified in Clause 47 of IEEE 802.3ae-2002. XAUI has similar application goals to serial RapidIO, as described in Section 8.1. The goal of this standard is that electrical designs for serial RapidIO can reuse electrical designs for XAUI, suitably modified for applications at the baud intervals and reaches described herein. #### 15.6 **Transmitter Specifications** LP-Serial transmitter electrical and timing specifications are stated in the text and tables of this section. The differential return loss, S11, of the transmitter in each case shall be better than - -10 dB for (Baud Frequency)/10 < Freq(f) < 625 MHz, and - $-10 \text{ dB} + 10\log(f/625 \text{ MHz}) \text{ dB for } 625 \text{ MHz} \leq \text{Freq}(f) \leq \text{Baud Frequency}$ The reference impedance for the differential return loss measurements is 100 Ohm resistive. Differential return loss includes contributions from on-chip circuitry, chip packaging and any off-chip components related to the driver. The output impedance requirement applies to all valid output levels. It is recommended that the 20%–80% rise/fall time of the transmitter, as measured at the transmitter output, in each case have a minimum value 60 ps. It is recommended that the timing skew at the output of an LP-Serial transmitter between the two signals that comprise a differential pair not exceed 25 ps at 1.25 GB, 20 ps at 2.50 GB and 15 ps at 3.125 GB. MPC8641 and MPC8641D Integrated Host Processor Hardware Specifications, Rev. 3 Freescale Semiconductor 79 Package ## 16 Package This section details package parameters and dimensions. ### 16.1 Package Parameters for the MPC8641 The package parameters are as provided in the following list. The package type is $33 \text{ mm} \times 33 \text{ mm}$ , 1023 pins. There are two package options: high-lead Flip Chip-Ceramic Ball Grid Array (FC-CBGA), and lead-free (FC-CBGA). For all package types: Die size $12.1 \text{ mm} \times 14.7 \text{ mm}$ Package outline $33 \text{ mm} \times 33 \text{ mm}$ Interconnects 1023 Pitch 1 mm Total Capacitor count 43 caps; 100 nF each For high-lead FC-CBGA (package option: HCTE<sup>1</sup> HX) Maximum module height 2.97 mm Minimum module height 2.47 mm Solder Balls 89.5% Pb 10.5% Sn Ball diameter (typical<sup>2</sup>) 0.60 mm For RoHS lead-free FC-CBGA (package option: $HCTE^1 VU$ ) and lead-free FC-CBGA (package option: $HCTE^1 VJ$ ) Maximum module height 2.77 mm Minimum module height 2.27 mm Solder Balls 95.5% Sn 4.0% Ag 0.5% Cu Ball diameter (typical<sup>2</sup>) 0.60 mm <sup>&</sup>lt;sup>1</sup> High-coefficient of thermal expansion <sup>&</sup>lt;sup>2</sup> Typical ball diameter is before reflow ### Table 63. MPC8641 Signal Reference by Functional Block (continued) | Name <sup>1</sup> | Package Pin Number | Pin Type | Power Supply | Notes | |-------------------|---------------------------------------------|-------------------------|------------------|--------| | SD1_PLL_TPA | T28 | Analog | SV <sub>DD</sub> | 13, 18 | | SD1_DLL_TPD | N28 | 0 | SV <sub>DD</sub> | 13, 17 | | SD1_DLL_TPA | P31 | Analog | SV <sub>DD</sub> | 13, 18 | | | High Speed I/O Interface 2 | (SERDES 2) <sup>4</sup> | | | | SD2_TX[0:3] | Y24, AA27, AB25, AC27 | 0 | SV <sub>DD</sub> | _ | | SD2_TX[4:7] | AE27, AG27, AJ27, AL27 | 0 | SV <sub>DD</sub> | 34 | | SD2_TX[0:3] | Y25, AA28, AB26, AC28 | 0 | SV <sub>DD</sub> | _ | | SD2_TX[4:7] | AE28, AG28, AJ28, AL28 | 0 | SV <sub>DD</sub> | 34 | | SD2_RX[0:3] | Y30, AA32, AB30, AC32 | I | SV <sub>DD</sub> | 32 | | SD2_RX[4:7] | AH30, AJ32, AK30, AL32 | I | SV <sub>DD</sub> | 32, 35 | | SD2_RX[0:3] | Y29, AA31, AB29, AC31 | I | SV <sub>DD</sub> | _ | | SD2_RX[4:7] | AH29, AJ31, AK29, AL31 | I | SV <sub>DD</sub> | 35 | | SD2_REF_CLK | AE32 | I | SV <sub>DD</sub> | _ | | SD2_REF_CLK | AE31 | I | SV <sub>DD</sub> | _ | | SD2_IMP_CAL_TX | AM29 | Analog | SV <sub>DD</sub> | 19 | | SD2_IMP_CAL_RX | AA26 | Analog | SV <sub>DD</sub> | 30 | | SD2_PLL_TPD | AF29 | 0 | SV <sub>DD</sub> | 13, 17 | | SD2_PLL_TPA | AF31 | Analog | SV <sub>DD</sub> | 13, 18 | | SD2_DLL_TPD | AD29 | 0 | SV <sub>DD</sub> | 13, 17 | | SD2_DLL_TPA | AD30 | Analog | SV <sub>DD</sub> | 13, 18 | | | Special Connection Requi | rement pins | | | | No Connects | K24, K25, P28, P29, W26, W27, AD25,<br>AD26 | _ | _ | 13 | | Reserved | H30, R32, V28, AG32 | _ | _ | 14 | | Reserved | H29, R31, W28, AG31 | _ | _ | 15 | | Reserved | AD24, AG26 | _ | _ | 16 | | | Ethernet Miscellaneous | Signals <sup>5</sup> | | | | EC1_GTX_CLK125 | AL23 | 1 | LV <sub>DD</sub> | 39 | | EC2_GTX_CLK125 | AM23 | I | TV <sub>DD</sub> | 39 | | EC_MDC | G31 | 0 | OV <sub>DD</sub> | _ | | EC_MDIO | G32 | I/O | OV <sub>DD</sub> | _ | | | eTSEC Port 1 Sign | nals <sup>5</sup> | • | | Table 63. MPC8641 Signal Reference by Functional Block (continued) | Name <sup>1</sup> | Package Pin Number | Pin Type | Power Supply | Notes | | | | | |----------------------------------|----------------------------|------------------|------------------|---------------|--|--|--|--| | IRQ[9]/DMA_DREQ[3] | B30 | Ī | OV <sub>DD</sub> | 10 | | | | | | IRQ[10]/DMA_DACK[3] | C30 | 1 | OV <sub>DD</sub> | 9, 10 | | | | | | IRQ[11]/DMA_DDONE[3] | D30 | 1 | OV <sub>DD</sub> | 9, 10 | | | | | | ĪRQ_OUT | J26 | 0 | OV <sub>DD</sub> | 7, 11 | | | | | | DUART Signals <sup>5</sup> | | | | | | | | | | UART_SIN[0:1] | B32, C32 | 1 | OV <sub>DD</sub> | _ | | | | | | UART_SOUT[0:1] | D31, A32 | 0 | OV <sub>DD</sub> | _ | | | | | | UART_CTS[0:1] | A31, B31 | I | OV <sub>DD</sub> | _ | | | | | | UART_RTS[0:1] | C31, E30 | 0 | OV <sub>DD</sub> | _ | | | | | | | I <sup>2</sup> C Signals | | | | | | | | | IIC1_SDA | A16 | I/O | OV <sub>DD</sub> | 7, 11 | | | | | | IIC1_SCL | B17 | I/O | OV <sub>DD</sub> | 7, 11 | | | | | | IIC2_SDA | A21 | I/O | OV <sub>DD</sub> | 7, 11 | | | | | | IIC2_SCL | B21 | I/O | OV <sub>DD</sub> | 7, 11 | | | | | | | System Control Sign | als <sup>5</sup> | | | | | | | | HRESET | B18 | 1 | OV <sub>DD</sub> | _ | | | | | | HRESET_REQ | K18 | 0 | OV <sub>DD</sub> | _ | | | | | | SMI_0 | L15 | 1 | OV <sub>DD</sub> | _ | | | | | | SMI_1 | L16 | 1 | OV <sub>DD</sub> | 12, <i>S4</i> | | | | | | SRESET_0 | C20 | 1 | OV <sub>DD</sub> | _ | | | | | | SRESET_1 | C21 | 1 | OV <sub>DD</sub> | 12, <i>S4</i> | | | | | | CKSTP_IN | L18 | 1 | OV <sub>DD</sub> | _ | | | | | | CKSTP_OUT | L17 | 0 | OV <sub>DD</sub> | 7, 11 | | | | | | READY/TRIG_OUT | J13 | 0 | OV <sub>DD</sub> | 10, 25 | | | | | | | Debug Signals <sup>5</sup> | | | | | | | | | TRIG_IN | J14 | 1 | OV <sub>DD</sub> | _ | | | | | | TRIG_OUT/READY | J13 | 0 | OV <sub>DD</sub> | 10, 25 | | | | | | D1_MSRCID[0:1]/<br>LB_SRCID[0:1] | F15, K15 | 0 | OV <sub>DD</sub> | 6, 10 | | | | | | D1_MSRCID[2]/<br>LB_SRCID[2] | K14 | 0 | OV <sub>DD</sub> | 10, 25 | | | | | | D1_MSRCID[3:4]/<br>LB_SRCID[3:4] | H15, G15 | 0 | OV <sub>DD</sub> | 10 | | | | | | D2_MSRCID[0:4] | E16, C17, F16, H16, K16 | 0 | OV <sub>DD</sub> | _ | | | | | MPC8641 and MPC8641D Integrated Host Processor Hardware Specifications, Rev. 3 ### Table 63. MPC8641 Signal Reference by Functional Block (continued) | Name <sup>1</sup> | Package Pin Number | Pin Type | Power Supply | Notes | |-----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|-------------------| | SENSEV <sub>SS</sub> _Core0 | P14 | Core0 GND sensing pin | _ | 31 | | SENSEV <sub>SS</sub> _Core1 | V20 | Core1 GND sensing pin | _ | 12, 31, <i>S3</i> | | SENSEV <sub>DD</sub> PLAT | N18 | V <sub>DD</sub> PLAT sensing pin | _ | 28 | | SENSEV <sub>SS</sub> _PLAT | P18 | Platform GND sensing pin | _ | 29 | | D1_GV <sub>DD</sub> | B11, B14, D10, D13, F9, F12, H8, H11,<br>H14, K10, K13, L8, P8, R6, U8, V6, W10,<br>Y8, AA6, AB10, AC8, AD12, AE10, AF8,<br>AG12, AH10, AJ8, AJ14, AK12, AL10, AL16 | SDRAM 1 I/O<br>supply | D1_GV <sub>DD</sub><br>2.5 - DDR<br>1.8 DDR2 | | | D2_GV <sub>DD</sub> | B2, B5, B8, D4, D7, E2, F6, G4, H2, J6, K4, L2, M6, N4, P2, T4, U2, W4, Y2, AB4, AC2, AD6, AE4, AF2, AG6, AH4, AJ2, AK6, AL4, AM2 | SDRAM 2 I/O<br>supply | D2_GV <sub>DD</sub><br>2.5 V - DDR<br>1.8 V - DDR2 | | | OV <sub>DD</sub> | B22, B25, B28, D17, D24, D27, F19, F22, F26, F29, G17, H21, H24, K19, K23, M21, AM30 | DUART, Local<br>Bus, DMA,<br>Multiprocessor<br>Interrupts,<br>System Control<br>& Clocking,<br>Debug, Test,<br>JTAG, Power<br>management,<br>I <sup>2</sup> C, JTAG and<br>Miscellaneous<br>I/O voltage | OV <sub>DD</sub><br>3.3 V | | | LV <sub>DD</sub> | AC20, AD23, AH22 TSEC1 and TSEC2 I/O 2.5/3.3 V voltage | | | _ | | TV <sub>DD</sub> | AC17, AG18, AK20 | TSEC3 and<br>TSEC4 I/O<br>voltage | TV <sub>DD</sub><br>2.5/3.3 V | _ | | SV <sub>DD</sub> | H31, J29, K28, K32, L30, M28, M31, N29, R30, T31, U29, V32, W30, Y31, AA29, AB32, AC30, AD31, AE29, AG30, AH31, AJ29, AK32, AL30, AM31 | Transceiver<br>Power Supply<br>SerDes | SV <sub>DD</sub><br>1.05/1.1 V | _ | | XV <sub>DD</sub> _SRDS1 | K26, L24, M27, N25, P26, R24, R28, T27, U25, V26 | Serial I/O<br>Power Supply<br>for SerDes<br>Port 1 | XV <sub>DD</sub> _SRDS1<br>1.05/1.1 V | _ | #### **Signal Listings** ### Table 63. MPC8641 Signal Reference by Functional Block (continued) | Name <sup>1</sup> | Package Pin Number | Pin Type | Power Supply | Notes | |-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|-----------------------------------------------|---------------| | XV <sub>DD</sub> _SRDS2 | AA25, AB28, AC26, AD27, AE25, AF28,<br>AH27, AK28, AM27, W24, Y27 | Serial I/O<br>Power Supply<br>for SerDes<br>Port 2 | XV <sub>DD</sub> _SRDS2<br>1.05/1.1 V | _ | | V <sub>DD</sub> Core0 | L12, L13, L14, M13, M15, N12, N14, P11, P13, P15, R12, R14, T11, T13, T15, U12, U14, V11, V13, V15, W12, W14, Y12, Y13, Y15, AA12, AA14, AB13 | Core 0 voltage supply | V <sub>DD</sub> _Core0<br>0.95/1.05/1.1<br>V | _ | | V <sub>DD</sub> _Core1 | R16, R18, R20, T17, T19, T21, T23, U16, U18, U22, V17, V19, V21, V23, W16, W18, W20, W22, Y17, Y19, Y21, Y23, AA16, AA18, AA20, AA22, AB23, AC24 | Core 1 voltage supply | V <sub>DD</sub> _Core1<br>0.95/1.05/1.1<br>V | 12, <i>S1</i> | | V <sub>DD</sub> _PLAT | M16, M17, M18, N16, N20, N22, P17, P19, P21, P23, R22 | Platform supply voltage | V <sub>DD</sub> _PLAT<br>1.05/1.1 V | _ | | AV <sub>DD</sub> Core0 | B20 | Core 0 PLL<br>Supply | AV <sub>DD</sub> _Core0<br>0.95/1.05/1.1<br>V | | | AV <sub>DD</sub> Core1 | A19 | Core 1 PLL<br>Supply | AV <sub>DD</sub> _Core1<br>0.95/1.05/1.1<br>V | 12, <i>S2</i> | | AV <sub>DD</sub> _PLAT | B19 | Platform PLL supply voltage | AV <sub>DD</sub> _PLAT<br>1.05/1.1 V | | | AV <sub>DD</sub> _LB | A20 | Local Bus PLL supply voltage | AV <sub>DD</sub> _LB<br>1.05/1.1 V | | | AV <sub>DD</sub> SRDS1 | P32 | SerDes Port 1<br>PLL & DLL<br>Power Supply | AV <sub>DD</sub> SRDS1<br>1.05/1.1 V | _ | | AV <sub>DD</sub> SRDS2 | AF32 | SerDes Port 2<br>PLL & DLL<br>Power Supply | AV <sub>DD</sub> _SRDS2<br>1.05/1.1 V | _ | | GND | C3, C6, C9, C12, C15, C23, C26, E5, E8, E11, E14, E18, E25, E28, F3, G7, G10, G13, G20, G23, G27, G30, H5, J3, J9, J12, J15, J22, J25, K7, L5, L20, M3, M9, M12, N7, N11, N13, N15, N17, N19, N21, N23, P5, P12, P16, P20, P22, R3, R9, R11, R13, R15, R17, R19, R21, R23, T7, T12, T14, T16, T18, T20, T22, U5, U11, U13, U15, U17, U19, U21, U23, V3, V9, V12, V14, V16, V18, V22, W7, W11, W13, W15, W17, W19, W21, W23, Y5, Y14, Y16, Y18, Y20, Y22, AA3, AA9, AA13, AA15, AA17, AA19, AA21, AA23, AB7, AB24, AC5, AC11, AD3, AD9, AD15, AE7, AE13, AE18, AF5, AF11, AF21, AF24, AG3, AG9, AH7, AH13, AJ5, AJ11, AK3, AK9, AK15, AK19, AK23, AL7, AL13 | GND | | | #### Clocking #### Table 63. MPC8641 Signal Reference by Functional Block (continued) | Name <sup>1</sup> | Package Pin Number | Pin Type | Power Supply | Notes | |-------------------|--------------------|----------|--------------|-------| |-------------------|--------------------|----------|--------------|-------| - 37. This pin is only an output in FIFO mode when used as Rx Flow Control. - 38. This pin functions as cfg\_dram\_type[0 or 1] at reset and MUST BE VALID BEFORE HRESET ASSERTION in device sleep mode. - 39. Should be pulled to ground if unused (such as in FIFO, MII and RMII modes). - 40. See Section 18.4.2, "Platform to FIFO Restrictions" for clock speed limitations for this pin when used in FIFO mode. - 41. The phase between the output clocks TSEC1\_GTX\_CLK and TSEC2\_GTX\_CLK (ports 1 and 2) is no more than 100 ps. The phase between the output clocks TSEC3\_GTX\_CLK and TSEC4\_GTX\_CLK (ports 3 and 4) is no more than 100 ps. - 42. For systems which boot from Local Bus (GPCM)-controlled flash, a pullup on LGPL4 is required. #### **Special Notes for Single Core Device:** - S1. Solder ball for this signal will not be populated in the single core package. - S2. The PLL filter from $V_{DD}$ \_Core1 to $AV_{DD}$ \_Core1 should be removed. $AV_{DD}$ \_Core1 should be pulled to ground with a weak (2–10 k $\Omega$ ) resistor. See Section 20.2.1, "PLL Power Supply Filtering" for more details. - S3. This pin should be pulled to GND for the single core device. - S4. No special requirement for this pin on single core device. Pin should be tied to power supply as directed for dual core. ## 18 Clocking This section describes the PLL configuration of the MPC8641. Note that the platform clock is identical to the MPX clock. ### 18.1 Clock Ranges Table 64 provides the clocking specifications for the processor cores and Table 65 provides the clocking specifications for the memory bus. Table 66 provides the clocking for the Platform/MPX bus and Table 67 provides the clocking for the Local bus. **Table 64. Processor Core Clocking Specifications** | | Maximum Processor Core Frequency | | | | | | | | | | |-------------------------------|----------------------------------|------|---------|------|---------|------|-----|-------|------|-------| | Characteristic | 1000 MHz | | 1250MHz | | 1333MHz | | 150 | 0 MHz | Unit | Notes | | | Min | Max | Min | Max | Min | Max | Min | Max | | | | e600 core processor frequency | 800 | 1000 | 800 | 1250 | 800 | 1333 | 800 | 1500 | MHz | 1, 2 | #### Notes: - Caution: The MPX clock to SYSCLK ratio and e600 core to MPX clock ratio settings must be chosen such that the resulting SYSCLK frequency, e600 (core) frequency, and MPX clock frequency do not exceed their respective maximum or minimum operating frequencies. Refer to Section 18.2, "MPX to SYSCLK PLL Ratio," and Section 18.3, "e600 to MPX clock PLL Ratio," for ratio settings. - 2. The minimum e600 core frequency is based on the minimum platform clock frequency of 400 MHz. MPC8641 and MPC8641D Integrated Host Processor Hardware Specifications, Rev. 3 Figure 59. FC-CBGA Package Exploded Cross-Sectional View with Several Heat Sink Options There are several commercially-available heat sinks for the MPC8641 provided by the following vendors: Aavid Thermalloy 603-224-9988 80 Commercial St. Concord, NH 03301 Internet: www.aavidthermalloy.com Advanced Thermal Solutions 781-769-2800 89 Access Road #27. Norwood, MA02062 Internet: www.qats.com Alpha Novatech 408-749-7601 473 Sapena Ct. #12 Santa Clara, CA 95054 Internet: www.alphanovatech.com Calgreg Thermal Solutions 888-732-6100 60 Alhambra Road, Suite 1 Warwick, RI 02886 Internet: www.calgreg.com International Electronic Research Corporation (IERC)818-842-7277 413 North Moss St. Burbank, CA 91502 Internet: www.ctscorp.com Millennium Electronics (MEI) 408-436-8770 Loroco Sites 671 East Brokaw Road San Jose, CA 95112 Internet: www.mei-thermal.com MPC8641 and MPC8641D Integrated Host Processor Hardware Specifications, Rev. 3 example, assuming a $T_i$ of 30°C, a $T_r$ of 5°C, a package $R_{\theta JC}$ = 0.1, and a typical power consumption ( $P_d$ ) of 43.4 W, the following expression for $T_i$ is obtained: Die-junction temperature: $T_i = 30^{\circ}\text{C} + 5^{\circ}\text{C} + (0.1^{\circ}\text{C/W} + 0.2^{\circ}\text{C/W} + \theta_{sa}) \times 43.4 \text{ W}$ For this example, a $R_{\theta sa}$ value of 1.32 °C/W or less is required to maintain the die junction temperature below the maximum value of Table 2. Though the die junction-to-ambient and the heat sink-to-ambient thermal resistances are a common figure-of-merit used for comparing the thermal performance of various microelectronic packaging technologies, one should exercise caution when only using this metric in determining thermal management because no single parameter can adequately describe three-dimensional heat flow. The final die-junction operating temperature is not only a function of the component-level thermal resistance, but the system-level design and its operating conditions. In addition to the component's power consumption, a number of factors affect the final operating die-junction temperature—airflow, board population (local heat flux of adjacent components), heat sink efficiency, heat sink placement, next-level interconnect technology, system air temperature rise, altitude, and so on. Due to the complexity and variety of system-level boundary conditions for today's microelectronic equipment, the combined effects of the heat transfer mechanisms (radiation, convection, and conduction) may vary widely. For these reasons, we recommend using conjugate heat transfer models for the board as well as system-level designs. For system thermal modeling, the MPC8641 thermal model is shown in Figure 62. Four cuboids are used to represent this device. The die is modeled as 12.4x15.3 mm at a thickness of 0.86 mm. See Section 3, "Power Characteristics" for power dissipation details. The substrate is modeled as a single block 33x3x1.2 mm with orthotropic conductivity: 13.5 W/(m • K) in the xy-plane and 5.3 W/(m • K) in the z-direction. The die is centered on the substrate. The bump/underfill layer is modeled as a collapsed thermal resistance between the die and substrate with a conductivity of 5.3 W/(m • K) in the thickness dimension of 0.07 mm. Because the bump/underfill is modeled with zero physical dimension (collapsed height), the die thickness was slightly enlarged to provide the correct height. The C5 solder layer is modeled as a cuboid with dimensions 33x33x0.4 mm and orthotropic thermal conductivity of 0.034 W/(m • K) in the xy-plane and 9.6 W/(m • K) in the z-direction. An LGA solder layer would be modeled as a collapsed thermal resistance with thermal conductivity of 9.6W/(m • K) and an effective height of 0.1 mm. The thermal model uses approximate dimensions to reduce grid. Please refer to the case outline for actual dimensions. Local Bus - If parity is not used, tie LDP[0:3] to ground via a 4.7 k $\Omega$ resistor, tie LPBSE to OV<sub>DD</sub> via a 4.7 k $\Omega$ resistor (pull-up resistor). For systems which boot from Local Bus (GPCM)-controlled flash, a pullup on LGPL4 is required. SerDes - Receiver lanes configured for PCI Express are allowed to be disconnected (as would occur when a PCI Express slot is connected but not populated). Directions for terminating the SerDes signals is discussed in Section 20.5.1, "Guidelines for High-Speed Interface Termination." ### 20.5.1 Guidelines for High-Speed Interface Termination #### 20.5.1.1 SerDes Interface The high-speed SerDes interface can be disabled through the POR input cfg\_io\_ports[0:3] and through the DEVDISR register in software. If a SerDes port is disabled through the POR input the user can not enable it through the DEVDISR register in software. However, if a SerDes port is enabled through the POR input the user can disable it through the DEVDISR register in software. Disabling a SerDes port through software should be done on a temporary basis. Power is always required for the SerDes interface, even if the port is disabled through either mechanism. Table 72 describes the possible enabled/disabled scenarios for a SerDes port. The termination recommendations must be followed for each port. | | Disabled through POR input | Enabled through POR input | |--------------------------|-------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Enabled through DEVDISR | SerDes port is disabled (and cannot be enabled through DEVDISR) Complete termination required (Reference Clock not required) | SerDes port is enabled Partial termination may be required <sup>1</sup> (Reference Clock is required) | | Disabled through DEVDISR | SerDes port is disabled (through POR input) Complete termination required (Reference Clock not required) | SerDes port is disabled after software disables port Same termination requirements as when the port is enabled through POR input <sup>2</sup> (Reference Clock is required) | Table 72. SerDes Port Enabled/Disabled Configurations #### Notes: If the high-speed SerDes port requires complete or partial termination, the unused pins should be terminated as described in this section. The following pins must be left unconnected (floating): - SD*n*\_TX[7:0] - $\overline{\text{SD}n}$ TX[7:0] MPC8641 and MPC8641D Integrated Host Processor Hardware Specifications, Rev. 3 Partial Termination when a SerDes port is enabled through both POR input and DEVDISR is determined by the SerDes port mode. If the port is in x8 PCI Express mode, no termination is required because all pins are being used. If the port is in x1/x2/x4 PCI Express mode, termination is required on the unused pins. If the port is in x4 Serial RapidIO mode termination is required on the unused pins. If a SerDes port is enabled through the POR input and then disabled through DEVDISR, no hardware changes are required. Termination of the SerDes port should follow what is required when the port is enabled through both POR input and DEVDISR. See Note 1 for more information. **Ordering Information** # 21 Ordering Information Ordering information for the parts fully covered by this specification document is provided in Section 21.1, "Part Numbers Fully Addressed by This Document." ### 21.1 Part Numbers Fully Addressed by This Document Table 74 provides the Freescale part numbering nomenclature for the MPC8641. Note that the individual part numbers correspond to a maximum processor core frequency. For available frequencies, contact your local Freescale sales office. In addition to the processor frequency, the part numbering scheme also includes an application modifier which may specify special application conditions. Each part number also contains a revision code which refers to the die mask revision number. **Table 74. Part Numbering Nomenclature** MC nnnn x xx nnnn x x | Product<br>Code | Part<br>Identifier | Core<br>Count | Package <sup>1</sup> | Core Processor<br>Frequency <sup>2</sup><br>(MHz) | DDR speed<br>(MHz) | Product Revision Level | |-----------------|--------------------|-----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|--------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | МС | 8641 | Blank =<br>Single<br>Core<br>D = Dual<br>Core | HX = High-lead<br>HCTE FC-CBGA<br>VU = RoHS lead-free<br>HCTE FC-CBGA <sup>5</sup><br>VJ = lead-free HCTE<br>FC-CBGA <sup>6</sup> | 1000, 1250, 1333,<br>1500 | N = 500 MHz <sup>4</sup><br>K = 600 MHz<br>J = 533 MHz<br>H = 500 MHz<br>G = 400 MHz | Revision B = 2.0 System Version Register Value for Rev B: 0x8090_0020 - MPC8641 0x8090_0120 - MPC8641D Revision C = 2.1 System Version Register Value for Rev C: 0x8090_0021 - MPC8641 0x8090_0121 - MPC8641D Revision E = 3.0 System Version Register Value for Rev E: 0x8090_0030 - MPC8641 0x8090_0130 - MPC8641D | #### Notes: - 1. See Section 16, "Package," for more information on available package types. - Processor core frequencies supported by parts addressed by this specification only. Not all parts described in this specification support all core frequencies. Additionally, parts addressed by part number specifications may support other maximum core frequencies. - 3. The P prefix in a Freescale part number designates a "Pilot Production Prototype" as defined by Freescale SOP 3-13. These parts have only preliminary reliability and characterization data. Before pilot production prototypes may be shipped, written authorization from the customer must be on file in the applicable sales office acknowledging the qualification status and the fact that product changes may still occur while shipping pilot production prototypes. - 4. Part Number MC8641xxx1000NX is our low V<sub>DD</sub>\_Coren device. V<sub>DD</sub>\_Coren = 0.95 V and V<sub>DD</sub>\_PLAT = 1.05 V. - 5. VU part number is RoHS compliant with the permitted exception of the C4 die bumps. - 6. VJ part number is entirely lead-free including the C4 die bumps. MPC8641 and MPC8641D Integrated Host Processor Hardware Specifications, Rev. 3 **Document Revision History** ### 21.2 Part Marking Parts are marked as the example shown in Figure 70. #### NOTE: TWLYYWW is the test code MMMMMM is the M00 (mask) number. YWWLAZ is the assembly traceability code. Figure 70. Part Marking for FC-CBGA Device # 22 Document Revision History Table 76 provides a revision history for the MPC8641D hardware specification. **Table 76. Document Revision History** | Revision | Date | Substantive Change(s) | |----------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3 | 05/2014 | <ul> <li>Updated the Serial RapidIO equation in Section 4.4, "Platform Frequency Requirements for PCI-Express and Serial RapidIO"</li> <li>Updated Section 19.2.4, "Temperature Diode," by removing the ideality factor value.</li> <li>Added VJ package type designator and footnotes to Table 74, "Part Numbering Nomenclature" and Section 16.1, "Package Parameters for the MPC8641."</li> </ul> | | 2 | 07/2009 | <ul> <li>Added note 8 to Table 49, "Differential Transmitter (TX) Output Specifications."</li> <li>Added Revision E to Table 74, "Part Numbering Nomenclature."</li> </ul> | | 1 | 11/2008 | <ul> <li>Added Section 4.4, "Platform Frequency Requirements for PCI-Express and Serial RapidIO."</li> <li>Removed the statement "Note that core processor speed of 1500 MHz is only available for the MPC8641D (dual core)" from Note 2 in Table 74 because a 1500 MHz core is offered for both MPC8641D (dual core) and MPC8641 (single core).</li> <li>Added Note 8 to Figure 57 and Figure 58.</li> </ul> | | 0 | 07/2008 | Initial Release |