# E·XFL



#### Welcome to E-XFL.COM

#### Understanding Embedded - Microprocessors

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

#### Details

| Product Status                  | Obsolete                                                                |
|---------------------------------|-------------------------------------------------------------------------|
| Core Processor                  | PowerPC e600                                                            |
| Number of Cores/Bus Width       | 2 Core, 32-Bit                                                          |
| Speed                           | 1.25GHz                                                                 |
| Co-Processors/DSP               | -                                                                       |
| RAM Controllers                 | DDR, DDR2                                                               |
| Graphics Acceleration           | No                                                                      |
| Display & Interface Controllers | -                                                                       |
| Ethernet                        | 10/100/1000Mbps (4)                                                     |
| SATA                            | -                                                                       |
| USB                             | -                                                                       |
| Voltage - I/O                   | 1.8V, 2.5V, 3.3V                                                        |
| Operating Temperature           | 0°C ~ 105°C (TA)                                                        |
| Security Features               | -                                                                       |
| Package / Case                  | 1023-BCBGA, FCCBGA                                                      |
| Supplier Device Package         | 1023-FCCBGA (33x33)                                                     |
| Purchase URL                    | https://www.e-xfl.com/product-detail/nxp-semiconductors/mc8641dvu1250hb |
|                                 |                                                                         |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong







#### Notes:

- 1. Dotted waveforms correspond to optional supply values for a specified power supply. See Table 2.
- 2. The recommended maximum ramp up time for power supplies is 20 milliseconds.
- 3. Refer to Section 5, "RESET Initialization" for additional information on PLL relock and reset signal assertion timing requirements.
- 4. Refer to Table 11 for additional information on reset configuration pin setup timing requirements. In addition see Figure 68 regarding HRESET and JTAG connection details including TRST.
- 5. e600 PLL relock time is 100 microseconds maximum plus 255 MPX\_clk cycles.
- 6. Stable PLL configuration signals are required as stable SYSCLK is applied. All other POR configuration inputs are required 4 SYSCLK cycles before HRESET negation and are valid at least 2 SYSCLK cycles after HRESET has negated (hold requirement). See Section 5, "RESET Initialization" for more information on setup and hold time of reset configuration signals.
- V<sub>DD</sub>\_PLAT, AV<sub>DD</sub>\_PLAT must strictly reach 90% of their recommended voltage before the rail for Dn\_GV<sub>DD</sub>, and Dn\_MV<sub>REF</sub> reaches 10% of their recommended voltage.
- 8. SYSCLK must be driven only AFTER the power for the various power supplies is stable.
- In device sleep mode, the reset configuration signals for DRAM types (TSEC2\_TXD[4],TSEC2\_TX\_ER) must be valid BEFORE HRESET is asserted.

#### Figure 3. MPC8641 Power-Up and Reset Sequence



Figure 7 provides the AC test load for the DDR bus.



Figure 7. DDR AC Test Load

# 7 DUART

This section describes the DC and AC electrical specifications for the DUART interface of the MPC8641.

# 7.1 DUART DC Electrical Characteristics

Table 22 provides the DC electrical characteristics for the DUART interface.

| Parameter                                                                        | Symbol          | Min                    | Мах                    | Unit |
|----------------------------------------------------------------------------------|-----------------|------------------------|------------------------|------|
| High-level input voltage                                                         | V <sub>IH</sub> | 2                      | OV <sub>DD</sub> + 0.3 | V    |
| Low-level input voltage                                                          | V <sub>IL</sub> | -0.3                   | 0.8                    | V    |
| Input current $(V_{IN} \ ^1 = 0 \ V \text{ or } V_{IN} = V_{DD})$                | I <sub>IN</sub> | —                      | ±5                     | μΑ   |
| High-level output voltage<br>(OV <sub>DD</sub> = min, I <sub>OH</sub> = −100 μA) | V <sub>OH</sub> | OV <sub>DD</sub> - 0.2 | _                      | V    |
| Low-level output voltage<br>( $OV_{DD} = min, I_{OL} = 100 \mu A$ )              | V <sub>OL</sub> | _                      | 0.2                    | V    |

## Table 22. DUART DC Electrical Characteristics

## Note:

1. Note that the symbol  $V_{IN}$ , in this case, represents the  $OV_{IN}$  symbol referenced in Table 1 and Table 2.

# 7.2 DUART AC Electrical Specifications

Table 23 provides the AC timing parameters for the DUART interface.

## Table 23. DUART AC Timing Specifications

| Parameter         | Value               | Unit | Notes |
|-------------------|---------------------|------|-------|
| Minimum baud rate | MPX clock/1,048,576 | baud | 1,2   |
| Maximum baud rate | MPX clock/16        | baud | 1,3   |
| Oversample rate   | 16                  |      | 1,4   |

## Notes:

1. Guaranteed by design.

- 2. MPX clock refers to the platform clock.
- 3. Actual attainable baud rate will be limited by the latency of interrupt processing.
- 4. The middle of a start bit is detected as the 8<sup>th</sup> sampled 0 after the 1-to-0 transition of the start bit. Subsequent bit values are sampled each 16<sup>th</sup> sample.



#### Ethernet: Enhanced Three-Speed Ethernet (eTSEC), MII Management

### Table 29. GMII Receive AC Timing Specifications (continued)

At recommended operating conditions with L/TV<sub>DD</sub> of 3.3 V  $\pm$  5% and 2.5 V  $\pm$  5%.

| Parameter/Condition              | Symbol <sup>1</sup> | Min | Тур | Мах | Unit |
|----------------------------------|---------------------|-----|-----|-----|------|
| RX_CLK clock fall time (80%-20%) | t <sub>GRXF</sub> 2 |     | _   | 1.0 | ns   |

Note:

1. The symbols used for timing specifications herein follow the pattern of t<sub>(first two letters of functional block)(signal)(state) (reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>GRDVKH</sub> symbolizes GMII receive timing (GR) with respect to the time data input signals (D) reaching the valid state (V) relative to the t<sub>RX</sub> clock reference (K) going to the high state (H) or setup time. Also, t<sub>GRDXKL</sub> symbolizes GMII receive timing (GR) with respect to the time data input signals (D) went invalid (X) relative to the t<sub>GRX</sub> clock reference (K) going to the low (L) state or hold time. Note that, in general, the clock reference symbol representation is based on three letters representing the clock of a particular functional. For example, the subscript of t<sub>GRX</sub> represents the GMII (G) receive (RX) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).</sub>

2. Guaranteed by design.

3. ±100 ppm tolerance on RX\_CLK frequency

Figure 11 provides the AC test load for eTSEC.



Figure 11. eTSEC AC Test Load

Figure 12 shows the GMII receive AC timing diagram.



Figure 12. GMII Receive AC Timing Diagram



Ethernet: Enhanced Three-Speed Ethernet (eTSEC), MII Management

## 8.2.3.2 MII Receive AC Timing Specifications

Table 31 provides the MII receive AC timing specifications.

## Table 31. MII Receive AC Timing Specifications

At recommended operating conditions with L/TV<sub>DD</sub> of 3.3 V  $\pm$  5%.

| Parameter/Condition                         | Symbol <sup>1</sup>                 | Min  | Тур | Мах | Unit |
|---------------------------------------------|-------------------------------------|------|-----|-----|------|
| RX_CLK clock period 10 Mbps                 | t <sub>MRX</sub> 2,3                | —    | 400 | —   | ns   |
| RX_CLK clock period 100 Mbps                | t <sub>MRX</sub> <sup>3</sup>       | —    | 40  | —   | ns   |
| RX_CLK duty cycle                           | t <sub>MRXH</sub> /t <sub>MRX</sub> | 35   | —   | 65  | %    |
| RXD[3:0], RX_DV, RX_ER setup time to RX_CLK | t <sub>MRDVKH</sub>                 | 10.0 | —   | —   | ns   |
| RXD[3:0], RX_DV, RX_ER hold time to RX_CLK  | t <sub>MRDXKH</sub>                 | 10.0 | —   | —   | ns   |
| RX_CLK clock rise time (20%-80%)            | t <sub>MRXR</sub> 2                 | 1.0  | —   | 4.0 | ns   |
| RX_CLK clock fall time (80%-20%)            | t <sub>MRXF</sub> 2                 | 1.0  | —   | 4.0 | ns   |

### Note:

1. The symbols used for timing specifications herein follow the pattern of t<sub>(first two letters of functional block)(signal)(state) (reference)(state)</sub> for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>MRDVKH</sub> symbolizes MII receive timing (MR) with respect to the time data input signals (D) reach the valid state (V) relative to the t<sub>MRX</sub> clock reference (K) going to the high (H) state or setup time. Also, t<sub>MRDXKL</sub> symbolizes MII receive timing (GR) with respect to the time data input signals (D) went invalid (X) relative to the t<sub>MRX</sub> clock reference (K) going to the low (L) state or hold time. Note that, in general, the clock reference symbol representation is based on three letters representing the clock of a particular functional. For example, the subscript of t<sub>MRX</sub> represents the MII (M) receive (RX) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).

2. Guaranteed by design.

3. ±100 ppm tolerance on RX\_CLK frequency

Figure 14 provides the AC test load for eTSEC.



Figure 14. eTSEC AC Test Load

Figure 15 shows the MII receive AC timing diagram.



Figure 15. MII Receive AC Timing Diagram



# 10 Local Bus

This section describes the DC and AC electrical specifications for the local bus interface of the MPC8641.

## **10.1 Local Bus DC Electrical Characteristics**

Table 40 provides the DC electrical characteristics for the local bus interface operating at  $OV_{DD} = 3.3 \text{ V}$  DC.

| Parameter                                                                      | Symbol          | Min                    | Мах                    | Unit |
|--------------------------------------------------------------------------------|-----------------|------------------------|------------------------|------|
| High-level input voltage                                                       | V <sub>IH</sub> | 2                      | OV <sub>DD</sub> + 0.3 | V    |
| Low-level input voltage                                                        | V <sub>IL</sub> | -0.3                   | 0.8                    | V    |
| Input current $(V_{IN}^{1} = 0 V \text{ or } V_{IN} = OV_{DD})$                | I <sub>IN</sub> | _                      | ±5                     | μA   |
| High-level output voltage<br>(OV <sub>DD</sub> = min, I <sub>OH</sub> = -2 mA) | V <sub>OH</sub> | OV <sub>DD</sub> – 0.2 | _                      | V    |
| Low-level output voltage<br>(OV <sub>DD</sub> = min, I <sub>OL</sub> = 2 mA)   | V <sub>OL</sub> | —                      | 0.2                    | V    |

Table 40. Local Bus DC Electrical Characteristics (3.3 V DC)

### Note:

1. Note that the symbol  $V_{IN}$ , in this case, represents the  $OV_{IN}$  symbol referenced in Table 1 and Table 2.

## **10.2 Local Bus AC Electrical Specifications**

Table 41 describes the timing parameters of the local bus interface at  $OV_{DD} = 3.3$  V with PLL enabled. For information about the frequency range of local bus see Section 18.1, "Clock Ranges."

| Parameter                                                             | Symbol <sup>1</sup>                 | Min | Max | Unit | Notes |
|-----------------------------------------------------------------------|-------------------------------------|-----|-----|------|-------|
| Local bus cycle time                                                  | t <sub>LBK</sub>                    | 7.5 | —   | ns   | 2     |
| Local Bus Duty Cycle                                                  | t <sub>LBKH</sub> /t <sub>LBK</sub> | 45  | 55  | %    | —     |
| LCLK[n] skew to LCLK[m] or LSYNC_OUT                                  | t <sub>LBKSKEW</sub>                | —   | 150 | ps   | 7, 8  |
| Input setup to local bus clock (except LGTA/LUPWAIT)                  | t <sub>LBIVKH1</sub>                | 1.8 | —   | ns   | 3, 4  |
| LGTA/LUPWAIT input setup to local bus clock                           | t <sub>LBIVKH2</sub>                | 1.7 | —   | ns   | 3, 4  |
| Input hold from local bus clock (except LGTA/LUPWAIT)                 | t <sub>LBIXKH1</sub>                | 1.0 | —   | ns   | 3, 4  |
| LGTA/LUPWAIT input hold from local bus clock                          | t <sub>LBIXKH2</sub>                | 1.0 | —   | ns   | 3, 4  |
| LALE output transition to LAD/LDP output transition (LATCH hold time) | t <sub>LBOTOT</sub>                 | 1.5 | —   | ns   | 6     |
| Local bus clock to output valid (except LAD/LDP and LALE)             | t <sub>LBKHOV1</sub>                | —   | 2.0 | ns   | —     |
| Local bus clock to data valid for LAD/LDP                             | t <sub>LBKHOV2</sub>                | —   | 2.2 | ns   | —     |
| Local bus clock to address valid for LAD                              | t <sub>LBKHOV3</sub>                |     | 2.3 | ns   | _     |

Table 41. Local Bus Timing Parameters (OV<sub>DD</sub> = 3.3 V)m - PLL Enabled

| Parameter                                                             | Symbol <sup>1</sup>  | Min  | Мах  | Unit | Notes |
|-----------------------------------------------------------------------|----------------------|------|------|------|-------|
| LGTA/LUPWAIT input hold from local bus clock                          | t <sub>LBIXKL2</sub> | -1.3 | —    | ns   | 4, 5  |
| LALE output transition to LAD/LDP output transition (LATCH hold time) | t <sub>LBOTOT</sub>  | 1.5  | —    | ns   | 6     |
| Local bus clock to output valid (except LAD/LDP and LALE)             | t <sub>LBKLOV1</sub> |      | -0.3 | ns   |       |
| Local bus clock to data valid for LAD/LDP                             | t <sub>LBKLOV2</sub> |      | -0.1 | ns   | 4     |
| Local bus clock to address valid for LAD                              | t <sub>LBKLOV3</sub> | _    | 0    | ns   | 4     |
| Local bus clock to LALE assertion                                     | t <sub>LBKLOV4</sub> |      | 0    | ns   | 4     |
| Output hold from local bus clock (except LAD/LDP and LALE)            | t <sub>LBKLOX1</sub> | -3.2 | —    | ns   | 4     |
| Output hold from local bus clock for LAD/LDP                          | t <sub>LBKLOX2</sub> | -3.2 | —    | ns   | 4     |
| Local bus clock to output high Impedance (except LAD/LDP and LALE)    | t <sub>lbkloz1</sub> | _    | 0.2  | ns   | 7     |
| Local bus clock to output high impedance for LAD/LDP                  | t <sub>LBKLOZ2</sub> | _    | 0.2  | ns   | 7     |

### Table 42. Local Bus Timing Parameters—PLL Bypassed (continued)

## Notes:

The symbols used for timing specifications herein follow the pattern of t<sub>(First two letters of functional block)(signal)(state) (reference)(state) for inputs and t<sub>(First two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>LBIXKH1</sub> symbolizes local bus timing (LB) for the input (I) to go invalid (X) with respect to the time the t<sub>LBK</sub> clock reference (K) goes high (H), in this case for clock one(1). Also, t<sub>LBKH0X</sub> symbolizes local bus timing (LB) for the output (O) going invalid (X) or output hold time.
</sub>

 All timings are in reference to local bus clock for PLL bypass mode. Timings may be negative with respect to the local bus clock because the actual launch and capture of signals is done with the internal launch/capture clock, which precedes LCLK by t<sub>LBKHKT</sub>.

 Maximum possible clock skew between a clock LCLK[m] and a relative clock LCLK[n]. Skew measured between complementary signals at BV<sub>DD</sub>/2.

4. All signals are measured from BVDD/2 of the rising edge of local bus clock for PLL bypass mode to 0.4 x BVDD of the signal in question for 3.3-V signaling levels.

- 5. Input timings are measured at the pin.
- 6. The value of t<sub>LBOTOT</sub> is the measurement of the minimum time between the negation of LALE and any change in LAD

7. For purposes of active/float timing measurements, the Hi-Z or off state is defined to be when the total current delivered through the component pin is less than or equal to the leakage current specification.

8. Guaranteed by characterization.



Local Bus



Figure 27. Local Bus Signals (PLL Bypass Mode)

## NOTE

In PLL bypass mode, LCLK[n] is the inverted version of the internal clock with the delay of  $t_{LBKHKT}$ . In this mode, signals are launched at the rising edge of the internal clock and are captured at falling edge of the internal clock, with the exception of the LGTA/LUPWAIT signal, which is captured at the rising edge of the internal clock.



Figure 34 provides the  $\overline{\text{TRST}}$  timing diagram.



Figure 35 provides the boundary-scan timing diagram.



Figure 35. Boundary-Scan Timing Diagram

# 12 I<sup>2</sup>C

This section describes the DC and AC electrical characteristics for the I<sup>2</sup>C interfaces of the MPC8641.

# 12.1 I<sup>2</sup>C DC Electrical Characteristics

Table 45 provides the DC electrical characteristics for the I<sup>2</sup>C interfaces.

## Table 45. I<sup>2</sup>C DC Electrical Characteristics

At recommended operating conditions with  $OV_{DD}$  of 3.3 V ± 5%.

| Parameter                                                                                                | Symbol              | Min                                | Мах                    | Unit | Notes |
|----------------------------------------------------------------------------------------------------------|---------------------|------------------------------------|------------------------|------|-------|
| Input high voltage level                                                                                 | V <sub>IH</sub>     | $0.7 \times \text{OV}_{\text{DD}}$ | OV <sub>DD</sub> + 0.3 | V    | _     |
| Input low voltage level                                                                                  | V <sub>IL</sub>     | -0.3                               | $0.3 \times OV_{DD}$   | V    | _     |
| Low level output voltage                                                                                 | V <sub>OL</sub>     | 0                                  | $0.2 \times OV_{DD}$   | V    | 1     |
| Pulse width of spikes which must be suppressed by the input filter                                       | t <sub>I2KHKL</sub> | 0                                  | 50                     | ns   | 2     |
| Input current each I/O pin (input voltage is between $0.1 \times OV_{DD}$ and $0.9 \times OV_{DD}$ (max) | I                   | -10                                | 10                     | μA   | 3     |



\_\_\_\_\_

| Symbol                                       | Parameter                                                                                    | Min   | Nom | Max  | Units | Comments                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|----------------------------------------------|----------------------------------------------------------------------------------------------|-------|-----|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| T <sub>TX-EYE</sub>                          | Minimum TX Eye<br>Width                                                                      | 0.70  | _   | _    | UI    | The maximum Transmitter jitter can be derived as $T_{TX-MAX-JITTER} = 1 - T_{TX-EYE} = 0.3$ UI.<br>See Notes 2 and 3.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| T <sub>TX-EYE-MEDIAN-to-</sub><br>MAX-JITTER | Maximum time<br>between the jitter<br>median and<br>maximum<br>deviation from<br>the median. | _     | _   | 0.15 | UI    | Jitter is defined as the measurement variation of the crossing points ( $V_{TX-DIFFp-p} = 0$ V) in relation to a recovered TX UI. A recovered TX UI is calculated over 3500 consecutive unit intervals of sample data. Jitter is measured using all edges of the 250 consecutive UI in the center of the 3500 UI used for calculating the TX UI. See Notes 2 and 3.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| T <sub>TX-RISE</sub> , T <sub>TX-FALL</sub>  | D+/D-TX Output<br>Rise/Fall Time                                                             | 0.125 | _   | _    | UI    | See Notes 2 and 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| V <sub>TX-CM-ACp</sub>                       | RMS AC Peak<br>Common Mode<br>Output Voltage                                                 | _     | _   | 20   | mV    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| V <sub>TX-CM-DC-ACTIVE-</sub><br>IDLE-DELTA  | Absolute Delta of<br>DC Common<br>Mode Voltage<br>During L0 and<br>Electrical Idle           | 0     | _   | 100  | mV    | $eq:logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_lo$ |
| V <sub>TX-CM</sub> -DC-LINE-DELTA            | Absolute Delta of<br>DC Common<br>Mode between<br>D+ and D-                                  | 0     | _   | 25   | mV    | $\begin{split} & V_{\text{TX-CM-DC-D+}} - V_{\text{TX-CM-DC-D-}}  <= 25 \text{ mV} \\ &V_{\text{TX-CM-DC-D+}} = DC_{(\text{avg})} \text{ of }  V_{\text{TX-D+}}  \\ &V_{\text{TX-CM-DC-D-}} = DC_{(\text{avg})} \text{ of }  V_{\text{TX-D-}}  \\ &\text{See Note 2.} \end{split}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| V <sub>TX-IDLE</sub> -DIFFp                  | Electrical Idle<br>differential Peak<br>Output Voltage                                       | 0     | _   | 20   | mV    | $V_{TX-IDLE-DIFFp} =  V_{TX-IDLE-D+} - V_{TX-IDLE-D-}  \le 20 \text{ mV}$<br>See Note 2.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| V <sub>TX-RCV-DETECT</sub>                   | The amount of<br>voltage change<br>allowed during<br>Receiver<br>Detection                   |       | _   | 600  | mV    | The total amount of voltage change that a transmitter<br>can apply to sense whether a low impedance<br>Receiver is present. See Note 6.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| V <sub>TX-DC-CM</sub>                        | The TX DC<br>Common Mode<br>Voltage                                                          | 0     | _   | 3.6  | V     | The allowed DC Common Mode voltage under any conditions. See Note 6.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| I <sub>TX-SHORT</sub>                        | TX Short Circuit<br>Current Limit                                                            | —     | _   | 90   | mA    | The total current the Transmitter can provide when shorted to its ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| T <sub>TX-IDLE-MIN</sub>                     | Minimum time<br>spent in<br>Electrical Idle                                                  | 50    |     |      | UI    | Minimum time a Transmitter must be in Electrical Idle<br>Utilized by the Receiver to start looking for an<br>Electrical Idle Exit after successfully receiving an<br>Electrical Idle ordered set                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |



| Symbol                                      | Parameter                                                                      | Min | Nom | Max | Units | Comments                                                                                                                                                                                                                          |
|---------------------------------------------|--------------------------------------------------------------------------------|-----|-----|-----|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| T <sub>RX-IDLE-DET-DIFF-</sub><br>ENTERTIME | Unexpected<br>Electrical Idle<br>Enter Detect<br>Threshold<br>Integration Time |     |     | 10  | ms    | An unexpected Electrical Idle ( $V_{RX-DIFFp-p} < V_{RX-IDLE-DET-DIFFp-p}$ ) must be recognized no longer than $T_{RX-IDLE-DET-DIFF-ENTERING}$ to signal an unexpected idle condition.                                            |
| L <sub>TX-SKEW</sub>                        | Total Skew                                                                     |     |     | 20  | ns    | Skew across all lanes on a Link. This includes<br>variation in the length of SKP ordered set (for<br>example, COM and one to five Symbols) at<br>the RX as well as any delay differences<br>arising from the interconnect itself. |

#### Notes:

- 1. No test load is necessarily associated with this value.
- 2. Specified at the measurement point and measured over any 250 consecutive UIs. The test load in Figure 52 should be used as the RX device when taking measurements (also refer to the Receiver compliance eye diagram shown in Figure 51). If the clocks to the RX and TX are not derived from the same reference clock, the TX UI recovered from 3500 consecutive UI must be used as a reference for the eye diagram.
- 3. A T<sub>RX-EYE</sub> = 0.40 UI provides for a total sum of 0.60 UI deterministic and random jitter budget for the Transmitter and interconnect collected any 250 consecutive UIs. The T<sub>RX-EYE-MEDIAN-to-MAX-JITTER</sub> specification ensures a jitter distribution in which the median and the maximum deviation from the median is less than half of the total. UI jitter budget collected over any 250 consecutive TX UIs. It should be noted that the median is not the same as the mean. The jitter median describes the point in time where the number of jitter points on either side is approximately equal as opposed to the averaged time value. If the clocks to the RX and TX are not derived from the same reference clock, the TX UI recovered from 3500 consecutive UI must be used as the reference for the eye diagram.
- 4. The Receiver input impedance shall result in a differential return loss greater than or equal to 15 dB with the D+ line biased to 300 mV and the D- line biased to -300 mV and a common mode return loss greater than or equal to 6 dB (no bias required) over a frequency range of 50 MHz to 1.25 GHz. This input impedance requirement applies to all valid input levels. The reference impedance for return loss measurements for is 50 Ω to ground for both the D+ and D- line (that is, as measured by a Vector Network Analyzer with 50 ohm probes see Figure 52). Note: that the series capacitors C<sub>TX</sub> is optional for the return loss measurement.
- 5. Impedance during all LTSSM states. When transitioning from a Fundamental Reset to Detect (the initial state of the LTSSM) there is a 5 ms transition time before Receiver termination values must be met on all un-configured Lanes of a Port.
- 6. The RX DC Common Mode Impedance that exists when no power is present or Fundamental Reset is asserted. This helps ensure that the Receiver Detect circuit will not falsely assume a Receiver is powered on when it is not. This term must be measured at 300 mV above the RX ground.
- 7. It is recommended that the recovered TX UI is calculated using all edges in the 3500 consecutive UI interval with a fit algorithm using a minimization merit function. Least squares and median deviation fits have worked well with experimental and simulated data.

## 14.5 Receiver Compliance Eye Diagrams

The RX eye diagram in Figure 51 is specified using the passive compliance/test measurement load (see Figure 52) in place of any real PCI Express RX component.

Note: In general, the minimum Receiver eye diagram measured with the compliance/test measurement load (see Figure 52) will be larger than the minimum Receiver eye diagram measured over a range of systems at the input Receiver of any real PCI Express component. The degraded eye diagram at the input Receiver is due to traces internal to the package as well as silicon parasitic characteristics which cause the real PCI Express component to vary in impedance from the compliance/test measurement load. The input Receiver eye diagram is implementation specific and is not specified. RX component designer should



## PCI Express

provide additional margin to adequately compensate for the degraded minimum Receiver eye diagram (shown in Figure 51) expected at the input Receiver based on some adequate combination of system simulations and the Return Loss measured looking into the RX package and silicon. The RX eye diagram must be aligned in time using the jitter median to locate the center of the eye diagram.

The eye diagram must be valid for any 250 consecutive UIs.

A recovered TX UI is calculated over 3500 consecutive unit intervals of sample data. The eye diagram is created using all edges of the 250 consecutive UI in the center of the 3500 UI used for calculating the TX UI.

## NOTE

The reference impedance for return loss measurements is  $50\Omega$  to ground for both the D+ and D- line (that is, as measured by a Vector Network Analyzer with  $50\Omega$  probes—see Figure 52). Note that the series capacitors,  $C_{TX}$ , are optional for the return loss measurement.



Figure 51. Minimum Receiver Eye Timing and Voltage Compliance Specification

## 14.5.1 Compliance Test and Measurement Load

The AC timing and voltage parameters must be verified at the measurement point, as specified within 0.2 inches of the package pins, into a test/measurement load shown in Figure 52.

## NOTE

The allowance of the measurement point to be within 0.2 inches of the package pins is meant to acknowledge that package/board routing may benefit from D+ and D- not being exactly matched in length at the package pin boundary.



| Symbol             | Parameter Description                                                                    | Min | Typical | Мах | Units | Comments                                                         |
|--------------------|------------------------------------------------------------------------------------------|-----|---------|-----|-------|------------------------------------------------------------------|
| t <sub>REF</sub>   | REFCLK cycle time                                                                        | _   | 10(8)   | —   | ns    | 8 ns applies only to serial RapidIO with 125-MHz reference clock |
| t <sub>REFCJ</sub> | REFCLK cycle-to-cycle jitter. Difference in the period of any two adjacent REFCLK cycles | -   | —       | 80  | ps    | _                                                                |
| t <sub>REFPJ</sub> | Phase jitter. Deviation in edge location with respect to mean edge location              | -40 | —       | 40  | ps    | _                                                                |

Table 51. SDn\_REF\_CLK and SDn\_REF\_CLK AC Requirements

# 15.3 Signal Definitions

LP-Serial links use differential signaling. This section defines terms used in the description and specification of differential signals. Figure 53 shows how the signals are defined. The figures show waveforms for either a transmitter output (TD and  $\overline{\text{TD}}$ ) or a receiver input (RD and  $\overline{\text{RD}}$ ). Each signal swings between A Volts and B Volts where A > B. Using these waveforms, the definitions are as follows:

- 1. The transmitter output signals and the receiver input signals TD,  $\overline{\text{TD}}$ , RD and  $\overline{\text{RD}}$  each have a peak-to-peak swing of A B Volts
- 2. The differential output signal of the transmitter,  $V_{OD}$ , is defined as  $V_{TD}$ - $V_{\overline{TD}}$
- 3. The differential input signal of the receiver,  $V_{ID}$ , is defined as  $V_{RD} V_{\overline{RD}}$
- 4. The differential output signal of the transmitter and the differential input signal of the receiver each range from A B to -(A B) Volts
- 5. The peak value of the differential transmitter output signal and the differential receiver input signal is A B Volts
- 6. The peak-to-peak value of the differential transmitter output signal and the differential receiver input signal is 2 \* (A B) Volts



Figure 53. Differential Peak-Peak Voltage of Transmitter or Receiver

To illustrate these definitions using real values, consider the case of a CML (Current Mode Logic) transmitter that has a common mode voltage of 2.25 V and each of its outputs, TD and TD, has a swing that goes between 2.5V and 2.0V. Using these values, the peak-to-peak voltage swing of the signals TD and TD is 500 mV p-p. The differential output signal ranges between 500 mV and -500 mV. The peak differential voltage is 500 mV. The peak-to-peak differential voltage is 1000 mV p-p.



| Name <sup>1</sup>                                  | Package Pin Number                          | Pin Type             | Power Supply     | Notes  |  |  |  |
|----------------------------------------------------|---------------------------------------------|----------------------|------------------|--------|--|--|--|
| SD1_PLL_TPA                                        | T28                                         | Analog               | SV <sub>DD</sub> | 13, 18 |  |  |  |
| SD1_DLL_TPD                                        | N28                                         | 0                    | SV <sub>DD</sub> | 13, 17 |  |  |  |
| SD1_DLL_TPA                                        | P31                                         | Analog               | SV <sub>DD</sub> | 13, 18 |  |  |  |
| High Speed I/O Interface 2 (SERDES 2) <sup>4</sup> |                                             |                      |                  |        |  |  |  |
| SD2_TX[0:3]                                        | Y24, AA27, AB25, AC27                       | 0                    | SV <sub>DD</sub> | —      |  |  |  |
| SD2_TX[4:7]                                        | AE27, AG27, AJ27, AL27                      | 0                    | SV <sub>DD</sub> | 34     |  |  |  |
| SD2_TX[0:3]                                        | Y25, AA28, AB26, AC28                       | 0                    | SV <sub>DD</sub> | —      |  |  |  |
| SD2_TX[4:7]                                        | AE28, AG28, AJ28, AL28                      | 0                    | SV <sub>DD</sub> | 34     |  |  |  |
| SD2_RX[0:3]                                        | Y30, AA32, AB30, AC32                       | I                    | SV <sub>DD</sub> | 32     |  |  |  |
| SD2_RX[4:7]                                        | AH30, AJ32, AK30, AL32                      | I                    | SV <sub>DD</sub> | 32, 35 |  |  |  |
| SD2_RX[0:3]                                        | Y29, AA31, AB29, AC31                       | I                    | SV <sub>DD</sub> | —      |  |  |  |
| SD2_RX[4:7]                                        | AH29, AJ31, AK29, AL31                      | I                    | SV <sub>DD</sub> | 35     |  |  |  |
| SD2_REF_CLK                                        | AE32                                        | I                    | SV <sub>DD</sub> | —      |  |  |  |
| SD2_REF_CLK                                        | AE31                                        | I                    | SV <sub>DD</sub> | —      |  |  |  |
| SD2_IMP_CAL_TX                                     | AM29                                        | Analog               | SV <sub>DD</sub> | 19     |  |  |  |
| SD2_IMP_CAL_RX                                     | AA26                                        | Analog               | SV <sub>DD</sub> | 30     |  |  |  |
| SD2_PLL_TPD                                        | AF29                                        | 0                    | SV <sub>DD</sub> | 13, 17 |  |  |  |
| SD2_PLL_TPA                                        | AF31                                        | Analog               | SV <sub>DD</sub> | 13, 18 |  |  |  |
| SD2_DLL_TPD                                        | AD29                                        | 0                    | SV <sub>DD</sub> | 13, 17 |  |  |  |
| SD2_DLL_TPA                                        | AD30                                        | Analog               | SV <sub>DD</sub> | 13, 18 |  |  |  |
|                                                    | Special Connection Requir                   | ement pins           | <u>.</u>         |        |  |  |  |
| No Connects                                        | K24, K25, P28, P29, W26, W27, AD25,<br>AD26 | _                    | -                | 13     |  |  |  |
| Reserved                                           | H30, R32, V28, AG32                         | —                    | —                | 14     |  |  |  |
| Reserved                                           | H29, R31, W28, AG31                         | —                    | —                | 15     |  |  |  |
| Reserved                                           | AD24, AG26                                  | —                    | —                | 16     |  |  |  |
|                                                    | Ethernet Miscellaneous                      | Signals <sup>5</sup> |                  |        |  |  |  |
| EC1_GTX_CLK125                                     | AL23                                        | I                    | LV <sub>DD</sub> | 39     |  |  |  |
| EC2_GTX_CLK125                                     | AM23                                        | I                    | TV <sub>DD</sub> | 39     |  |  |  |
| EC_MDC                                             | G31                                         | 0                    | OV <sub>DD</sub> | _      |  |  |  |
| EC_MDIO                                            | G32                                         | I/O                  | OV <sub>DD</sub> |        |  |  |  |
|                                                    | eTSEC Port 1 Sign                           | als <sup>5</sup>     |                  |        |  |  |  |

## Table 63. MPC8641 Signal Reference by Functional Block (continued)



Signal Listings

| Name <sup>1</sup>               | Package Pin Number                                | Pin Type         | Power Supply     | Notes    |
|---------------------------------|---------------------------------------------------|------------------|------------------|----------|
| TSEC1_TXD[0:7]/<br>GPOUT[0:7]   | AF25, AC23,AG24, AG23, AE24, AE23, AE22, AD22     | 0                | LV <sub>DD</sub> | 6, 10    |
| TSEC1_TX_EN                     | AB22                                              | 0                | LV <sub>DD</sub> | 36       |
| TSEC1_TX_ER                     | AH26                                              | 0                | LV <sub>DD</sub> | _        |
| TSEC1_TX_CLK                    | AC22                                              | I                | LV <sub>DD</sub> | 40       |
| TSEC1_GTX_CLK                   | AH25                                              | 0                | LV <sub>DD</sub> | 41       |
| TSEC1_CRS                       | AM24                                              | I/O              | LV <sub>DD</sub> | 37       |
| TSEC1_COL                       | AM25                                              | I                | LV <sub>DD</sub> | —        |
| TSEC1_RXD[0:7]/<br>GPIN[0:7]    | AL25, AL24, AK26, AK25, AM26, AF26,<br>AH24, AG25 | I                | LV <sub>DD</sub> | 10       |
| TSEC1_RX_DV                     | AJ24                                              | I                | LV <sub>DD</sub> | _        |
| TSEC1_RX_ER                     | AJ25                                              | I                | LV <sub>DD</sub> | _        |
| TSEC1_RX_CLK                    | AK24                                              | I                | LV <sub>DD</sub> | 40       |
|                                 | eTSEC Port 2 Signa                                | als <sup>5</sup> | · · · · · ·      |          |
| TSEC2_TXD[0:3]/<br>GPOUT[8:15]  | AB20, AJ23, AJ22, AD19                            | 0                | LV <sub>DD</sub> | 6, 10    |
| TSEC2_TXD[4]/<br>GPOUT[12]      | AH23                                              | 0                | LV <sub>DD</sub> | 6,10, 38 |
| TSEC2_TXD[5:7]/<br>GPOUT[13:15] | AH21, AG22, AG21                                  | 0                | LV <sub>DD</sub> | 6, 10    |
| TSEC2_TX_EN                     | AB21                                              | 0                | LV <sub>DD</sub> | 36       |
| TSEC2_TX_ER                     | AB19                                              | 0                | LV <sub>DD</sub> | 6, 38    |
| TSEC2_TX_CLK                    | AC21                                              | I                | LV <sub>DD</sub> | 40       |
| TSEC2_GTX_CLK                   | AD20                                              | 0                | LV <sub>DD</sub> | 41       |
| TSEC2_CRS                       | AE20                                              | I/O              | LV <sub>DD</sub> | 37       |
| TSEC2_COL                       | AE21                                              | I                | LV <sub>DD</sub> | —        |
| TSEC2_RXD[0:7]/<br>GPIN[8:15]   | AL22, AK22, AM21, AH20, AG20, AF20, AF23, AF22    | I                | LV <sub>DD</sub> | 10       |
| TSEC2_RX_DV                     | AC19                                              | I                | LV <sub>DD</sub> | _        |
| TSEC2_RX_ER                     | AD21                                              | I                | LV <sub>DD</sub> | _        |
| TSEC2_RX_CLK                    | AM22                                              | I                | LV <sub>DD</sub> | 40       |
|                                 | eTSEC Port 3 Signa                                | als <sup>5</sup> | ·                |          |
| TSEC3_TXD[0:3]                  | AL21, AJ21, AM20, AJ20                            | 0                | TV <sub>DD</sub> | 6        |
| TSEC3_TXD[4]/                   | AM19                                              | 0                | TV <sub>DD</sub> | —        |
| TSEC3_TXD[5:7]                  | AK21, AL20, AL19                                  | 0                | TV <sub>DD</sub> | 6        |

## Table 63. MPC8641 Signal Reference by Functional Block (continued)



| Name <sup>1</sup>                                   | Package Pin Number                                                                                                                            | Pin Type                                                   | Power Supply     | Notes |
|-----------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|------------------|-------|
| AGND_SRDS1                                          | P30                                                                                                                                           | SerDes Port 1<br>Ground pin for<br>AV <sub>DD</sub> _SRDS1 | _                | _     |
| AGND_SRDS2                                          | AF30                                                                                                                                          | SerDes Port 2<br>Ground pin for<br>AV <sub>DD</sub> _SRDS2 | _                | _     |
| SGND                                                | H28, H32, J30, K31, L28, L29, M32, N30,<br>R29, T32, U30, V31, W29,Y32 AA30, AB31,<br>AC29, AD32, AE30, AG29, AH32, AJ30,<br>AK31, AL29, AM32 | Ground pins for<br>SV <sub>DD</sub>                        | _                |       |
| XGND                                                | K27, L25, M26, N24, P27, R25, T26, U24,<br>V27, W25, Y28, AA24, AB27, AC25, AD28,<br>AE26, AF27, AH28, AJ26, AK27, AL26,<br>AM28              | Ground pins for XV <sub>DD</sub> _SRDS <i>n</i>            | _                |       |
|                                                     | Reset Configuration Si                                                                                                                        | gnals <sup>20</sup>                                        |                  |       |
| TSEC1_TXD[0] /<br>cfg_alt_boot_vec                  | AF25                                                                                                                                          | —                                                          | LV <sub>DD</sub> | _     |
| TSEC1_TXD[1]/<br>cfg_platform_freq                  | AC23                                                                                                                                          | —                                                          | LV <sub>DD</sub> | 21    |
| TSEC1_TXD[2:4]/<br>cfg_device_id[5:7]               | AG24, AG23, AE24                                                                                                                              | —                                                          | LV <sub>DD</sub> | _     |
| TSEC1_TXD[5]/<br>cfg_tsec1_reduce                   | AE23                                                                                                                                          | —                                                          | LV <sub>DD</sub> | _     |
| TSEC1_TXD[6:7]/<br>cfg_tsec1_prtcl[0:1]             | AE22, AD22                                                                                                                                    | —                                                          | LV <sub>DD</sub> | _     |
| TSEC2_TXD[0:3]/<br>cfg_rom_loc[0:3]                 | AB20, AJ23, AJ22, AD19                                                                                                                        | —                                                          | LV <sub>DD</sub> | _     |
| TSEC2_TXD[4],<br>TSEC2_TX_ER/<br>cfg_dram_type[0:1] | AH23,<br>AB19                                                                                                                                 | —                                                          | LV <sub>DD</sub> | 38    |
| TSEC2_TXD[5]/<br>cfg_tsec2_reduce                   | AH21                                                                                                                                          | —                                                          | LV <sub>DD</sub> | —     |
| TSEC2_TXD[6:7]/<br>cfg_tsec2_prtcl[0:1]             | AG22, AG21                                                                                                                                    | —                                                          | LV <sub>DD</sub> | _     |
| TSEC3_TXD[0:1]/<br>cfg_spare[0:1]                   | AL21, AJ21                                                                                                                                    | 0                                                          | TV <sub>DD</sub> | 33    |
| TSEC3_TXD[2]/<br>cfg_core1_enable                   | AM20                                                                                                                                          | 0                                                          | TV <sub>DD</sub> | _     |
| TSEC3_TXD[3]/<br>cfg_core1_lm_offset                | AJ20                                                                                                                                          | —                                                          | LV <sub>DD</sub> | _     |
| TSEC3_TXD[5]/<br>cfg_tsec3_reduce                   | AK21                                                                                                                                          | —                                                          | LV <sub>DD</sub> |       |

## Table 63. MPC8641 Signal Reference by Functional Block (continued)



Signal Listings

| Name <sup>1</sup>                         | Package Pin Number                                                                                                                                                      | Pin Type | Power Supply     | Notes |
|-------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------------------|-------|
| TSEC3_TXD[6:7]/<br>cfg_tsec3_prtcl[0:1]   | AL20, AL19                                                                                                                                                              | _        | LV <sub>DD</sub> |       |
| TSEC4_TXD[0:3]/<br>cfg_io_ports[0:3]      | AC18, AC16, AD18, AD17                                                                                                                                                  | —        | LV <sub>DD</sub> |       |
| TSEC4_TXD[5]/<br>cfg_tsec4_reduce         | AB18                                                                                                                                                                    | —        | LV <sub>DD</sub> |       |
| TSEC4_TXD[6:7]/<br>cfg_tsec4_prtcl[0:1]   | AB17, AB16                                                                                                                                                              | —        | LV <sub>DD</sub> |       |
| LAD[0:31]/<br>cfg_gpporcr[0:31]           | A30, E29, C29, D28, D29, H25, B29, A29,<br>C28, L22, M22, A28, C27, H26, G26, B27,<br>B26, A27, E27, G25, D26, E26, G24, F27,<br>A26, A25, C25, H23, K22, D25, F25, H22 | —        | OV <sub>DD</sub> | _     |
| <u>LWE[0]</u> /<br>cfg_cpu_boot           | E21                                                                                                                                                                     | —        | OV <sub>DD</sub> |       |
| LWE[1]/cfg_rio_sys_size                   | F21                                                                                                                                                                     | —        | OV <sub>DD</sub> |       |
| LWE[2:3]/<br>cfg_host_agt[0:1]            | D22, E20                                                                                                                                                                | —        | OV <sub>DD</sub> |       |
| LDP[0:3], LA[27] /<br>cfg_core_pll[0:4]   | A24, E24, C24, B24,<br>J21                                                                                                                                              | —        | OV <sub>DD</sub> | 22    |
| LA[28:31]/<br>cfg_sys_pll[0:3]            | K21, G22, F24, G21                                                                                                                                                      | —        | OV <sub>DD</sub> | 22    |
| LGPL[3],<br>LGPL[5]/<br>cfg_boot_seq[0:1] | K20,<br>J19                                                                                                                                                             | —        | OV <sub>DD</sub> | —     |
| D1_MSRCID[0]/<br>cfg_mem_debug            | F15                                                                                                                                                                     | —        | OV <sub>DD</sub> |       |
| D1_MSRCID[1]/<br>cfg_ddr_debug            | K15                                                                                                                                                                     | —        | OV <sub>DD</sub> |       |

Table 63. MPC8641 Signal Reference by Functional Block (continued)



Another useful equation is:

$$\mathbf{V}_{H} - \mathbf{V}_{L} = \mathbf{n} \frac{\mathbf{KT}}{\mathbf{q}} \left[ \mathbf{In} \frac{\mathbf{I}_{H}}{\mathbf{I}_{L}} \right]$$

Where:

 $I_{fw} = Forward current$   $I_s = Saturation current$   $V_d = Voltage at diode$   $V_f = Voltage forward biased$   $V_H = Diode voltage while I_H is flowing$   $V_L = Diode voltage while I_L is flowing$   $I_H = Larger diode bias current$   $I_L = Smaller diode bias current$   $q = Charge of electron (1.6 \times 10^{-19} \text{ C})$  n = Ideality factor (normally 1.0)  $K = Boltzman's constant (1.38 \times 10^{-23} \text{ Joules/K})$  T = Temperature (Kelvins)

The ratio of  $I_H$  to  $I_L$  is usually selected to be 10:1. The above simplifies to the following:

$$V_{H}-V_{L}=~1.986\times10^{-4}\times nT$$

Solving for T, the equation becomes:

$$\mathbf{nT} = \frac{\mathbf{V}_{\mathsf{H}} - \mathbf{V}_{\mathsf{L}}}{1.986 \times 10^{-4}}$$



For other pin pull-up or pull-down recommendations of signals, please see Section 17, "Signal Listings."

## 20.7 Output Buffer DC Impedance

The MPC8641 drivers are characterized over process, voltage, and temperature. For all buses, the driver is a push-pull single-ended driver type (open drain for  $I^2C$ ).

To measure  $Z_0$  for the single-ended drivers, an external resistor is connected from the chip pad to  $OV_{DD}$  or GND. Then, the value of each resistor is varied until the pad voltage is  $OV_{DD}/2$  (see Figure 66). The output impedance is the average of two components, the resistances of the pull-up and pull-down devices. When data is held high, SW1 is closed (SW2 is open) and  $R_p$  is trimmed until the voltage at the pad equals  $OV_{DD}/2$ .  $R_p$  then becomes the resistance of the pull-up devices.  $R_p$  and  $R_N$  are designed to be close to each other in value. Then,  $Z_0 = (R_p + R_N)/2$ .



Figure 66. Driver Impedance Measurement

Table 73 summarizes the signal impedance targets. The driver impedances are targeted at minimum  $V_{DD}$ , nominal  $OV_{DD}$ , 105°C.

| Impedance      | DUART, Control,<br>Configuration, Power<br>Management | PCI<br>Express | DDR DRAM  | Symbol         | Unit |
|----------------|-------------------------------------------------------|----------------|-----------|----------------|------|
| R <sub>N</sub> | 43 Target                                             | 25 Target      | 20 Target | Z <sub>0</sub> | W    |
| R <sub>P</sub> | 43 Target                                             | 25 Target      | 20 Target | Z <sub>0</sub> | W    |

**Table 73. Impedance Characteristics** 

Note: Nominal supply voltages. See Table 1,  $T_i = 105^{\circ}C$ .



Ordering Information

# 21 Ordering Information

Ordering information for the parts fully covered by this specification document is provided in Section 21.1, "Part Numbers Fully Addressed by This Document."

# 21.1 Part Numbers Fully Addressed by This Document

Table 74 provides the Freescale part numbering nomenclature for the MPC8641. Note that the individual part numbers correspond to a maximum processor core frequency. For available frequencies, contact your local Freescale sales office. In addition to the processor frequency, the part numbering scheme also includes an application modifier which may specify special application conditions. Each part number also contains a revision code which refers to the die mask revision number.

| MC              | nnnn               | x                                             | XX                                                                                                                                | nnnn                                              | x                                                                                    | x                                                                                                                                                                                                                                                                                                                                                               |
|-----------------|--------------------|-----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|--------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Product<br>Code | Part<br>Identifier | Core<br>Count                                 | Package <sup>1</sup>                                                                                                              | Core Processor<br>Frequency <sup>2</sup><br>(MHz) | DDR speed<br>(MHz)                                                                   | Product Revision Level                                                                                                                                                                                                                                                                                                                                          |
| MC              | 8641               | Blank =<br>Single<br>Core<br>D = Dual<br>Core | HX = High-lead<br>HCTE FC-CBGA<br>VU = RoHS lead-free<br>HCTE FC-CBGA <sup>5</sup><br>VJ = lead-free HCTE<br>FC-CBGA <sup>6</sup> | 1000, 1250, 1333,<br>1500                         | N = 500 MHz <sup>4</sup><br>K = 600 MHz<br>J = 533 MHz<br>H = 500 MHz<br>G = 400 MHz | Revision B = 2.0<br>System Version Register<br>Value for Rev B:<br>0x8090_0020 - MPC8641<br>0x8090_0120 - MPC8641D<br>Revision C = 2.1<br>System Version Register<br>Value for Rev C:<br>0x8090_0021 - MPC8641<br>0x8090_0121 - MPC8641D<br>Revision E = 3.0<br>System Version Register<br>Value for Rev E:<br>0x8090_0030 - MPC86411<br>0x8090_0130 - MPC8641D |

## Table 74. Part Numbering Nomenclature

## Notes:

- 1. See Section 16, "Package," for more information on available package types.
- Processor core frequencies supported by parts addressed by this specification only. Not all parts described in this specification support all core frequencies. Additionally, parts addressed by part number specifications may support other maximum core frequencies.
- 3. The P prefix in a Freescale part number designates a "Pilot Production Prototype" as defined by Freescale SOP 3-13. These parts have only preliminary reliability and characterization data. Before pilot production prototypes may be shipped, written authorization from the customer must be on file in the applicable sales office acknowledging the qualification status and the fact that product changes may still occur while shipping pilot production prototypes.
- 4. Part Number MC8641xxx1000NX is our low  $V_{DD}$ \_Core*n* device.  $V_{DD}$ \_Core*n* = 0.95 V and  $V_{DD}$ \_PLAT = 1.05 V.
- 5. VU part number is RoHS compliant with the permitted exception of the C4 die bumps.
- 6. VJ part number is entirely lead-free including the C4 die bumps.



#### How to Reach Us:

Home Page: freescale.com

Web Support: freescale.com/support Information in this document is provided solely to enable system and software implementers to use Freescale products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document.

Freescale reserves the right to make changes without further notice to any products herein. Freescale makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals," must be validated for each customer application by customer's technical experts. Freescale does not convey any license under its patent rights nor the rights of others. Freescale sells products pursuant to standard terms and conditions of sale, which can be found at the following address: freescale.com/SalesTermsandConditions.

Freescale, the Freescale logo, and PowerQUICC, are trademarks of Freescale Semiconductor, Inc., Reg. U.S. Pat. & Tm. Off. QUICC Engine is a trademark of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. The Power Architecture and Power.org word marks and the Power and Power.org logos and related marks are trademarks and service marks licensed by Power.org.

© 2008-2014 Freescale Semiconductor, Inc.



Document Number: MPC8641D Rev. 3 05/2014

