# E·XFL



#### Welcome to E-XFL.COM

#### Understanding Embedded - Microprocessors

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

#### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

#### Details

| Product Status                  | Obsolete                                                                |
|---------------------------------|-------------------------------------------------------------------------|
| Core Processor                  | PowerPC e600                                                            |
| Number of Cores/Bus Width       | 2 Core, 32-Bit                                                          |
| Speed                           | 1.5GHz                                                                  |
| Co-Processors/DSP               | -                                                                       |
| RAM Controllers                 | DDR, DDR2                                                               |
| Graphics Acceleration           | Νο                                                                      |
| Display & Interface Controllers | -                                                                       |
| Ethernet                        | 10/100/1000Mbps (4)                                                     |
| SATA                            | -                                                                       |
| USB                             | -                                                                       |
| Voltage - I/O                   | 1.8V, 2.5V, 3.3V                                                        |
| Operating Temperature           | 0°C ~ 105°C (TA)                                                        |
| Security Features               | -                                                                       |
| Package / Case                  | 1023-BCBGA, FCCBGA                                                      |
| Supplier Device Package         | 1023-FCCBGA (33x33)                                                     |
| Purchase URL                    | https://www.e-xfl.com/product-detail/nxp-semiconductors/mc8641dvu1500kc |
|                                 |                                                                         |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



Overview



Figure 1. MPC8641 and MPC8641D



Input Clocks

should meet the MPC8641 input cycle-to-cycle jitter requirement. Frequency modulation and spread are separate concerns, and the MPC8641 is compatible with spread spectrum sources if the recommendations listed in Table 9 are observed.

**Table 9. Spread Spectrum Clock Source Recommendations** 

At recommended operating conditions. See Table 2.

| Parameter            | Min | Мах | Unit | Notes |
|----------------------|-----|-----|------|-------|
| Frequency modulation | —   | 50  | kHz  | 1     |
| Frequency spread     |     | 1.0 | %    | 1, 2  |

Notes:

1. Guaranteed by design.

2. SYSCLK frequencies resulting from frequency spreading, and the resulting core and VCO frequencies, must meet the minimum and maximum specifications given in Table 8.

It is imperative to note that the processor's minimum and maximum SYSCLK, core, and VCO frequencies must not be exceeded regardless of the type of clock source. Therefore, systems in which the processor is operated at its maximum rated e600 core frequency should avoid violating the stated limits by using down-spreading only.

 $SDn_REF_CLK$  and  $\overline{SDn_REF_CLK}$  was designed to work with a spread spectrum clock (+0 to 0.5% spreading at 30–33kHz rate is allowed), assuming both ends have same reference clock. For better results use a source without significant unintended modulation.

### 4.2 Real Time Clock Timing

The RTC input is sampled by the platform clock (MPX clock). The output of the sampling latch is then used as an input to the counters of the PIC. There is no jitter specification. The minimum pulse width of the RTC signal should be greater than 2x the period of the MPX clock. That is, minimum clock high time is  $2 \times t_{MPX}$ , and minimum clock low time is  $2 \times t_{MPX}$ . There is no minimum RTC frequency; RTC may be grounded if not needed.

### 4.3 eTSEC Gigabit Reference Clock Timing

Table 10 provides the eTSEC gigabit reference clocks (EC1\_GTX\_CLK125 and EC2\_GTX\_CLK125) AC timing specifications for the MPC8641.

| Parameter/Condition                | Symbol             | Min | Typical         | Max | Unit | Notes |
|------------------------------------|--------------------|-----|-----------------|-----|------|-------|
| ECn_GTX_CLK125 frequency           | f <sub>G125</sub>  | —   | 125 ±100<br>ppm | _   | MHz  | 3     |
| ECn_GTX_CLK125 cycle time          | t <sub>G125</sub>  | —   | 8               | _   | ns   | —     |
| ECn_GTX_CLK125 peak-to-peak jitter | t <sub>G125J</sub> | —   |                 | 250 | ps   | 1     |

Table 10. ECn\_GTX\_CLK125 AC Timing Specifications



Figure 7 provides the AC test load for the DDR bus.



Figure 7. DDR AC Test Load

# 7 DUART

This section describes the DC and AC electrical specifications for the DUART interface of the MPC8641.

# 7.1 DUART DC Electrical Characteristics

Table 22 provides the DC electrical characteristics for the DUART interface.

| Parameter                                                                        | Symbol          | Min                    | Мах                    | Unit |
|----------------------------------------------------------------------------------|-----------------|------------------------|------------------------|------|
| High-level input voltage                                                         | V <sub>IH</sub> | 2                      | OV <sub>DD</sub> + 0.3 | V    |
| Low-level input voltage                                                          | V <sub>IL</sub> | -0.3                   | 0.8                    | V    |
| Input current $(V_{IN} \ ^1 = 0 \ V \text{ or } V_{IN} = V_{DD})$                | I <sub>IN</sub> | —                      | ±5                     | μΑ   |
| High-level output voltage<br>(OV <sub>DD</sub> = min, I <sub>OH</sub> = −100 μA) | V <sub>OH</sub> | OV <sub>DD</sub> - 0.2 | _                      | V    |
| Low-level output voltage<br>( $OV_{DD} = min, I_{OL} = 100 \mu A$ )              | V <sub>OL</sub> | _                      | 0.2                    | V    |

### Table 22. DUART DC Electrical Characteristics

### Note:

1. Note that the symbol  $V_{IN}$ , in this case, represents the  $OV_{IN}$  symbol referenced in Table 1 and Table 2.

# 7.2 DUART AC Electrical Specifications

Table 23 provides the AC timing parameters for the DUART interface.

### Table 23. DUART AC Timing Specifications

| Parameter         | Value               | Unit | Notes |
|-------------------|---------------------|------|-------|
| Minimum baud rate | MPX clock/1,048,576 | baud | 1,2   |
| Maximum baud rate | MPX clock/16        | baud | 1,3   |
| Oversample rate   | 16                  |      | 1,4   |

### Notes:

1. Guaranteed by design.

- 2. MPX clock refers to the platform clock.
- 3. Actual attainable baud rate will be limited by the latency of interrupt processing.
- 4. The middle of a start bit is detected as the 8<sup>th</sup> sampled 0 after the 1-to-0 transition of the start bit. Subsequent bit values are sampled each 16<sup>th</sup> sample.



Ethernet: Enhanced Three-Speed Ethernet (eTSEC), MII Management

### 8.2.4.2 TBI Receive AC Timing Specifications

Table 33 provides the TBI receive AC timing specifications.

### Table 33. TBI Receive AC Timing Specifications

At recommended operating conditions with L/TV<sub>DD</sub> of 3.3 V  $\pm$  5% and 2.5 V  $\pm$  5%.

| Parameter/Condition                       | Symbol <sup>1</sup>                 | Min | Тур  | Мах | Unit |
|-------------------------------------------|-------------------------------------|-----|------|-----|------|
| PMA_RX_CLK[0:1] clock period              | t <sub>TRX</sub> 3                  | —   | 16.0 | _   | ns   |
| PMA_RX_CLK[0:1] skew                      | t <sub>SKTRX</sub>                  | 7.5 | —    | 8.5 | ns   |
| PMA_RX_CLK[0:1] duty cycle                | t <sub>TRXH</sub> /t <sub>TRX</sub> | 40  | —    | 60  | %    |
| RCG[9:0] setup time to rising PMA_RX_CLK  | t <sub>TRDVKH</sub>                 | 2.5 | —    | —   | ns   |
| RCG[9:0] hold time to rising PMA_RX_CLK   | t <sub>TRDXKH</sub>                 | 1.5 | —    | —   | ns   |
| PMA_RX_CLK[0:1] clock rise time (20%-80%) | t <sub>TRXR</sub> <sup>2</sup>      | 0.7 | —    | 2.4 | ns   |
| PMA_RX_CLK[0:1] clock fall time (80%-20%) | t <sub>TRXF</sub> 2                 | 0.7 | —    | 2.4 | ns   |

#### Note:

1. The symbols used for timing specifications herein follow the pattern of t<sub>(first two letters of functional block)(signal)(state) (reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state) for outputs. For example, t<sub>TRDVKH</sub> symbolizes TBI receive timing (TR) with respect to the time data input signals (D) reach the valid state (V) relative to the t<sub>TRX</sub> clock reference (K) going to the high (H) state or setup time. Also, t<sub>TRDXKH</sub> symbolizes TBI receive timing (TR) with respect to the time data input signals (D) reach the valid state (V) relative to the t<sub>TRX</sub> clock reference (K) going to the high (H) state or setup time. Also, t<sub>TRDXKH</sub> symbolizes TBI receive timing (TR) with respect to the time data input signals (D) went invalid (X) relative to the t<sub>TRX</sub> clock reference (K) going to the high (H) state. Note that, in general, the clock reference symbol representation is based on three letters representing the clock of a particular functional. For example, the subscript of t<sub>TRX</sub> represents the TBI (T) receive (RX) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall). For symbols representing skews, the subscript is skew (SK) followed by the clock that is being skewed (TRX).</sub></sub>

2. Guaranteed by design.

3. ±100 ppm tolerance on PMA\_RX\_CLK[0:1] frequency

Figure 17 shows the TBI receive AC timing diagram.



Figure 17. TBI Receive AC Timing Diagram







Figure 29. Local Bus Signals, GPCM/UPM Signals for LCRR[CLKDIV] = 2 (clock ratio of 4) (PLL Bypass Mode)



JTAG

# 11 JTAG

This section describes the DC and AC electrical specifications for the IEEE 1149.1 (JTAG) interface of the MPC8641/D.

# **11.1 JTAG DC Electrical Characteristics**

Table 43 provides the DC electrical characteristics for the JTAG interface.

### Table 43. JTAG DC Electrical Characteristics

| Parameter                                                                        | Symbol          | Min                    | Мах                    | Unit |
|----------------------------------------------------------------------------------|-----------------|------------------------|------------------------|------|
| High-level input voltage                                                         | V <sub>IH</sub> | 2                      | OV <sub>DD</sub> + 0.3 | V    |
| Low-level input voltage                                                          | V <sub>IL</sub> | - 0.3                  | 0.8                    | V    |
| Input current<br>$(V_{IN}^{1} = 0 V \text{ or } V_{IN} = V_{DD})$                | I <sub>IN</sub> | —                      | ±5                     | μA   |
| High-level output voltage<br>(OV <sub>DD</sub> = min, I <sub>OH</sub> = −100 μA) | V <sub>OH</sub> | OV <sub>DD</sub> – 0.2 | _                      | V    |
| Low-level output voltage<br>(OV <sub>DD</sub> = min, I <sub>OL</sub> = 100 μA)   | V <sub>OL</sub> |                        | 0.2                    | V    |

Note:

1. Note that the symbol  $V_{IN}$ , in this case, represents the  $OV_{IN}$  symbol referenced in Table 1 and Table 2.

# 11.2 JTAG AC Electrical Specifications

Table 44 provides the JTAG AC timing specifications as defined in Figure 33 through Figure 35.

### Table 44. JTAG AC Timing Specifications (Independent of SYSCLK)<sup>1</sup>

At recommended operating conditions (see Table 3).

| Parameter                                            | Symbol <sup>2</sup>                        | Min      | Мах      | Unit | Notes |
|------------------------------------------------------|--------------------------------------------|----------|----------|------|-------|
| JTAG external clock frequency of operation           | f <sub>JTG</sub>                           | 0        | 33.3     | MHz  | —     |
| JTAG external clock cycle time                       | t <sub>JTG</sub>                           | 30       | —        | ns   | —     |
| JTAG external clock pulse width measured at 1.4 V    | t <sub>JTKHKL</sub>                        | 15       | —        | ns   | _     |
| JTAG external clock rise and fall times              | t <sub>JTGR</sub> & t <sub>JTGF</sub>      | 0        | 2        | ns   | 6     |
| TRST assert time                                     | t <sub>TRST</sub>                          | 25       | —        | ns   | 3     |
| Input setup times:<br>Boundary-scan data<br>TMS, TDI | t <sub>JTDVKH</sub><br>t <sub>JTIVKH</sub> | 4<br>0   |          | ns   | 4     |
| Input hold times:<br>Boundary-scan data<br>TMS, TDI  | t <sub>JTDXKH</sub><br>t <sub>JTIXKH</sub> | 20<br>25 |          | ns   | 4     |
| Valid times:<br>Boundary-scan data<br>TDO            | t <sub>jtkldv</sub><br>t <sub>jtklov</sub> | 4<br>4   | 20<br>25 | ns   | 5     |





Figure 37 shows the AC timing diagram for the  $I^2C$  bus.



Figure 37. I<sup>2</sup>C Bus AC Timing Diagram

# 13 High-Speed Serial Interfaces (HSSI)

The MPC8641D features two Serializer/Deserializer (SerDes) interfaces to be used for high-speed serial interconnect applications. The SerDes1 interface is dedicated for PCI Express data transfers. The SerDes2 can be used for PCI Express and/or Serial RapidIO data transfers.

This section describes the common portion of SerDes DC electrical specifications, which is the DC requirement for SerDes Reference Clocks. The SerDes data lane's transmitter and receiver reference circuits are also shown.

# 13.1 Signal Terms Definition

The SerDes utilizes differential signaling to transfer data across the serial link. This section defines terms used in the description and specification of differential signals.

Figure 38 shows how the signals are defined. For illustration purpose, only one SerDes lane is used for description. The figure shows waveform for either a transmitter output (SD*n*\_TX and  $\overline{SDn}_T\overline{X}$ ) or a receiver input (SD*n*\_RX and  $\overline{SDn}_R\overline{X}$ ). Each signal swings between A Volts and B Volts where A > B.

Using this waveform, the definitions are as follows. To simplify illustration, the following definitions assume that the SerDes transmitter and receiver operate in a fully symmetrical differential signaling environment.

### 1. Single-Ended Swing

The transmitter output signals and the receiver input signals  $SDn_TX$ ,  $\overline{SDn_TX}$ ,  $SDn_RX$  and  $\overline{SDn_RX}$  each have a peak-to-peak swing of A – B Volts. This is also referred as each signal wire's Single-Ended Swing.

### 2. Differential Output Voltage, V<sub>OD</sub> (or Differential Output Swing):

The Differential Output Voltage (or Swing) of the transmitter,  $V_{OD}$ , is defined as the difference of the two complimentary output voltages:  $V_{SDn_TX} - V_{\overline{SDn_TX}}$ . The  $V_{OD}$  value can be either positive or negative.

3. Differential Input Voltage, V<sub>ID</sub> (or Differential Input Swing):



To illustrate these definitions using real values, consider the case of a CML (Current Mode Logic) transmitter that has a common mode voltage of 2.25 V and each of its outputs, TD and TD, has a swing that goes between 2.5 V and 2.0 V. Using these values, the peak-to-peak voltage swing of each signal (TD or TD) is 500 mV p-p, which is referred as the single-ended swing for each signal. In this example, since the differential signaling environment is fully symmetrical, the transmitter output's differential swing (V<sub>OD</sub>) has the same amplitude as each signal's single-ended swing. The differential output signal ranges between 500 mV and -500 mV, in other words, V<sub>OD</sub> is 500 mV in one phase and -500 mV in the other phase. The peak differential voltage (V<sub>DIFFp</sub>) is 500 mV. The peak-to-peak differential voltage (V<sub>DIFFp</sub>-p) is 1000 mV p-p.

## 13.2 SerDes Reference Clocks

The SerDes reference clock inputs are applied to an internal PLL whose output creates the clock used by the corresponding SerDes lanes. The SerDes reference clocks inputs are  $SDn_REF_CLK$  and  $SDn_REF_CLK$  for PCI Express and Serial RapidIO.

The following sections describe the SerDes reference clock requirements and some application information.

### 13.2.1 SerDes Reference Clock Receiver Characteristics

Figure 39 shows a receiver reference diagram of the SerDes reference clocks.

- The supply voltage requirements for  $XV_{DD}$  SRDS*n* are specified in Table 1 and Table 2.
- SerDes Reference Clock Receiver Reference Circuit Structure
  - The SDn\_REF\_CLK and SDn\_REF\_CLK are internally AC-coupled differential inputs as shown in Figure 39. Each differential clock input (SDn\_REF\_CLK or SDn\_REF\_CLK) has a 50-Ω termination to SGND followed by on-chip AC-coupling.
  - The external reference clock driver must be able to drive this termination.
  - The SerDes reference clock input can be either differential or single-ended. Refer to the Differential Mode and Single-ended Mode description below for further detailed requirements.
- The maximum average current requirement that also determines the common mode voltage range
  - When the SerDes reference clock differential inputs are DC coupled externally with the clock driver chip, the maximum average current allowed for each input pin is 8 mA. In this case, the exact common mode input voltage is not critical as long as it is within the range allowed by the maximum average current of 8 mA (refer to the following bullet for more detail), since the input is AC-coupled on-chip.
  - This current limitation sets the maximum common mode input voltage to be less than 0.4 V (0.4 V/50 = 8 mA) while the minimum common mode input level is 0.1 V above SGND. For example, a clock with a 50/50 duty cycle can be produced by a clock driver with output driven by its current source from 0 mA to 16 mA (0–0.8 V), such that each phase of the differential input has a single-ended swing from 0 V to 800 mV with the common mode voltage at 400 mV.
  - If the device driving the SD*n*\_REF\_CLK and  $\overline{SDn_REF_CLK}$  inputs cannot drive 50  $\Omega$  to SGND DC, or it exceeds the maximum input current limitations, then it must be AC-coupled off-chip.



 The SDn\_REF\_CLK input average voltage must be between 200 and 400 mV. Figure 42 shows the SerDes reference clock input requirement for single-ended signaling mode.

— To meet the input amplitude requirement, the reference clock inputs might need to be DC or AC-coupled externally. For the best noise performance, the reference of the clock could be DC or AC-coupled into the unused phase (SDn\_REF\_CLK) through the same source impedance as the clock input (SDn\_REF\_CLK) in use.



SDn\_REF\_CLK

### Figure 40. Differential Reference Clock Input DC Requirements (External DC-Coupled)











PCI Express

| Table 49. Differential Transmitter | (TX) Output Spe | ecifications (continued) |
|------------------------------------|-----------------|--------------------------|
|------------------------------------|-----------------|--------------------------|

| Symbol                            | Parameter                                                                                                         | Min | Nom | Мах           | Units | Comments                                                                                                                                                                                                                                             |
|-----------------------------------|-------------------------------------------------------------------------------------------------------------------|-----|-----|---------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| T <sub>TX-IDLE-SET-TO-IDLE</sub>  | Maximum time to<br>transition to a<br>valid Electrical<br>idle after sending<br>an Electrical Idle<br>ordered set |     | _   | 20            | UI    | After sending an Electrical Idle ordered set, the<br>Transmitter must meet all Electrical Idle Specifications<br>within this time. This is considered a debounce time<br>for the Transmitter to meet Electrical Idle after<br>transitioning from L0. |
| T <sub>TX-IDLE-TO-DIFF-DATA</sub> | Maximum time to<br>transition to valid<br>TX specifications<br>after leaving an<br>Electrical idle<br>condition   |     |     | 20            | UI    | Maximum time to meet all TX specifications when<br>transitioning from Electrical Idle to sending differential<br>data. This is considered a debounce time for the TX to<br>meet all TX specifications after leaving Electrical Idle                  |
| RL <sub>TX-DIFF</sub>             | Differential<br>Return Loss                                                                                       | 12  | —   | —             | dB    | Measured over 50 MHz to 1.25 GHz. See Note 4                                                                                                                                                                                                         |
| RL <sub>TX-CM</sub>               | Common Mode<br>Return Loss                                                                                        | 6   | —   | —             | dB    | Measured over 50 MHz to 1.25 GHz. See Note 4                                                                                                                                                                                                         |
| Z <sub>TX-DIFF-DC</sub>           | DC Differential<br>TX Impedance                                                                                   | 80  | 100 | 120           | Ω     | TX DC Differential mode Low Impedance                                                                                                                                                                                                                |
| Z <sub>TX-DC</sub>                | Transmitter DC<br>Impedance                                                                                       | 40  | —   | —             | Ω     | Required TX D+ as well as D- DC Impedance during all states                                                                                                                                                                                          |
| L <sub>TX-SKEW</sub>              | Lane-to-Lane<br>Output Skew                                                                                       | _   | —   | 500 +<br>2 UI | ps    | Static skew between any two Transmitter Lanes within a single Link                                                                                                                                                                                   |
| C <sub>TX</sub>                   | AC Coupling<br>Capacitor                                                                                          | 75  | —   | —             | nF    | All Transmitters shall be AC coupled. The AC coupling is required either within the media or within the transmitting component itself. See Note 8.                                                                                                   |
| T <sub>crosslink</sub>            | Crosslink<br>Random<br>Timeout                                                                                    | 0   |     |               | ms    | This random timeout helps resolve conflicts in crosslink configuration by eventually resulting in only one Downstream and one Upstream Port. See Note 7.                                                                                             |

#### Notes:

1. No test load is necessarily associated with this value.

- 2. Specified at the measurement point into a timing and voltage compliance test load as shown in Figure 52 and measured over any 250 consecutive TX UIs. (Also refer to the transmitter compliance eye diagram shown in Figure 50)
- 3. A T<sub>TX-EYE</sub> = 0.70 UI provides for a total sum of deterministic and random jitter budget of T<sub>TX-JITTER-MAX</sub> = 0.30 UI for the Transmitter collected over any 250 consecutive TX UIs. The T<sub>TX-EYE-MEDIAN-to-MAX-JITTER</sub> median is less than half of the total TX jitter budget collected over any 250 consecutive TX UIs. It should be noted that the median is not the same as the mean. The jitter median describes the point in time where the number of jitter points on either side is approximately equal as opposed to the averaged time value.
- 4. The Transmitter input impedance shall result in a differential return loss greater than or equal to 12 dB and a common mode return loss greater than or equal to 6 dB over a frequency range of 50 MHz to 1.25 GHz. This input impedance requirement applies to all valid input levels. The reference impedance for return loss measurements is 50  $\Omega$  to ground for both the D+ and D- line (that is, as measured by a Vector Network Analyzer with 50 ohm probes—see Figure 52). Note that the series capacitors C<sub>TX</sub> is optional for the return loss measurement.
- 5. Measured between 20-80% at transmitter package pins into a test load as shown in Figure 52 for both  $V_{TX-D+}$  and  $V_{TX-D-}$ .
- 6. See Section 4.3.1.8 of the PCI Express Base Specifications Rev 1.0a
- 7. See Section 4.2.6.3 of the PCI Express Base Specifications Rev 1.0a
- 8. MPC8641D SerDes transmitter does not have C<sub>TX</sub> built-in. An external AC Coupling capacitor is required.



# 16 Package

This section details package parameters and dimensions.

## 16.1 Package Parameters for the MPC8641

The package parameters are as provided in the following list. The package type is  $33 \text{ mm} \times 33 \text{ mm}$ , 1023 pins. There are two package options: high-lead Flip Chip-Ceramic Ball Grid Array (FC-CBGA), and lead-free (FC-CBGA).

For all package types:

| Die size              | 12.1 mm × 14.7 mm                    |
|-----------------------|--------------------------------------|
| Package outline       | $33 \text{ mm} \times 33 \text{ mm}$ |
| Interconnects         | 1023                                 |
| Pitch                 | 1 mm                                 |
| Total Capacitor count | 43 caps; 100 nF each                 |

For high-lead FC-CBGA (package option: HCTE<sup>1</sup> HX)

| Maximum module height                 | 2.97 mm           |
|---------------------------------------|-------------------|
| Minimum module height                 | 2.47 mm           |
| Solder Balls                          | 89.5% Pb 10.5% Sn |
| Ball diameter (typical <sup>2</sup> ) | 0.60 mm           |

For RoHS lead-free FC-CBGA (package option:  $HCTE^1 VU$ ) and lead-free FC-CBGA (package option:  $HCTE^1 VJ$ )

| Maximum module height                 | 2.77 mm                  |
|---------------------------------------|--------------------------|
| Minimum module height                 | 2.27 mm                  |
| Solder Balls                          | 95.5% Sn 4.0% Ag 0.5% Cu |
| Ball diameter (typical <sup>2</sup> ) | 0.60 mm                  |

<sup>1</sup> High-coefficient of thermal expansion

<sup>2</sup> Typical ball diameter is before reflow



| Name <sup>1</sup>                           | Package Pin Number                          | Pin Type               | Power Supply     | Notes  |  |  |
|---------------------------------------------|---------------------------------------------|------------------------|------------------|--------|--|--|
| SD1_PLL_TPA                                 | T28                                         | Analog                 | SV <sub>DD</sub> | 13, 18 |  |  |
| SD1_DLL_TPD                                 | N28                                         | 0                      | SV <sub>DD</sub> | 13, 17 |  |  |
| SD1_DLL_TPA                                 | P31                                         | Analog                 | SV <sub>DD</sub> | 13, 18 |  |  |
|                                             | High Speed I/O Interface 2 (                | SERDES 2) <sup>4</sup> |                  |        |  |  |
| SD2_TX[0:3]                                 | Y24, AA27, AB25, AC27                       | 0                      | SV <sub>DD</sub> | —      |  |  |
| SD2_TX[4:7]                                 | AE27, AG27, AJ27, AL27                      | 0                      | SV <sub>DD</sub> | 34     |  |  |
| SD2_TX[0:3]                                 | Y25, AA28, AB26, AC28                       | 0                      | SV <sub>DD</sub> | —      |  |  |
| SD2_TX[4:7]                                 | AE28, AG28, AJ28, AL28                      | 0                      | SV <sub>DD</sub> | 34     |  |  |
| SD2_RX[0:3]                                 | Y30, AA32, AB30, AC32                       | I                      | SV <sub>DD</sub> | 32     |  |  |
| SD2_RX[4:7]                                 | AH30, AJ32, AK30, AL32                      | I                      | SV <sub>DD</sub> | 32, 35 |  |  |
| SD2_RX[0:3]                                 | Y29, AA31, AB29, AC31                       | I                      | SV <sub>DD</sub> | —      |  |  |
| SD2_RX[4:7]                                 | AH29, AJ31, AK29, AL31                      | I                      | SV <sub>DD</sub> | 35     |  |  |
| SD2_REF_CLK                                 | AE32                                        | I                      | SV <sub>DD</sub> | —      |  |  |
| SD2_REF_CLK                                 | AE31                                        | I                      | SV <sub>DD</sub> | —      |  |  |
| SD2_IMP_CAL_TX                              | AM29                                        | Analog                 | SV <sub>DD</sub> | 19     |  |  |
| SD2_IMP_CAL_RX                              | AA26                                        | Analog                 | SV <sub>DD</sub> | 30     |  |  |
| SD2_PLL_TPD                                 | AF29                                        | 0                      | SV <sub>DD</sub> | 13, 17 |  |  |
| SD2_PLL_TPA                                 | AF31                                        | Analog                 | SV <sub>DD</sub> | 13, 18 |  |  |
| SD2_DLL_TPD                                 | SD2_DLL_TPD AD29 O SV <sub>DD</sub>         |                        | SV <sub>DD</sub> | 13, 17 |  |  |
| SD2_DLL_TPA                                 | AD30                                        | Analog                 | SV <sub>DD</sub> | 13, 18 |  |  |
|                                             | Special Connection Require                  | ement pins             | ·                |        |  |  |
| No Connects                                 | K24, K25, P28, P29, W26, W27, AD25,<br>AD26 | _                      | -                | 13     |  |  |
| Reserved                                    | H30, R32, V28, AG32                         | —                      | —                | 14     |  |  |
| Reserved                                    | H29, R31, W28, AG31                         | —                      | —                | 15     |  |  |
| Reserved                                    | AD24, AG26                                  | —                      | —                | 16     |  |  |
| Ethernet Miscellaneous Signals <sup>5</sup> |                                             |                        |                  |        |  |  |
| EC1_GTX_CLK125                              | AL23                                        | I                      | LV <sub>DD</sub> | 39     |  |  |
| EC2_GTX_CLK125                              | AM23                                        | I                      | TV <sub>DD</sub> | 39     |  |  |
| EC_MDC                                      | G31                                         | 0                      | OV <sub>DD</sub> | _      |  |  |
| EC_MDIO                                     | G32                                         | I/O                    | OV <sub>DD</sub> | _      |  |  |
|                                             | eTSEC Port 1 Signals <sup>5</sup>           |                        |                  |        |  |  |

### Table 63. MPC8641 Signal Reference by Functional Block (continued)



Signal Listings

| Name <sup>1</sup>                                   | Package Pin Number                                       | Pin Type | Power Supply     | Notes         |  |
|-----------------------------------------------------|----------------------------------------------------------|----------|------------------|---------------|--|
| LCS[6]/DMA_DACK[2]                                  | E23                                                      | 0        | OV <sub>DD</sub> | 7, 10         |  |
| LCS[7]/DMA_DDONE[2]                                 | F23                                                      | 0        | OV <sub>DD</sub> | 7, 10         |  |
| LWE[0:3]/           LSDDQM[0:3]/           LBS[0:3] | WE[0:3]/         E21, F21, D22, E20           DDQM[0:3]/ |          | OV <sub>DD</sub> | 6             |  |
| LBCTL                                               | D21                                                      | 0        | OV <sub>DD</sub> | _             |  |
| LALE                                                | E19                                                      | 0        | OV <sub>DD</sub> | —             |  |
| LGPL0/LSDA10                                        | F20                                                      | 0        | OV <sub>DD</sub> | 25            |  |
| LGPL1/LSDWE                                         | H20                                                      | 0        | OV <sub>DD</sub> | 25            |  |
| LGPL2/LOE/<br>LSDRAS                                | J20                                                      | 0        | OV <sub>DD</sub> |               |  |
| LGPL3/LSDCAS                                        | К20                                                      | 0        | OV <sub>DD</sub> | 6             |  |
| LGPL4/ <del>LGTA</del> /<br>LUPWAIT/LPBSE           | L21                                                      | I/O      | OV <sub>DD</sub> | 42            |  |
| LGPL5                                               | J19                                                      | 0        | OV <sub>DD</sub> | 6             |  |
| LCKE                                                | H19                                                      | 0        | OV <sub>DD</sub> | _             |  |
| LCLK[0:2]                                           | G19, L19, M20                                            | 0        | OV <sub>DD</sub> | _             |  |
| LSYNC_IN                                            | M19                                                      | Ι        | OV <sub>DD</sub> |               |  |
| LSYNC_OUT                                           | LSYNC_OUT D20                                            |          | OV <sub>DD</sub> |               |  |
|                                                     | DMA Signals <sup>5</sup>                                 |          |                  |               |  |
| DMA_DREQ[0:1]                                       | E31, E32                                                 | Ι        | OV <sub>DD</sub> | _             |  |
| DMA_DREQ[2]/LCS[5]                                  | B23                                                      | Ι        | OV <sub>DD</sub> | 9, 10         |  |
| DMA_DREQ[3]/IRQ[9]                                  | B30                                                      | Ι        | OV <sub>DD</sub> | 10            |  |
| DMA_DACK[0:1]                                       | D32, F30                                                 | 0        | OV <sub>DD</sub> | _             |  |
| DMA_DACK[2]/LCS[6]                                  | E23                                                      | 0        | OV <sub>DD</sub> | 10            |  |
| DMA_DACK[3]/IRQ[10]                                 | C30                                                      | 0        | OV <sub>DD</sub> | 9, 10         |  |
| DMA_DDONE[0:1]                                      | F31, F32                                                 | Ο        | OV <sub>DD</sub> | _             |  |
| DMA_DDONE[2]/LCS[7]                                 | F23                                                      | 0        | OV <sub>DD</sub> | 10            |  |
| DMA_DDONE[3]/IRQ[11]                                | D30                                                      | 0        | OV <sub>DD</sub> | 9, 10         |  |
|                                                     | Programmable Interrupt Controller Signals <sup>5</sup>   |          |                  |               |  |
| MCP_0                                               | F17                                                      | Ι        | OV <sub>DD</sub> | _             |  |
| MCP _1                                              | H17                                                      | Ι        | OV <sub>DD</sub> | 12, <i>S4</i> |  |
| IRQ[0:8]                                            | G28, G29, H27, J23, M23, J27, F28, J24,<br>L23           | I        | OV <sub>DD</sub> | _             |  |

Table 63. MPC8641 Signal Reference by Functional Block (continued)



| Name <sup>1</sup>                | e <sup>1</sup> Package Pin Number Pin Type Power Supply |                   |                  |               |
|----------------------------------|---------------------------------------------------------|-------------------|------------------|---------------|
| IRQ[9]/DMA_DREQ[3]               | B30                                                     | I                 | OV <sub>DD</sub> | 10            |
| IRQ[10]/DMA_DACK[3]              | C30                                                     | I                 | OV <sub>DD</sub> | 9, 10         |
| IRQ[11]/DMA_DDONE[3]             | D30                                                     | I                 | OV <sub>DD</sub> | 9, 10         |
| IRQ_OUT                          | J26 O OV <sub>DD</sub>                                  |                   | 7, 11            |               |
|                                  | DUART Signals <sup>5</sup>                              |                   | - <b>I I</b>     |               |
| UART_SIN[0:1]                    | B32, C32                                                | I                 | OV <sub>DD</sub> | _             |
| UART_SOUT[0:1]                   | D31, A32                                                | 0                 | OV <sub>DD</sub> | _             |
| UART_CTS[0:1]                    | A31, B31                                                | I                 | OV <sub>DD</sub> | —             |
| UART_RTS[0:1]                    | C31, E30                                                | 0                 | OV <sub>DD</sub> | _             |
|                                  | l <sup>2</sup> C Signals                                |                   |                  |               |
| IIC1_SDA                         | A16                                                     | I/O               | OV <sub>DD</sub> | 7, 11         |
| IIC1_SCL                         | B17                                                     | I/O               | OV <sub>DD</sub> | 7, 11         |
| IIC2_SDA                         | A21                                                     | I/O               | OV <sub>DD</sub> | 7, 11         |
| IIC2_SCL                         | B21                                                     | I/O               | OV <sub>DD</sub> | 7, 11         |
|                                  | System Control Sigr                                     | nals <sup>5</sup> |                  |               |
| HRESET                           | B18                                                     | Ι                 | OV <sub>DD</sub> | —             |
| HRESET_REQ                       | K18                                                     | 0                 | OV <sub>DD</sub> |               |
| SMI_0                            | L15                                                     | Ι                 | OV <sub>DD</sub> |               |
| SMI_1                            | L16                                                     | Ι                 | OV <sub>DD</sub> | 12, <i>S4</i> |
| SRESET_0                         | C20                                                     | -                 | OV <sub>DD</sub> | —             |
| SRESET_1                         | C21                                                     | I                 | OV <sub>DD</sub> | 12, <i>S4</i> |
| CKSTP_IN                         | L18                                                     | I                 | OV <sub>DD</sub> | —             |
| CKSTP_OUT                        | L17                                                     | 0                 | OV <sub>DD</sub> | 7, 11         |
| READY/TRIG_OUT                   | J13                                                     | 0                 | OV <sub>DD</sub> | 10, 25        |
|                                  | Debug Signals <sup>5</sup>                              |                   |                  |               |
| TRIG_IN                          | J14                                                     | I                 | OV <sub>DD</sub> | —             |
| TRIG_OUT/READY                   | J13                                                     | 0                 | OV <sub>DD</sub> | 10, 25        |
| D1_MSRCID[0:1]/<br>LB_SRCID[0:1] | F15, K15                                                | 0                 | OV <sub>DD</sub> | 6, 10         |
| D1_MSRCID[2]/<br>LB_SRCID[2]     | K14                                                     | 0                 | OV <sub>DD</sub> | 10, 25        |
| D1_MSRCID[3:4]/<br>LB_SRCID[3:4] | H15, G15                                                | 0                 | OV <sub>DD</sub> | 10            |
| D2_MSRCID[0:4]                   | E16, C17, F16, H16, K16                                 | 0                 | OV <sub>DD</sub> | _             |

### Table 63. MPC8641 Signal Reference by Functional Block (continued)



Signal Listings

| Name <sup>1</sup>              | Package Pin Number                                | Pin Type                              | Power Supply     | Notes            |
|--------------------------------|---------------------------------------------------|---------------------------------------|------------------|------------------|
| D1_MDVAL/LB_DVAL               | J16                                               | 0                                     | OV <sub>DD</sub> | 10               |
| D2_MDVAL                       | D19                                               | 0                                     | OV <sub>DD</sub> | _                |
|                                | Power Management Si                               | gnals <sup>5</sup>                    |                  |                  |
| ASLEEP                         | C19                                               | 0                                     | OV <sub>DD</sub> | _                |
|                                | System Clocking Sig                               | nals <sup>5</sup>                     |                  |                  |
| SYSCLK                         | G16                                               | I                                     | OV <sub>DD</sub> | _                |
| RTC                            | K17                                               | I                                     | OV <sub>DD</sub> | 32               |
| CLK_OUT                        | B16                                               | 0                                     | OV <sub>DD</sub> | 23               |
|                                | Test Signals <sup>5</sup>                         |                                       |                  |                  |
| LSSD_MODE                      | C18                                               | I                                     | OV <sub>DD</sub> | 26               |
| TEST_MODE[0:3]                 | C16, E17, D18, D16                                | I                                     | OV <sub>DD</sub> | 26               |
|                                | JTAG Signals <sup>5</sup>                         |                                       |                  |                  |
| ТСК                            | H18                                               | I                                     | OV <sub>DD</sub> | _                |
| TDI                            | J18                                               | I                                     | OV <sub>DD</sub> | 24               |
| TDO                            | G18                                               | 0                                     | OV <sub>DD</sub> | 23               |
| TMS                            | F18                                               | I                                     | OV <sub>DD</sub> | 24               |
| TRST A17                       |                                                   | I                                     | OV <sub>DD</sub> | 24               |
|                                | Miscellaneous <sup>5</sup>                        |                                       |                  |                  |
| Spare                          | J17                                               | —                                     | —                | 13               |
| GPOUT[0:7]/<br>TSEC1_TXD[0:7]  | AF25, AC23, AG24, AG23, AE24, AE23, AE22, AD22    | 0                                     | OV <sub>DD</sub> | 6, 10            |
| GPIN[0:7]/<br>TSEC1_RXD[0:7]   | AL25, AL24, AK26, AK25, AM26, AF26,<br>AH24, AG25 | I                                     | OV <sub>DD</sub> | 10               |
| GPOUT[8:15]/<br>TSEC2_TXD[0:7] | AB20, AJ23, AJ22, AD19, AH23, AH21, AG22, AG21    | 0                                     | OV <sub>DD</sub> | 10               |
| GPIN[8:15]/<br>TSEC2_RXD[0:7]  | AL22, AK22, AM21, AH20, AG20, AF20, AF23, AF22    | I                                     | OV <sub>DD</sub> | 10               |
| Additional Analog Signals      |                                                   |                                       |                  |                  |
| TEMP_ANODE                     | AA11                                              | Thermal                               | —                | _                |
| TEMP_CATHODE                   | Y11                                               | Thermal                               | —                | _                |
|                                | Sense, Power and GND                              | Signals                               |                  |                  |
| SENSEV <sub>DD</sub> Core0     | M14                                               | V <sub>DD</sub> _Core0<br>sensing pin | —                | 31               |
| SENSEV <sub>DD</sub> Core1     | U20                                               | V <sub>DD</sub> _Core1<br>sensing pin | —                | 12,31, <i>S1</i> |



| Name <sup>1</sup>                                   | Package Pin Number                                                                                                                            | Pin Type                                                   | Power Supply     | Notes |
|-----------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|------------------|-------|
| AGND_SRDS1                                          | P30                                                                                                                                           | SerDes Port 1<br>Ground pin for<br>AV <sub>DD</sub> _SRDS1 | _                | _     |
| AGND_SRDS2                                          | AF30                                                                                                                                          | SerDes Port 2<br>Ground pin for<br>AV <sub>DD</sub> _SRDS2 | _                | _     |
| SGND                                                | H28, H32, J30, K31, L28, L29, M32, N30,<br>R29, T32, U30, V31, W29,Y32 AA30, AB31,<br>AC29, AD32, AE30, AG29, AH32, AJ30,<br>AK31, AL29, AM32 | Ground pins for<br>SV <sub>DD</sub>                        | _                |       |
| XGND                                                | K27, L25, M26, N24, P27, R25, T26, U24,<br>V27, W25, Y28, AA24, AB27, AC25, AD28,<br>AE26, AF27, AH28, AJ26, AK27, AL26,<br>AM28              | Ground pins for XV <sub>DD</sub> _SRDS <i>n</i>            | _                |       |
|                                                     | Reset Configuration Si                                                                                                                        | gnals <sup>20</sup>                                        |                  |       |
| TSEC1_TXD[0] /<br>cfg_alt_boot_vec                  | AF25                                                                                                                                          | —                                                          | LV <sub>DD</sub> | _     |
| TSEC1_TXD[1]/<br>cfg_platform_freq                  | SEC1_TXD[1]/ AC23 —<br>g_platform_freq                                                                                                        |                                                            | LV <sub>DD</sub> | 21    |
| TSEC1_TXD[2:4]/<br>cfg_device_id[5:7]               | TSEC1_TXD[2:4]/         AG24, AG23, AE24           cfg_device_id[5:7]                                                                         |                                                            | LV <sub>DD</sub> | _     |
| TSEC1_TXD[5]/<br>cfg_tsec1_reduce                   | TSEC1_TXD[5]/ AE23<br>cfg_tsec1_reduce                                                                                                        |                                                            | LV <sub>DD</sub> | _     |
| TSEC1_TXD[6:7]/<br>cfg_tsec1_prtcl[0:1]             | TSEC1_TXD[6:7]/ AE22, AD22<br>cfg_tsec1_prtcl[0:1]                                                                                            |                                                            | LV <sub>DD</sub> | _     |
| TSEC2_TXD[0:3]/<br>cfg_rom_loc[0:3]                 | TSEC2_TXD[0:3]/ AB20, AJ23, AJ22, AD19<br>cfg_rom_loc[0:3]                                                                                    |                                                            | LV <sub>DD</sub> | _     |
| TSEC2_TXD[4],<br>TSEC2_TX_ER/<br>cfg_dram_type[0:1] | AH23,<br>AB19                                                                                                                                 | _                                                          | LV <sub>DD</sub> | 38    |
| TSEC2_TXD[5]/<br>cfg_tsec2_reduce                   | AH21                                                                                                                                          | —                                                          | LV <sub>DD</sub> | _     |
| TSEC2_TXD[6:7]/ AG22, AG21<br>cfg_tsec2_prtcl[0:1]  |                                                                                                                                               | —                                                          | LV <sub>DD</sub> | _     |
| TSEC3_TXD[0:1]/<br>cfg_spare[0:1]                   | AL21, AJ21                                                                                                                                    | 0                                                          | TV <sub>DD</sub> | 33    |
| TSEC3_TXD[2]/<br>cfg_core1_enable                   | AM20                                                                                                                                          | 0                                                          | TV <sub>DD</sub> | _     |
| TSEC3_TXD[3]/<br>cfg_core1_lm_offset                | AJ20                                                                                                                                          | —                                                          | LV <sub>DD</sub> | _     |
| TSEC3_TXD[5]/<br>cfg_tsec3_reduce                   | AK21                                                                                                                                          | —                                                          | LV <sub>DD</sub> |       |

### Table 63. MPC8641 Signal Reference by Functional Block (continued)



#### Table 63. MPC8641 Signal Reference by Functional Block (continued)

|  | Name <sup>1</sup> | Package Pin Number | Pin Type | Power Supply | Notes |
|--|-------------------|--------------------|----------|--------------|-------|
|--|-------------------|--------------------|----------|--------------|-------|

#### Note:

- 1. Multi-pin signals such as D1\_MDQ[0:63] and D2\_MDQ[0:63] have their physical package pin numbers listed in order corresponding to the signal names.
- 2. Stub Series Terminated Logic (SSTL-18 and SSTL-25) type pins.
- 3. If a DDR port is not used, it is possible to leave the related power supply (Dn\_GVDD, Dn\_MVREF) turned off at reset. Note that these power supplies can only be powered up again at reset for functionality to occur on the DDR port.
- 4. Low Voltage Differential Signaling (LVDS) type pins.
- 5. Low Voltage Transistor-Transistor Logic (LVTTL) type pins.
- 6. This pin is a reset configuration pin and appears again in the Reset Configuration Signals section of this table. See the Reset Configuration Signals section of this table for config name and connection details.
- 7. Recommend a weak pull-up resistor  $(1-10 \text{ k}\Omega)$  be placed from this pin to its power supply.
- 8. Recommend a weak pull-down resistor (2–10 k $\Omega$ ) be placed from this pin to ground.
- 9. This multiplexed pin has input status in one mode and output in another
- 10. This pin is a multiplexed signal for different functional blocks and appears more than once in this table.
- 11. This pin is open drain signal.
- 12. Functional only on the MPC8641D.
- 13. These pins should be left floating.
- 14. These pins should be connected to  $SV_{DD}$ .
- 15. These pins should be pulled to ground with a strong resistor (270- $\Omega$  to 330- $\Omega$ ).
- 16. These pins should be connected to OVDD.
- 17. This is a SerDes PLL/DLL digital test signal and is only for factory use.
- 18. This is a SerDes PLL/DLL analog test signal and is only for factory use.
- 19. This pin should be pulled to ground with a 100- $\!\Omega$  resistor.
- 20. The pins in this section are reset configuration pins. Each pin has a weak internal pull-up P-FET which is enabled only when the processor is in the reset state. This pull-up is designed such that it can be overpowered by an external 4.7-kΩ pull-down resistor. However, if the signal is intended to be high after reset, and if there is any device on the net which might pull down the value of the net at reset, then a pullup or active driver is needed.
- 21. Should be pulled down at reset if platform frequency is at 400 MHz.
- 22. These pins require 4.7-kΩ pull-up or pull-down resistors and must be driven as they are used to determine PLL configuration ratios at reset.
- 23. This output is actively driven during reset rather than being tri-stated during reset.
- 24 These JTAG pins have weak internal pull-up P-FETs that are always enabled.
- 25. This pin should NOT be pulled down (or driven low) during reset.
- 26. These are test signals for factory use only and must be pulled up (100- $\Omega$  to 1- k $\Omega$ ) to OVDD for normal machine operation.
- 27. Dn\_MDIC[0] should be connected to ground with an 18-Ω resistor +/- 1-Ω and Dn\_MDIC[1] should be connected Dn\_GVDD with an 18-Ω resistor +/- 1-Ω. These pins are used for automatic calibration of the DDR IOs.
- 28. Pin N18 is recommended as a reference point for determining the voltage of V<sub>DD</sub>\_PLAT and is hence considered as the V<sub>DD</sub>\_PLAT sensing voltage and is called SENSEVDD\_PLAT.
- 29. Pin P18 is recommended as the ground reference point for SENSEVDD\_PLAT and is called SENSEVSS\_PLAT.
- 30. This pin should be pulled to ground with a 200- $\Omega$  resistor.
- 31. These pins are connected to the power/ground planes internally and may be used by the core power supply to improve tracking and regulation.
- 32. Must be tied low if unused
- 33. These pins may be used as defined functional reset configuration pins in the future. Please include a resistor pull up/down option to allow flexibility of future designs.
- 34. Used as serial data output for SRIO 1x/4x link.
- 35. Used as serial data input for SRIO 1x/4x link.
- 36. This pin requires an external 4.7-kΩ pull-down resistor to pevent PHY from seeing a valid Transmit Enable before it is actively driven.



### Table 65. Memory Bus Clocking Specifications

| Characteristic             | Maximum Pro<br>Frequ      | ocessor Core<br>Jency | Unit | Notos |
|----------------------------|---------------------------|-----------------------|------|-------|
| Unaracteristic             | 1000, 1250, 1333, 1500MHz |                       | Onit | Notes |
|                            | Min                       | Мах                   |      |       |
| Memory bus clock frequency | 200                       | 300                   | MHz  | 1, 2  |

Notes:

1. Caution: The MPX clock to SYSCLK ratio and e600 core to MPX clock ratio settings must be chosen such that the resulting SYSCLK frequency, e600 (core) frequency, and MPX clock frequency do not exceed their respective maximum or minimum operating frequencies. Refer to Section 18.2, "MPX to SYSCLK PLL Ratio," and Section 18.3, "e600 to MPX clock PLL Ratio," for ratio settings.

2. The memory bus clock speed is half the DDR/DDR2 data rate, hence, half the MPX clock frequency.

| Tab | le 66. | Platform | n/MPX bi | is Cloc | king Spe | cifications |  |
|-----|--------|----------|----------|---------|----------|-------------|--|
|     |        |          |          |         |          |             |  |

|                                  | Maximum Pro<br>Frequ      | ocessor Core<br>Jency |      |       |
|----------------------------------|---------------------------|-----------------------|------|-------|
| Characteristic                   | 1000, 1250, 1333, 1500MHz |                       | Unit | Notes |
|                                  | Min                       | Мах                   |      |       |
| Platform/MPX bus clock frequency | 400                       | 500-600               | MHz  | 1, 2  |

Notes:

1. **Caution:** The MPX clock to SYSCLK ratio and e600 core to MPX clock ratio settings must be chosen such that the resulting SYSCLK frequency, e600 (core) frequency, and MPX clock frequency do not exceed their respective maximum or minimum operating frequencies. Refer to Section 18.2, "MPX to SYSCLK PLL Ratio," and Section 18.3, "e600 to MPX clock PLL Ratio," for ratio settings.

2. Platform/MPX frequencies between 400 and 500 MHz are not supported.

### Table 67. Local Bus Clocking Specifications

|                                                  | Maximum Pro<br>Frequ      | ocessor Core<br>Jency | Unit |       |
|--------------------------------------------------|---------------------------|-----------------------|------|-------|
| Characteristic                                   | 1000, 1250, 1333, 1500MHz |                       | Unit | Notes |
|                                                  | Min                       | Мах                   |      |       |
| Local bus clock speed (for Local Bus Controller) | 25                        | 133                   | MHz  | 1     |

Notes:

1. The Local bus clock speed on LCLK[0:2] is determined by MPX clock divided by the Local Bus PLL ratio programmed in LCRR[CLKDIV]. See the reference manual for the MPC8641D for more information on this.

## 18.2 MPX to SYSCLK PLL Ratio

The MPX clock is the clock that drives the MPX bus, and is also called the platform clock. The frequency of the MPX is set using the following reset signals, as shown in Table 68:

• SYSCLK input signal



| The Bergquist Company<br>18930 West 78 <sup>th</sup> St.<br>Chanhassen, MN 55317<br>Internet: www.bergquistcompany.com | 800-347-4572 |
|------------------------------------------------------------------------------------------------------------------------|--------------|
| Chomerics, Inc.<br>77 Dragon Ct.<br>Woburn, MA 01801<br>Internet: www.chomerics.com                                    | 781-935-4850 |
| Dow-Corning Corporation<br>Corporate Center<br>PO Box 994<br>Midland, MI 48686-0994<br>Internet: www.dowcorning.com    | 800-248-2481 |
| Shin-Etsu MicroSi, Inc.<br>10028 S. 51st St.<br>Phoenix, AZ 85044<br>Internet: www.microsi.com                         | 888-642-7674 |
| Thermagon Inc.<br>4707 Detroit Ave.<br>Cleveland, OH 44102<br>Internet: www.thermagon.com                              | 888-246-9050 |

The following section provides a heat sink selection example using one of the commercially available heat sinks.

### **19.2.3 Heat Sink Selection Example**

For preliminary heat sink sizing, the die-junction temperature can be expressed as follows:

 $T_j = T_i + T_r + (R_{\theta JC} + R_{\theta int} + R_{\theta sa}) \times P_d$ 

where:

T<sub>i</sub> is the die-junction temperature

T<sub>i</sub> is the inlet cabinet ambient temperature

 $T_r$  is the air temperature rise within the computer cabinet

 $R_{\theta JC}$  is the junction-to-case thermal resistance

 $R_{\theta int}$  is the adhesive or interface material thermal resistance

 $R_{\theta sa}$  is the heat sink base-to-ambient thermal resistance

P<sub>d</sub> is the power dissipated by the device

During operation, the die-junction temperatures  $(T_j)$  should be maintained less than the value specified in Table 2. The temperature of air cooling the component greatly depends on the ambient inlet air temperature and the air temperature rise within the electronic cabinet. An electronic cabinet inlet-air temperature  $(T_j)$  may range from 30° to 40°C. The air temperature rise within a cabinet  $(T_r)$  may be in the range of 5° to 10°C. The thermal resistance of the thermal interface material ( $R_{0int}$ ) is typically about 0.2°C/W. For



Table 75 shows the parts that are available for ordering and their operating conditions.

| Part Offerings <sup>1</sup> | Operating Conditions                                                                       |
|-----------------------------|--------------------------------------------------------------------------------------------|
| MC8641Dxx1500KX             | Dual core<br>Max CPU speed = 1500 MHz,<br>Max DDR = 600 MHz<br>Core Voltage = 1.1 volts    |
| MC8641Dxx1333JX             | Dual core<br>Max CPU speed = 1333 MHz,<br>Max DDR = 533 MHz<br>Core Voltage = 1.05 volts   |
| MC8641Dxx1250HX             | Dual core<br>Max CPU speed = 1250 MHz,<br>Max DDR = 500 MHz<br>Core Voltage = 1.05 volts   |
| MC8641Dxx1000GX             | Dual core<br>Max CPU speed = 1000 MHz,<br>Max DDR = 400 MHz<br>Core Voltage = 1.05 volts   |
| MC8641Dxx1000NX             | Dual core<br>MAX CPU speed = 1000 MHz,<br>MAX DDR = 500 MHz<br>Core Voltage = 0.95 volts   |
| MC8641xx1500KX              | Single core<br>Max CPU speed = 1500 MHz,<br>Max DDR = 600 MHz<br>Core Voltage = 1.1 volts  |
| MC8641xx1333JX              | Single core<br>Max CPU speed = 1333 MHz,<br>Max DDR = 533 MHz<br>Core Voltage = 1.05 volts |
| MC8641xx1250HX              | Single core<br>Max CPU speed = 1250 MHz,<br>Max DDR = 500 MHz<br>Core Voltage = 1.05 volts |
| MC8641xx1000HX              | Single core<br>Max CPU speed = 1000 MHz,<br>Max DDR = 400 MHz<br>Core Voltage = 1.05 volts |
| MC8641xx1000NX              | Single core<br>Max CPU speed = 1000 MHz,<br>Max DDR = 500 MHz<br>Core Voltage = 0.95 volts |

### Table 75. Part Offerings and Operating Conditions

Note that the "xx" in the part marking represents the package option. The upper case "X" represents the revision letter. For more information see Table 74.

#### MPC8641 and MPC8641D Integrated Host Processor Hardware Specifications, Rev. 3

1