Welcome to **E-XFL.COM** ### **Understanding Embedded - Microprocessors** Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications. ## **Applications of Embedded - Microprocessors** Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in | Details | | |---------------------------------|------------------------------------------------------------------------| | Product Status | Obsolete | | Core Processor | PowerPC e600 | | Number of Cores/Bus Width | 1 Core, 32-Bit | | Speed | 1.333GHz | | Co-Processors/DSP | - | | RAM Controllers | DDR, DDR2 | | Graphics Acceleration | No | | Display & Interface Controllers | - | | Ethernet | 10/100/1000Mbps (4) | | SATA | - | | USB | - | | Voltage - I/O | 1.8V, 2.5V, 3.3V | | Operating Temperature | 0°C ~ 105°C (TA) | | Security Features | - | | Package / Case | 994-BCBGA, FCCBGA | | Supplier Device Package | 994-FCCBGA (33x33) | | Purchase URL | https://www.e-xfl.com/product-detail/nxp-semiconductors/mc8641hx1333je | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong ## **Table 2. Recommended Operating Conditions (continued)** | Characteristic | Symbol | Recommended<br>Value | Unit | Notes | |----------------------------|--------|----------------------|------|-------| | Junction temperature range | $T_J$ | 0 to 105 | °C | _ | #### Notes: - 1. Core 1 characteristics apply only to MPC8641D - If two separate power supplies are used for V<sub>DD</sub>\_Core0 and V<sub>DD</sub>\_Core1, they must be at the same nominal voltage and the individual power supplies must be tracked and kept within 100 mV of each other during normal run time. - 3. **Caution:** Dn MV<sub>IN</sub> must meet the overshoot/undershoot requirements for Dn\_GV<sub>DD</sub> as shown in Figure 2. - 4. Caution: L/TV<sub>IN</sub> must meet the overshoot/undershoot requirements for L/TV<sub>DD</sub> as shown in Figure 2 during regular run time. - 5. Caution: OV<sub>IN</sub> must meet the overshoot/undershoot requirements for OV<sub>DD</sub> as shown in Figure 2 during regular run time. - Timing limitations for M,L,T,O)V<sub>IN</sub> and Dn\_MV<sub>REF</sub> during regular run time is provided in Figure 2 - 7. Applies to devices marked with a core frequency of 1333 MHz and below. Refer to Table 74 Part Numbering Nomenclature to determine if the device has been marked for a core frequency of 1333 MHz and below. - 8. Applies to devices marked with a core frequency above 1333 MHz. Refer to Table 74 Part Numbering Nomenclature to determine if the device has been marked for a core frequency above 1333 MHz. - 9. The 2.5 V $\pm$ 125 mV range is for DDR and 1.8 V $\pm$ 90 mV range is for DDR2. - 10. See Section 8.2, "FIFO, GMII, MII, TBI, RGMII, RMII, and RTBI AC Timing Specifications," for details on the recommended operating conditions per protocol. - 11. The PCI Express interface of the device is expected to receive signals from 0.175 to 1.2 V. For more information refer to Section 14.4.3, "Differential Receiver (RX) Input Specifications." - 12. Applies to Part Number MC8641xxx1000NX only. $V_{DD}$ \_Core n = 0.95 V and $V_{DD}$ \_PLAT = 1.05 V devices. Refer to Table 74 Part Numbering Nomenclature to determine if the device has been marked for $V_{DD}$ \_Core n = 0.95 V. - 13. This voltage is the input to the filter discussed in Section 20.2, "Power Supply Design and Sequencing," and not necessarily the voltage at the AV<sub>DD</sub>\_Coren pin, which may be reduced from V<sub>DD</sub>\_Coren by the filter. ## 2.1.3 Output Driver Characteristics Table 3 provides information on the characteristics of the output driver strengths. The values are preliminary estimates. **Table 3. Output Drive Capability** | Driver Type | Programmable Output Impedance (Ω) | Supply<br>Voltage | Notes | |-------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|--------------------------------------|---------| | DDR1 signal | 18<br>36 (half strength mode) | D <i>n</i> _GV <sub>DD</sub> = 2.5 V | 4, 9 | | DDR2 signal | 18<br>36 (half strength mode) | D <i>n</i> _GV <sub>DD</sub> = 1.8 V | 1, 5, 9 | | Local Bus signals | 45<br>25 | OV <sub>DD</sub> = 3.3 V | 2, 6 | | eTSEC/10/100 signals | 45 | T/LV <sub>DD</sub> = 3.3 V | 6 | | | 30 | T/LV <sub>DD</sub> = 2.5 V | 6 | | DUART, DMA, Multiprocessor Interrupts, System<br>Control & Clocking, Debug, Test, Power management,<br>JTAG and Miscellaneous I/O voltage | 45 | OV <sub>DD</sub> = 3.3 V | 6 | | I <sup>2</sup> C | 150 | OV <sub>DD</sub> = 3.3 V | 7 | | SRIO, PCI Express | 100 | SV <sub>DD</sub> = 1.1/1.05 V | 3, 8 | #### Notes: - 1. See the DDR Control Driver registers in the MPC8641D reference manual for more information. - 2. Only the following local bus signals have programmable drive strengths: LALE, LAD[0:31], LDP[0:3], LA[27:31], LCKE, LCS[1:2], LWE[0:3], LGPL1, LGPL2, LGPL3, LGPL4, LGPL5, LCLK[0:2]. The other local bus signals have a fixed drive strength of 45 Ω. See the POR Impedance Control register in the MPC8641D reference manual for more information about local bus signals and their drive strength programmability. - 3. See Section 17, "Signal Listings," for details on resistor requirements for the calibration of SD*n\_*IMP\_CAL\_TX and SD*n\_*IMP\_CAL\_RX transmit and receive signals. - 4. Stub Series Terminated Logic (SSTL-25) type pins. - 5. Stub Series Terminated Logic (SSTL-18) type pins. - 6. Low Voltage Transistor-Transistor Logic (LVTTL) type pins. - 7. Open Drain type pins. - 8. Low Voltage Differential Signaling (LVDS) type pins. - 9. The drive strength of the DDR interface in half strength mode is at $T_i = 105C$ and at $Dn_GV_{DD}$ (min). # 2.2 Power Up/Down Sequence The MPC8641 requires its power rails to be applied in a specific sequence in order to ensure proper device operation. ## NOTE The recommended maximum ramp up time for power supplies is 20 milliseconds. The chronological order of power up is as follows: 1. All power rails other than DDR I/O ( $Dn_GV_{DD}$ , and $Dn_MV_{REF}$ ). MPC8641 and MPC8641D Integrated Host Processor Hardware Specifications, Rev. 3 The maximum power dissipation for individual power supplies of the MPC8641D is shown in Table 5. Table 5. MPC8641D Individual Supply Maximum Power Dissipation <sup>1</sup> | Component Description | Supply Voltage<br>(Volts) | Power<br>(Watts) | Notes | |-------------------------------------------------------|---------------------------------------------------------------------|------------------|-------| | Per Core voltage Supply | V <sub>DD</sub> _Core0/V <sub>DD</sub> _Core1 = 1.1 V @ 1500 MHz | 21.00 | | | Per Core PLL voltage supply | AV <sub>DD</sub> _Core0/AV <sub>DD</sub> _Core1 = 1.1 V @ 1500 MHz | 0.0125 | | | Per Core voltage Supply | V <sub>DD</sub> _Core0/V <sub>DD</sub> _Core1 = 1.05 V @ 1333 MHz | 17.00 | | | Per Core PLL voltage supply | AV <sub>DD</sub> _Core0/AV <sub>DD</sub> _Core1 = 1.05 V @ 1333 MHz | 0.0125 | | | Per Core voltage Supply | V <sub>DD</sub> _Core0/V <sub>DD</sub> _Core1 = 0.95 V @ 1000 MHz | 11.50 | 5 | | Per Core PLL voltage supply | AV <sub>DD</sub> _Core0/AV <sub>DD</sub> _Core1 = 0.95 V @ 1000 MHz | 0.0125 | 5 | | DDR Controller I/O voltage supply | Dn_GV <sub>DD</sub> = 2.5 V @ 400 MHz | 0.80 | 2 | | | D <i>n</i> _GV <sub>DD</sub> = 1.8 V @ 533 MHz | 0.68 | 2 | | | Dn_GV <sub>DD</sub> = 1.8 V @ 600 MHz | 0.77 | 2 | | 16-bit FIFO @ 200 MHz<br>eTsec 1&2/3&4 Voltage Supply | L/TV <sub>DD</sub> = 3.3 V | 0.11 | 2, 3 | | non-FIFO eTsecn Voltage Supply | L/TV <sub>DD</sub> = 3.3 V | 0.08 | 2 | | x8 SerDes transceiver Supply | SV <sub>DD</sub> = 1.1 V | 0.70 | 2 | | x8 SerDes I/O Supply | $XV_{DD}$ SRDS $n = 1.1 V$ | 0.66 | 2 | | SerDes PLL voltage supply Port 1 or 2 | AV <sub>DD</sub> _SRDS1/AV <sub>DD</sub> _SRDS2 = 1.1 V | 0.10 | | | Platform I/O Supply | OV <sub>DD</sub> = 3.3 V | 0.45 | 4 | | Platform source Supply | V <sub>DD</sub> _PLAT = 1.1 V @ 600 MHz | 12.00 | | | Platform source Supply | V <sub>DD</sub> _PLAT = 1.05 Vn @ 500 MHz | 9.80 | 5 | | Platform source Supply | V <sub>DD</sub> _PLAT = 1.05 Vn @ 400 MHz | 7.70 | | | Platform, Local Bus PLL voltage Supply | AV <sub>DD</sub> _PLAT, AV <sub>DD</sub> _LB = 1.1 V | 0.0125 | | #### Notes: - 1. This is a maximum power supply number which is provided for power supply and board design information. The numbers are based on 100% bus utilization for each component. The components listed are not expected to have 100% bus usage simultaneously for all components. Actual numbers may vary based on activity. - 2. Number is based on a per port/interface value. - 3. This is based on one eTSEC port used. Since 16-bit FIFO mode involves two ports, the number will need to be multiplied by two for the total. The other eTSEC protocols dissipate less than this number per port. Note that the power needs to be multiplied by the number of ports used for the protocol for the total eTSEC port power dissipation. - 4.This includes Local Bus, DUART, I<sup>2</sup>C, DMA, Multiprocessor Interrupts, System Control & Clocking, Debug, Test, Power management, JTAG and Miscellaneous I/O voltage. - 5. These power numbers are for Part Number MC8641xxx1000NX only. $V_{DD}$ \_Core n = 0.95 V and $V_{DD}$ \_PLAT = 1.05 V. | Parameter/Condition | Symbol | Min | Typical | Max | Unit | Notes | |------------------------------------------------------------------|---------------------------------------|----------|---------|----------|------|-------| | ECn_GTX_CLK125 duty cycle GMII, TBI 1000Base-T for RGMII, RTBI | <sup>t</sup> G125H <sup>/t</sup> G125 | 45<br>47 | _ | 55<br>53 | % | 1, 2 | #### Notes: - 1. Timing is guaranteed by design and characterization. - 2. ECn\_GTX\_CLK125 is used to generate the GTX clock for the eTSEC transmitter with 2% degradation. ECn\_GTX\_CLK125 duty cycle can be loosened from 47/53% as long as the PHY device can tolerate the duty cycle generated by the eTSEC GTX\_CLK. See Section 8.2.6, "RGMII and RTBI AC Timing Specifications," for duty cycle for 10Base-T and 100Base-T reference clock. - 3. ±100 ppm tolerance on ECn\_GTX\_CLK125 frequency ## NOTE The phase between the output clocks TSEC1\_GTX\_CLK and TSEC2\_GTX\_CLK (ports 1 and 2) is no more than 100 ps. The phase between the output clocks TSEC3\_GTX\_CLK and TSEC4\_GTX\_CLK (ports 3 and 4) is no more than 100 ps. # 4.4 Platform Frequency Requirements for PCI-Express and Serial RapidIO The MPX platform clock frequency must be considered for proper operation of the high-speed PCI Express and Serial RapidIO interfaces as described below. For proper PCI Express operation, the MPX clock frequency must be greater than or equal to: Note that at MPX = 400 MHz, cfg\_plat\_freq = 0 and at MPX > 400 MHz, cfg\_plat\_freq = 1. Therefore, when operating PCI Express in x8 link width, the MPX platform frequency must be 400 MHz with cfg\_plat\_freq = 0 or greater than or equal to 527 MHz with cfg\_plat\_freq = 1. For proper Serial RapidIO operation, the MPX clock frequency must be greater than or equal to: $\underline{2\times(0.8512)\times(\text{Serial RapidIO interface frequency})\times(\text{Serial RapidIO link width})}$ 64 # 4.5 Other Input Clocks For information on the input clocks of other functional blocks of the platform such as SerDes, and eTSEC, see the specific section of this document. #### **DDR and DDR2 SDRAM** Table 15 provides the recommended operating conditions for the DDR SDRAM component(s) when $Dn_GV_{DD}(typ) = 2.5 \text{ V}$ . Table 15. DDR SDRAM DC Electrical Characteristics for $Dn_GV_{DD}$ (typ) = 2.5 V | Parameter/Condition | Symbol | Min Max | | Unit | Notes | |-------------------------------------------------|----------------------|---------------------------------------------------------|--------------------------------------|------|-------| | I/O supply voltage | Dn_GV <sub>DD</sub> | 2.375 2.625 | | V | 1 | | I/O reference voltage | Dn_MV <sub>REF</sub> | 0.49 × D <i>n</i> _GV <sub>DD</sub> | 0.51 × D <i>n</i> _GV <sub>DD</sub> | V | 2 | | I/O termination voltage | V <sub>TT</sub> | Dn_MV <sub>REF</sub> - 0.04 Dn_MV <sub>REF</sub> + 0.04 | | V | 3 | | Input high voltage | V <sub>IH</sub> | D <i>n</i> _MV <sub>REF</sub> + 0.15 | D <i>n</i> _GV <sub>DD</sub> + 0.3 | V | _ | | Input low voltage | V <sub>IL</sub> | -0.3 | D <i>n</i> _MV <sub>REF</sub> - 0.15 | V | _ | | Output leakage current | I <sub>OZ</sub> | -50 | 50 | μА | 4 | | Output high current (V <sub>OUT</sub> = 1.95 V) | Іон | -16.2 | _ | mA | _ | | Output low current (V <sub>OUT</sub> = 0.35 V) | I <sub>OL</sub> | 16.2 | _ | mA | _ | #### Notes: - 1. $Dn_GV_{DD}$ is expected to be within 50 mV of the DRAM $Dn_GV_{DD}$ at all times. - 2. $MV_{REF}$ is expected to be equal to $0.5 \times Dn_{C}V_{DD}$ , and to track $Dn_{C}V_{DD}$ DC variations as measured at the receiver. Peak-to-peak noise on $Dn_{C}V_{REF}$ may not exceed $\pm 2\%$ of the DC value. - V<sub>TT</sub> is not applied directly to the device. It is the supply to which far end signal termination is made and is expected to be equal to Dn\_MV<sub>RFF</sub>. This rail should track variations in the DC level of Dn\_MV<sub>RFF</sub>. - 4. Output leakage is measured with all outputs disabled, $0 \text{ V} \leq \text{V}_{\text{OUT}} \leq \text{D}n_{\text{DD}}$ . Table 16 provides the DDR capacitance when $Dn_GV_{DD}$ (typ)=2.5 V. Table 16. DDR SDRAM Capacitance for $Dn_GV_{DD}$ (typ) = 2.5 V | Parameter/Condition | Symbol | Min | Max | Unit | Notes | |-----------------------------------------|------------------|-----|-----|------|-------| | Input/output capacitance: DQ, DQS | C <sub>IO</sub> | 6 | 8 | pF | 1 | | Delta input/output capacitance: DQ, DQS | C <sub>DIO</sub> | _ | 0.5 | pF | 1 | #### Note: 1. This parameter is sampled. $Dn_GV_{DD} = 2.5 \text{ V} \pm 0.125 \text{ V}$ , f = 1 MHz, $T_A = 25^{\circ}\text{C}$ , $V_{OUT} = Dn_GVDD/2$ , $V_{OUT}$ (peak-to-peak) = 0.2 V. Table 17 provides the current draw characteristics for MV<sub>REF</sub>. Table 17. Current Draw Characteristics for MV<sub>REF</sub> | Parameter / Condition | Symbol | Min | Max | Unit | Note | |------------------------------------|--------------------|-----|-----|------|------| | Current draw for MV <sub>REF</sub> | I <sub>MVREF</sub> | | 500 | μΑ | 1 | 1. The voltage regulator for MV<sub>REF</sub> must be able to supply up to 500 $\mu$ A current. Ethernet: Enhanced Three-Speed Ethernet (eTSEC), MII Management Table 24. GMII, MII, RMII, TBI and FIFO DC Electrical Characteristics (continued) | Parameter | Symbol | Min | Max | Unit | Notes | |-------------------------------------------|-----------------|------|-----|------|-------| | Input low current (V <sub>IN</sub> = GND) | I <sub>IL</sub> | -600 | _ | μΑ | 3 | ## Notes: Table 25. GMII, RGMII, RTBI, TBI and FIFO DC Electrical Characteristics | Parameters | Symbol | Min | Max | Unit | Notes | |-----------------------------------------------------------------|------------------------------------|-------|-------|------|--------| | Supply voltage 2.5 V | LV <sub>DD</sub> /TV <sub>DD</sub> | 2.375 | 2.625 | V | 1,2 | | Output high voltage $(LV_{DD}/TV_{DD} = Min, I_{OH} = -1.0 mA)$ | V <sub>OH</sub> | 2.00 | _ | V | _ | | Output low voltage $(LV_{DD}/TV_{DD} = Min, I_{OL} = 1.0 mA)$ | V <sub>OL</sub> | _ | 0.40 | V | _ | | Input high voltage | V <sub>IH</sub> | 1.70 | _ | V | _ | | Input low voltage | V <sub>IL</sub> | _ | 0.90 | V | _ | | Input high current $(V_{IN} = LV_{DD}, V_{IN} = TV_{DD})$ | I <sub>IH</sub> | _ | 10 | μА | 1, 2,3 | | Input low current (V <sub>IN</sub> = GND) | I <sub>IL</sub> | -15 | _ | μА | 3 | #### Note: # 8.2 FIFO, GMII, MII, TBI, RGMII, RMII, and RTBI AC Timing Specifications The AC timing specifications for FIFO, GMII, MII, TBI, RGMII, RMII and RTBI are presented in this section. # 8.2.1 FIFO AC Specifications The basis for the AC specifications for the eTSEC's FIFO modes is the double data rate RGMII and RTBI specifications, since they have similar performance and are described in a source-synchronous fashion like FIFO modes. However, the FIFO interface provides deliberate skew between the transmitted data and source clock in GMII fashion. When the eTSEC is configured for FIFO modes, all clocks are supplied from external sources to the relevant eTSEC interface. That is, the transmit clock must be applied to the eTSECn's TSECn\_TX\_CLK, while the receive clock must be applied to pin TSECn\_RX\_CLK. The eTSEC internally uses the transmit MPC8641 and MPC8641D Integrated Host Processor Hardware Specifications, Rev. 3 LV<sub>DD</sub> supports eTSECs 1 and 2. <sup>&</sup>lt;sup>2</sup> TV<sub>DD</sub> supports eTSECs 3 and 4. $<sup>^3</sup>$ The symbol V<sub>IN</sub>, in this case, represents the LV<sub>IN</sub> and TV<sub>IN</sub> symbols referenced in Table 1 and Table 2. <sup>&</sup>lt;sup>1</sup> LV<sub>DD</sub> supports eTSECs 1 and 2. <sup>&</sup>lt;sup>2</sup> TV<sub>DD</sub> supports eTSECs 3 and 4. $<sup>^3</sup>$ Note that the symbol $V_{IN}$ , in this case, represents the $LV_{IN}$ and $TV_{IN}$ symbols referenced in Table 1 and Table 2. Ethernet: Enhanced Three-Speed Ethernet (eTSEC), MII Management ## 8.2.3.2 MII Receive AC Timing Specifications Table 31 provides the MII receive AC timing specifications. ## **Table 31. MII Receive AC Timing Specifications** At recommended operating conditions with L/TV<sub>DD</sub> of 3.3 V $\pm$ 5%. | Parameter/Condition | Symbol <sup>1</sup> | Min | Тур | Max | Unit | |---------------------------------------------|-------------------------------------|------|-----|-----|------| | RX_CLK clock period 10 Mbps | t <sub>MRX</sub> <sup>2,3</sup> | _ | 400 | _ | ns | | RX_CLK clock period 100 Mbps | t <sub>MRX</sub> <sup>3</sup> | _ | 40 | _ | ns | | RX_CLK duty cycle | t <sub>MRXH</sub> /t <sub>MRX</sub> | 35 | _ | 65 | % | | RXD[3:0], RX_DV, RX_ER setup time to RX_CLK | t <sub>MRDVKH</sub> | 10.0 | _ | _ | ns | | RXD[3:0], RX_DV, RX_ER hold time to RX_CLK | t <sub>MRDXKH</sub> | 10.0 | _ | _ | ns | | RX_CLK clock rise time (20%-80%) | t <sub>MRXR</sub> <sup>2</sup> | 1.0 | _ | 4.0 | ns | | RX_CLK clock fall time (80%-20%) | t <sub>MRXF</sub> <sup>2</sup> | 1.0 | _ | 4.0 | ns | #### Note: - 1. The symbols used for timing specifications herein follow the pattern of t<sub>(first two letters of functional block)(signal)(state)</sub> (reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>MRDVKH</sub> symbolizes MII receive timing (MR) with respect to the time data input signals (D) reach the valid state (V) relative to the t<sub>MRX</sub> clock reference (K) going to the high (H) state or setup time. Also, t<sub>MRDXKL</sub> symbolizes MII receive timing (GR) with respect to the time data input signals (D) went invalid (X) relative to the t<sub>MRX</sub> clock reference (K) going to the low (L) state or hold time. Note that, in general, the clock reference symbol representation is based on three letters representing the clock of a particular functional. For example, the subscript of t<sub>MRX</sub> represents the MII (M) receive (RX) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall). - 2. Guaranteed by design. - 3. ±100 ppm tolerance on RX\_CLK frequency Figure 14 provides the AC test load for eTSEC. Figure 14. eTSEC AC Test Load Figure 15 shows the MII receive AC timing diagram. Figure 15. MII Receive AC Timing Diagram MPC8641 and MPC8641D Integrated Host Processor Hardware Specifications, Rev. 3 #### **Ethernet Management Interface Electrical Characteristics** ## Table 39. MII Management AC Timing Specifications (continued) At recommended operating conditions with $OV_{DD}$ is 3.3 V $\pm$ 5%. | Parameter/Condition | Symbol <sup>1</sup> | Min | Тур | Max | Unit | Notes | |-----------------------|---------------------|-----|-----|-----|------|-------| | MDIO to MDC hold time | t <sub>MDDXKH</sub> | 0 | _ | _ | ns | _ | | MDC rise time | t <sub>MDCR</sub> | _ | _ | 10 | ns | 4 | | MDC fall time | t <sub>MDHF</sub> | _ | _ | 10 | ns | 4 | #### Notes: - 1. The symbols used for timing specifications herein follow the pattern of t<sub>(first two letters of functional block)(signal)(state)</sub> (reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>MDKHDX</sub> symbolizes management data timing (MD) for the time t<sub>MDC</sub> from clock reference (K) high (H) until data outputs (D) are invalid (X) or data hold time. Also, t<sub>MDDVKH</sub> symbolizes management data timing (MD) with respect to the time data input signals (D) reach the valid state (V) relative to the t<sub>MDC</sub> clock reference (K) going to the high (H) state or setup time. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall). - 2. This parameter is dependent on the system clock speed. (The maximum frequency is the maximum platform frequency divided by 64.) - 3. This parameter is dependent on the system clock speed. (That is, for a system clock of 267 MHz, the maximum frequency is 8.3 MHz and the minimum frequency is 1.2 MHz; for a system clock of 375 MHz, the maximum frequency is 11.7 MHz and the minimum frequency is 1.7 MHz.) - 4. Guaranteed by design. - 5. t<sub>MPXCLK</sub> is the platform (MPX) clock Figure 23 provides the AC test load for eTSEC. Figure 23. eTSEC AC Test Load ## NOTE Output will see a $50-\Omega$ load since what it sees is the transmission line. Figure 24 shows the MII management AC timing diagram. Figure 24. MII Management Interface Timing Diagram MPC8641 and MPC8641D Integrated Host Processor Hardware Specifications, Rev. 3 **JTAG** # 11 JTAG This section describes the DC and AC electrical specifications for the IEEE 1149.1 (JTAG) interface of the MPC8641/D. ## 11.1 JTAG DC Electrical Characteristics Table 43 provides the DC electrical characteristics for the JTAG interface. **Table 43. JTAG DC Electrical Characteristics** | Parameter | Symbol | Min | Max | Unit | |-----------------------------------------------------------------------------------------|-----------------|------------------------|------------------------|------| | High-level input voltage | V <sub>IH</sub> | 2 | OV <sub>DD</sub> + 0.3 | V | | Low-level input voltage | V <sub>IL</sub> | - 0.3 | 0.8 | V | | Input current (V <sub>IN</sub> <sup>1</sup> = 0 V or V <sub>IN</sub> = V <sub>DD)</sub> | I <sub>IN</sub> | _ | ±5 | μΑ | | High-level output voltage (OV <sub>DD</sub> = min, $I_{OH} = -100 \mu A$ ) | V <sub>OH</sub> | OV <sub>DD</sub> - 0.2 | _ | V | | Low-level output voltage (OV <sub>DD</sub> = min, $I_{OL}$ = 100 $\mu$ A) | V <sub>OL</sub> | _ | 0.2 | V | ### Note: # 11.2 JTAG AC Electrical Specifications Table 44 provides the JTAG AC timing specifications as defined in Figure 33 through Figure 35. Table 44. JTAG AC Timing Specifications (Independent of SYSCLK) 1 At recommended operating conditions (see Table 3). | Parameter | Symbol <sup>2</sup> | Min | Max | Unit | Notes | |---------------------------------------------------|--------------------------------------------|----------|----------|------|-------| | JTAG external clock frequency of operation | f <sub>JTG</sub> | 0 | 33.3 | MHz | _ | | JTAG external clock cycle time | t <sub>JTG</sub> | 30 | _ | ns | _ | | JTAG external clock pulse width measured at 1.4 V | t <sub>JTKHKL</sub> | 15 | _ | ns | _ | | JTAG external clock rise and fall times | t <sub>JTGR</sub> & t <sub>JTGF</sub> | 0 | 2 | ns | 6 | | TRST assert time | t <sub>TRST</sub> | 25 | _ | ns | 3 | | Input setup times: Boundary-scan data TMS, TDI | t <sub>JTDVKH</sub><br>t <sub>JTIVKH</sub> | 4<br>0 | _ | ns | 4 | | Input hold times: Boundary-scan data TMS, TDI | t <sub>JTDXKH</sub><br>t <sub>JTIXKH</sub> | 20<br>25 | _ | ns | 4 | | Valid times: Boundary-scan data TDO | t <sub>jtklov</sub><br>t <sub>jtklov</sub> | 4<br>4 | 20<br>25 | ns | 5 | <sup>1.</sup> Note that the symbol $V_{IN}$ , in this case, represents the $OV_{IN}$ symbol referenced in Table 1 and Table 2. To illustrate these definitions using real values, consider the case of a CML (Current Mode Logic) transmitter that has a common mode voltage of 2.25 V and each of its outputs, TD and $\overline{\text{TD}}$ , has a swing that goes between 2.5 V and 2.0 V. Using these values, the peak-to-peak voltage swing of each signal (TD or $\overline{\text{TD}}$ ) is 500 mV p-p, which is referred as the single-ended swing for each signal. In this example, since the differential signaling environment is fully symmetrical, the transmitter output's differential swing (V<sub>OD</sub>) has the same amplitude as each signal's single-ended swing. The differential output signal ranges between 500 mV and –500 mV, in other words, V<sub>OD</sub> is 500 mV in one phase and –500 mV in the other phase. The peak differential voltage (V<sub>DIFFp</sub>) is 500 mV. The peak-to-peak differential voltage (V<sub>DIFFp</sub>-p) is 1000 mV p-p. ## 13.2 SerDes Reference Clocks The SerDes reference clock inputs are applied to an internal PLL whose output creates the clock used by the corresponding SerDes lanes. The SerDes reference clocks inputs are SD*n*\_REF\_CLK and SD*n*\_REF\_CLK for PCI Express and Serial RapidIO. The following sections describe the SerDes reference clock requirements and some application information. ## 13.2.1 SerDes Reference Clock Receiver Characteristics Figure 39 shows a receiver reference diagram of the SerDes reference clocks. - The supply voltage requirements for $XV_{DD}$ SRDS*n* are specified in Table 1 and Table 2. - SerDes Reference Clock Receiver Reference Circuit Structure - The SD*n*\_REF\_CLK and SD*n*\_REF\_CLK are internally AC-coupled differential inputs as shown in Figure 39. Each differential clock input (SD*n*\_REF\_CLK or SD*n*\_REF\_CLK) has a 50-Ω termination to SGND followed by on-chip AC-coupling. - The external reference clock driver must be able to drive this termination. - The SerDes reference clock input can be either differential or single-ended. Refer to the Differential Mode and Single-ended Mode description below for further detailed requirements. - The maximum average current requirement that also determines the common mode voltage range - When the SerDes reference clock differential inputs are DC coupled externally with the clock driver chip, the maximum average current allowed for each input pin is 8 mA. In this case, the exact common mode input voltage is not critical as long as it is within the range allowed by the maximum average current of 8 mA (refer to the following bullet for more detail), since the input is AC-coupled on-chip. - This current limitation sets the maximum common mode input voltage to be less than 0.4 V (0.4 V/50 = 8 mA) while the minimum common mode input level is 0.1 V above SGND. For example, a clock with a 50/50 duty cycle can be produced by a clock driver with output driven by its current source from 0 mA to 16 mA (0–0.8 V), such that each phase of the differential input has a single-ended swing from 0 V to 800 mV with the common mode voltage at 400 mV. - If the device driving the SDn\_REF\_CLK and $\overline{\text{SD}n}$ \_REF\_CLK inputs cannot drive 50 $\Omega$ to SGND DC, or it exceeds the maximum input current limitations, then it must be AC-coupled off-chip. MPC8641 and MPC8641D Integrated Host Processor Hardware Specifications, Rev. 3 **High-Speed Serial Interfaces (HSSI)** # 13.2.3 Interfacing With Other Differential Signaling Levels With on-chip termination to SGND, the differential reference clocks inputs are HCSL (High-Speed Current Steering Logic) compatible DC-coupled. Many other low voltage differential type outputs like LVDS (Low Voltage Differential Signaling) can be used but may need to be AC-coupled due to the limited common mode input range allowed (100 to 400 mV) for DC-coupled connection. LVPECL outputs can produce signal with too large amplitude and may need to be DC-biased at clock driver output first, then followed with series attenuation resistor to reduce the amplitude, in addition to AC-coupling. #### NOTE Figure 43 to Figure 46 below are for conceptual reference only. Due to the fact that clock driver chip's internal structure, output impedance and termination requirements are different between various clock driver chip manufacturers, it is very possible that the clock circuit reference designs provided by clock driver chip vendor are different from what is shown below. They might also vary from one vendor to the other. Therefore, Freescale Semiconductor can neither provide the optimal clock driver reference circuits, nor guarantee the correctness of the following clock driver connection reference circuits. The system designer is recommended to contact the selected clock driver chip vendor for the optimal reference circuits with the MPC8641D SerDes reference clock receiver requirement provided in this document. Table 49. Differential Transmitter (TX) Output Specifications (continued) | Symbol | Parameter | Min | Nom | Max | Units | Comments | |----------------------------------------------|----------------------------------------------------------------------------------------------|-------|-----|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | T <sub>TX-EYE</sub> | Minimum TX Eye<br>Width | 0.70 | _ | _ | UI | The maximum Transmitter jitter can be derived as $T_{TX-MAX-JITTER} = 1 - T_{TX-EYE} = 0.3$ UI. See Notes 2 and 3. | | T <sub>TX-EYE-MEDIAN-to-</sub><br>MAX-JITTER | Maximum time<br>between the jitter<br>median and<br>maximum<br>deviation from<br>the median. | | | 0.15 | UI | Jitter is defined as the measurement variation of the crossing points ( $V_{TX-DIFFp-p}=0$ V) in relation to a recovered TX UI. A recovered TX UI is calculated over 3500 consecutive unit intervals of sample data. Jitter is measured using all edges of the 250 consecutive UI in the center of the 3500 UI used for calculating the TX UI. See Notes 2 and 3. | | T <sub>TX-RISE</sub> , T <sub>TX-FALL</sub> | D+/D-TX Output<br>Rise/Fall Time | 0.125 | _ | _ | UI | See Notes 2 and 5 | | V <sub>TX-CM-ACp</sub> | RMS AC Peak<br>Common Mode<br>Output Voltage | _ | _ | 20 | mV | $\begin{aligned} & V_{TX\text{-CM-ACp}} = \text{RMS}( V_{TXD+} + V_{TXD-} /2 - V_{TX\text{-CM-DC}}) \\ & V_{TX\text{-CM-DC}} = \text{DC}_{(avg)} \text{ of } V_{TX\text{-D+}} + V_{TX\text{-D-}} /2 \\ & \text{See Note 2} \end{aligned}$ | | V <sub>TX-CM-DC-ACTIVE-</sub> IDLE-DELTA | Absolute Delta of<br>DC Common<br>Mode Voltage<br>During L0 and<br>Electrical Idle | 0 | _ | 100 | mV | $\begin{split} & V_{TX\text{-}CM\text{-}DC}\text{ (during L0)} - V_{TX\text{-}CM\text{-}Idle\text{-}DC}\text{ (During Electrical Inlet)} <= &100\text{ mV}\\ &V_{TX\text{-}CM\text{-}DC} = &DC_{(avg)}\text{ of } V_{TX\text{-}D\text{+}} + V_{TX\text{-}D\text{-}} /2\text{ [L0]}\\ &V_{TX\text{-}CM\text{-}Idle\text{-}DC} = &DC_{(avg)}\text{ of } V_{TX\text{-}D\text{+}} + V_{TX\text{-}D\text{-}} /2\\ &[\text{Electrical Idle}]\\ &\text{See Note 2}. \end{split}$ | | V <sub>TX-CM-DC-LINE-DELTA</sub> | Absolute Delta of<br>DC Common<br>Mode between<br>D+ and D- | 0 | _ | 25 | mV | $\begin{aligned} & V_{TX\text{-}CM\text{-}DC\text{-}D\text{+}} - V_{TX\text{-}CM\text{-}DC\text{-}D\text{-}} <= 25 \text{ mV} \\ &V_{TX\text{-}CM\text{-}DC\text{-}D\text{+}} = DC_{(avg)} \text{ of } V_{TX\text{-}D\text{+}} \\ &V_{TX\text{-}CM\text{-}DC\text{-}D\text{-}} = DC_{(avg)} \text{ of } V_{TX\text{-}D\text{-}} \\ &\text{See Note 2}. \end{aligned}$ | | V <sub>TX-IDLE-DIFFp</sub> | Electrical Idle<br>differential Peak<br>Output Voltage | 0 | _ | 20 | mV | $V_{TX-IDLE-DIFFp} = V_{TX-IDLE-D+} - V_{TX-IDLE-D-} \le 20 \text{ mV}$<br>See Note 2. | | V <sub>TX-RCV-DETECT</sub> | The amount of voltage change allowed during Receiver Detection | _ | _ | 600 | mV | The total amount of voltage change that a transmitter can apply to sense whether a low impedance Receiver is present. See Note 6. | | V <sub>TX-DC-CM</sub> | The TX DC<br>Common Mode<br>Voltage | 0 | _ | 3.6 | ٧ | The allowed DC Common Mode voltage under any conditions. See Note 6. | | I <sub>TX-SHORT</sub> | TX Short Circuit<br>Current Limit | _ | _ | 90 | mA | The total current the Transmitter can provide when shorted to its ground | | T <sub>TX-IDLE-MIN</sub> | Minimum time<br>spent in<br>Electrical Idle | 50 | _ | _ | UI | Minimum time a Transmitter must be in Electrical Idle Utilized by the Receiver to start looking for an Electrical Idle Exit after successfully receiving an Electrical Idle ordered set | ## 14.4.2 Transmitter Compliance Eye Diagrams The TX eye diagram in Figure 50 is specified using the passive compliance/test measurement load (see Figure 52) in place of any real PCI Express interconnect + RX component. There are two eye diagrams that must be met for the transmitter. Both eye diagrams must be aligned in time using the jitter median to locate the center of the eye diagram. The different eye diagrams will differ in voltage depending whether it is a transition bit or a de-emphasized bit. The exact reduced voltage level of the de-emphasized bit will always be relative to the transition bit. The eye diagram must be valid for any 250 consecutive UIs. A recovered TX UI is calculated over 3500 consecutive unit intervals of sample data. The eye diagram is created using all edges of the 250 consecutive UI in the center of the 3500 UI used for calculating the TX UI. #### NOTE It is recommended that the recovered TX UI is calculated using all edges in the 3500 consecutive UI interval with a fit algorithm using a minimization merit function (that is, least squares and median deviation fits). Figure 50. Minimum Transmitter Timing and Voltage Output Compliance Specifications Figure 55. Single Frequency Sinusoidal Jitter Limits # 15.8 Receiver Eye Diagrams For each baud rate at which an LP-Serial receiver is specified to operate, the receiver shall meet the corresponding Bit Error Rate specification (Table 59, Table 60, Table 61) when the eye pattern of the receiver test signal (exclusive of sinusoidal jitter) falls entirely within the unshaded portion of the Receiver Input Compliance Mask shown in Figure 56 with the parameters specified in Table . The eye pattern of the receiver test signal is measured at the input pins of the receiving device with the device replaced with a $100 \Omega + -5\%$ differential resistive load. ## Table 63. MPC8641 Signal Reference by Functional Block (continued) | Name <sup>1</sup> | Package Pin Number | Pin Type | Power Supply | Notes | | | | | |----------------------------------------------------|---------------------------------------------|-------------|------------------|--------|--|--|--|--| | SD1_PLL_TPA | T28 | Analog | SV <sub>DD</sub> | 13, 18 | | | | | | SD1_DLL_TPD | N28 | 0 | SV <sub>DD</sub> | 13, 17 | | | | | | SD1_DLL_TPA | P31 | Analog | SV <sub>DD</sub> | 13, 18 | | | | | | High Speed I/O Interface 2 (SERDES 2) <sup>4</sup> | | | | | | | | | | SD2_TX[0:3] | Y24, AA27, AB25, AC27 | 0 | SV <sub>DD</sub> | _ | | | | | | SD2_TX[4:7] | AE27, AG27, AJ27, AL27 | 0 | SV <sub>DD</sub> | 34 | | | | | | SD2_TX[0:3] | Y25, AA28, AB26, AC28 | 0 | SV <sub>DD</sub> | _ | | | | | | SD2_TX[4:7] | AE28, AG28, AJ28, AL28 | 0 | SV <sub>DD</sub> | 34 | | | | | | SD2_RX[0:3] | Y30, AA32, AB30, AC32 | I | SV <sub>DD</sub> | 32 | | | | | | SD2_RX[4:7] | AH30, AJ32, AK30, AL32 | I | SV <sub>DD</sub> | 32, 35 | | | | | | SD2_RX[0:3] | Y29, AA31, AB29, AC31 | I | SV <sub>DD</sub> | _ | | | | | | SD2_RX[4:7] | AH29, AJ31, AK29, AL31 | I | SV <sub>DD</sub> | 35 | | | | | | SD2_REF_CLK | AE32 | I | SV <sub>DD</sub> | _ | | | | | | SD2_REF_CLK | AE31 | I | SV <sub>DD</sub> | _ | | | | | | SD2_IMP_CAL_TX | AM29 | Analog | SV <sub>DD</sub> | 19 | | | | | | SD2_IMP_CAL_RX | AA26 | Analog | SV <sub>DD</sub> | 30 | | | | | | SD2_PLL_TPD | AF29 | 0 | SV <sub>DD</sub> | 13, 17 | | | | | | SD2_PLL_TPA | AF31 | Analog | SV <sub>DD</sub> | 13, 18 | | | | | | SD2_DLL_TPD | AD29 | 0 | SV <sub>DD</sub> | 13, 17 | | | | | | SD2_DLL_TPA | AD30 | Analog | SV <sub>DD</sub> | 13, 18 | | | | | | | Special Connection Requi | rement pins | | | | | | | | No Connects | K24, K25, P28, P29, W26, W27, AD25,<br>AD26 | _ | _ | 13 | | | | | | Reserved | H30, R32, V28, AG32 | _ | _ | 14 | | | | | | Reserved | H29, R31, W28, AG31 | _ | _ | 15 | | | | | | Reserved | AD24, AG26 | _ | _ | 16 | | | | | | Ethernet Miscellaneous Signals <sup>5</sup> | | | | | | | | | | EC1_GTX_CLK125 | AL23 | 1 | LV <sub>DD</sub> | 39 | | | | | | EC2_GTX_CLK125 | AM23 | I | TV <sub>DD</sub> | 39 | | | | | | EC_MDC | G31 | 0 | OV <sub>DD</sub> | _ | | | | | | EC_MDIO | G32 | I/O | OV <sub>DD</sub> | _ | | | | | | eTSEC Port 1 Signals <sup>5</sup> | | | | | | | | | ## **Signal Listings** ## Table 63. MPC8641 Signal Reference by Functional Block (continued) | Name <sup>1</sup> | Package Pin Number | Pin Type | Power Supply | Notes | | | |-----------------------------------|---------------------------------------------------|------------------|------------------|----------|--|--| | TSEC1_TXD[0:7]/<br>GPOUT[0:7] | AF25, AC23,AG24, AG23, AE24, AE23,<br>AE22, AD22 | 0 | LV <sub>DD</sub> | 6, 10 | | | | TSEC1_TX_EN | AB22 | 0 | LV <sub>DD</sub> | 36 | | | | TSEC1_TX_ER | AH26 | 0 | LV <sub>DD</sub> | _ | | | | TSEC1_TX_CLK | AC22 | I | LV <sub>DD</sub> | 40 | | | | TSEC1_GTX_CLK | AH25 | 0 | LV <sub>DD</sub> | 41 | | | | TSEC1_CRS | AM24 | I/O | LV <sub>DD</sub> | 37 | | | | TSEC1_COL | AM25 | I | LV <sub>DD</sub> | _ | | | | TSEC1_RXD[0:7]/<br>GPIN[0:7] | AL25, AL24, AK26, AK25, AM26, AF26,<br>AH24, AG25 | I | LV <sub>DD</sub> | 10 | | | | TSEC1_RX_DV | AJ24 | I | LV <sub>DD</sub> | _ | | | | TSEC1_RX_ER | AJ25 | I | LV <sub>DD</sub> | _ | | | | TSEC1_RX_CLK | AK24 | I | LV <sub>DD</sub> | 40 | | | | | eTSEC Port 2 Sign | als <sup>5</sup> | <u> </u> | | | | | TSEC2_TXD[0:3]/<br>GPOUT[8:15] | AB20, AJ23, AJ22, AD19 | 0 | LV <sub>DD</sub> | 6, 10 | | | | TSEC2_TXD[4]/<br>GPOUT[12] | AH23 | 0 | LV <sub>DD</sub> | 6,10, 38 | | | | TSEC2_TXD[5:7]/<br>GPOUT[13:15] | AH21, AG22, AG21 | 0 | LV <sub>DD</sub> | 6, 10 | | | | TSEC2_TX_EN | AB21 | 0 | LV <sub>DD</sub> | 36 | | | | TSEC2_TX_ER | AB19 | 0 | LV <sub>DD</sub> | 6, 38 | | | | TSEC2_TX_CLK | AC21 | I | LV <sub>DD</sub> | 40 | | | | TSEC2_GTX_CLK | AD20 | 0 | LV <sub>DD</sub> | 41 | | | | TSEC2_CRS | AE20 | I/O | LV <sub>DD</sub> | 37 | | | | TSEC2_COL | AE21 | I | LV <sub>DD</sub> | _ | | | | TSEC2_RXD[0:7]/<br>GPIN[8:15] | AL22, AK22, AM21, AH20, AG20, AF20,<br>AF23, AF22 | ı | LV <sub>DD</sub> | 10 | | | | TSEC2_RX_DV | AC19 | I | LV <sub>DD</sub> | _ | | | | TSEC2_RX_ER | AD21 | I | LV <sub>DD</sub> | _ | | | | TSEC2_RX_CLK | TSEC2_RX_CLK AM22 | | LV <sub>DD</sub> | 40 | | | | eTSEC Port 3 Signals <sup>5</sup> | | | | | | | | TSEC3_TXD[0:3] | AL21, AJ21, AM20, AJ20 | 0 | TV <sub>DD</sub> | 6 | | | | TSEC3_TXD[4]/ | AM19 | 0 | TV <sub>DD</sub> | _ | | | | TSEC3_TXD[5:7] | AK21, AL20, AL19 | 0 | TV <sub>DD</sub> | 6 | | | MPC8641 and MPC8641D Integrated Host Processor Hardware Specifications, Rev. 3 #### Clocking • Binary value on LA[28:31] at power up Note that there is no default for this PLL ratio; these signals must be pulled to the desired values. Also note that the DDR data rate is the determining factor in selecting the MPX bus frequency, since the MPX frequency must equal the DDR data rate. Binary Value of LA[28:31] Signals **MPX:SYSCLK Ratio** 0000 Reserved 0001 Reserved 0010 2:1 0011 3:1 0100 4:1 0101 5:1 0110 6:1 0111 Reserved Table 68. MPX:SYSCLK Ratio ## 18.3 e600 to MPX clock PLL Ratio Table 69 describes the clock ratio between the platform and the e600 core clock. This ratio is determined by the binary value of LDP[0:3], LA[27](cfg\_core\_pll[0:4] - reset config name) at power up, as shown in Table 69. 8:1 9:1 1000 1001 | Binary Value of LDP[0:3], LA[27] Signals | e600 core: MPX Clock Ratio | |------------------------------------------|----------------------------| | 01000 | 2:1 | | 01100 | 2.5:1 | | 10000 | 3:1 | | 11100 | 3.5:1 | | 10100 | 4:1 | | 01110 | 4.5:1 | Table 69. e600 Core to MPX Clock Ratio # 18.4 Frequency Options #### **Thermal** Tyco Electronics 800-522-6752 Chip Coolers<sup>TM</sup> P.O. Box 3668 Harrisburg, PA 17105-3668 Internet: www.chipcoolers.com Wakefield Engineering 603-635-5102 33 Bridge St. Pelham, NH 03076 Internet: www.wakefield.com Ultimately, the final selection of an appropriate heat sink depends on many factors, such as thermal performance at a given air velocity, spatial volume, mass, attachment method, assembly, and cost. ## 19.2.1 Internal Package Conduction Resistance For the exposed-die packaging technology described in Table 71, the intrinsic conduction thermal resistance paths are as follows: - The die junction-to-case thermal resistance (the case is actually the top of the exposed silicon die) - The die junction-to-board thermal resistance Figure 60 depicts the primary heat transfer path for a package with an attached heat sink mounted to a printed-circuit board. (Note the internal versus external package resistance.) Figure 60. C4 Package with Heat Sink Mounted to a Printed-Circuit Board Heat generated on the active side of the chip is conducted through the silicon, through the heat sink attach material (or thermal interface material), and finally to the heat sink where it is removed by forced-air convection. Because the silicon thermal resistance is quite small, the temperature drop in the silicon may be neglected for a first-order analysis. Thus the thermal interface material and the heat sink conduction/convective thermal resistances are the dominant terms. **Thermal** | Conductivity Value | | Unit | | | | | | |--------------------------------------------------------------------|-------------------------------|-----------|--|--|--|--|--| | Die (12.4x15.3x0.86 mm) | | | | | | | | | Silicon | Silicon Temperature dependent | | | | | | | | Bump and Underfill (12.4 × 15.3 × 0.07 mm)<br>Collapsed Resistance | | | | | | | | | k <sub>z</sub> | k <sub>z</sub> 5.3 | | | | | | | | Substra | Substrate (33 × 33 × 1.2 mm) | | | | | | | | k <sub>x</sub> | 13.5 | W/(m • K) | | | | | | | k <sub>y</sub> | 13.5 | | | | | | | | k <sub>z</sub> | 5.3 | | | | | | | | C5 Solder layer (33 × 33 × 0.4 mm) | | | | | | | | | k <sub>x</sub> | 0.034 | W/(m • K) | | | | | | | k <sub>y</sub> | 0.034 | | | | | | | | k <sub>z</sub> | 9.6 | | | | | | | Top View of Model (Not to Scale) Figure 62. Recommended Thermal Model of MPC8641 # 19.2.4 Temperature Diode The MPC8641 has a temperature diode on the microprocessor that can be used in conjunction with other system temperature monitoring devices (such as Analog Devices, ADT7461<sup>TM</sup>). These devices use the negative temperature coefficient of a diode operated at a constant current to determine the temperature of the microprocessor and its environment. It is recommended that each device be individually calibrated. The following are the specifications of the MPC8641 on-board temperature diode: $$V_f > 0.40 \text{ V}$$ $$V_{\rm f} < 0.90 \text{ V}$$ An approximate value of the ideality may be obtained by calibrating the device near the expected operating temperature. Ideality factor is defined as the deviation from the ideal diode equation: $$I_{fw} = I_s e^{\frac{qV_f}{nKT}} - 1$$ MPC8641 and MPC8641D Integrated Host Processor Hardware Specifications, Rev. 3 **Note:** For single core device the filter circuit (in the dashed box) should be removed and $AV_{DD}$ \_Core1 should be tied to ground with a weak (2-10 k $\Omega$ ) pull-down resistor. Figure 64. MPC8641 PLL Power Supply Filter Circuit (for cores) The $AV_{DD}$ \_SRDSn signals provide power for the analog portions of the SerDes PLL. To ensure stability of the internal clock, the power supplied to the PLL is filtered using a circuit similar to the one shown in following figure. For maximum effectiveness, the filter circuit is placed as closely as possible to the $AV_{DD}$ \_SRDSn balls to ensure it filters out as much noise as possible. The ground connection should be near the $AV_{DD}$ \_SRDSn balls. The 0.003- $\mu$ F capacitor is closest to the balls, followed by the two 2.2- $\mu$ F capacitors, and finally the $1~\Omega$ resistor to the board supply plane. The capacitors are connected from $AV_{DD}$ \_SRDSn to the ground plane. Use ceramic chip capacitors with the highest possible self-resonant frequency. All traces should be kept short, wide and direct. 1. An 0805 sized capacitor is recommended for system initial bring-up. Figure 65. SerDes PLL Power Supply Filter Note the following: - AV<sub>DD</sub>\_SRDS*n* should be a filtered version of SV<sub>DD</sub>. - Signals on the SerDes interface are fed from the SV<sub>DD</sub> power plan. # 20.2.2 PLL Power Supply Sequencing For details on power sequencing for the AV<sub>DD</sub> type and supplies refer to Section 2.2, "Power Up/Down Sequence." # 20.3 Decoupling Recommendations Due to large address and data buses, and high operating frequencies, the device can generate transient power surges and high frequency noise in its power supply, especially while driving large capacitive loads. This noise must be prevented from reaching other components in the MPC8641 system, and the device itself requires a clean, tightly regulated source of power. Therefore, it is recommended that the system MPC8641 and MPC8641D Integrated Host Processor Hardware Specifications, Rev. 3