

#### Welcome to E-XFL.COM

#### Understanding Embedded - Microprocessors

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

### Details

| Product Status                  | Obsolete                                                               |
|---------------------------------|------------------------------------------------------------------------|
| Core Processor                  | PowerPC e600                                                           |
| Number of Cores/Bus Width       | 1 Core, 32-Bit                                                         |
| Speed                           | 1.333GHz                                                               |
| Co-Processors/DSP               | -                                                                      |
| RAM Controllers                 | DDR, DDR2                                                              |
| Graphics Acceleration           | No                                                                     |
| Display & Interface Controllers | -                                                                      |
| Ethernet                        | 10/100/1000Mbps (4)                                                    |
| SATA                            | -                                                                      |
| USB                             | -                                                                      |
| Voltage - I/O                   | 1.8V, 2.5V, 3.3V                                                       |
| Operating Temperature           | 0°C ~ 105°C (TA)                                                       |
| Security Features               | -                                                                      |
| Package / Case                  | 994-BCBGA, FCCBGA                                                      |
| Supplier Device Package         | 994-FCCBGA (33x33)                                                     |
| Purchase URL                    | https://www.e-xfl.com/product-detail/nxp-semiconductors/mc8641vj1333je |
|                                 |                                                                        |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



Electrical Characteristics

# 2 Electrical Characteristics

This section provides the AC and DC electrical specifications and thermal characteristics for the MPC8641. The MPC8641 is currently targeted to these specifications.

# 2.1 **Overall DC Electrical Characteristics**

This section covers the ratings, conditions, and other characteristics.

# 2.1.1 Absolute Maximum Ratings

Table 1 provides the absolute maximum ratings.

| Characteristic                                                                                                                                                         | Symbol                                              | Absolute Maximum<br>Value | Unit | Notes |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|---------------------------|------|-------|
| Cores supply voltages                                                                                                                                                  | V <sub>DD</sub> _Core0,<br>V <sub>DD</sub> _Core1   | -0.3 to 1.21 V            | V    | 2     |
| Cores PLL supply                                                                                                                                                       | AV <sub>DD</sub> _Core0,<br>AV <sub>DD</sub> _Core1 | –0.3 to 1.21 V            | V    | _     |
| SerDes Transceiver Supply (Ports 1 and 2)                                                                                                                              | SV <sub>DD</sub>                                    | –0.3 to 1.21 V            | V    | _     |
| SerDes Serial I/O Supply Port 1                                                                                                                                        | XV <sub>DD</sub> _SRDS1                             | –0.3 to 1.21V             | V    | _     |
| SerDes Serial I/O Supply Port 2                                                                                                                                        | XV <sub>DD</sub> _SRDS2                             | -0.3 to 1.21 V            | V    |       |
| SerDes DLL and PLL supply voltage for Port 1 and Port 2                                                                                                                | AV <sub>DD</sub> _SRDS1,<br>AV <sub>DD</sub> _SRDS2 | -0.3 to 1.21V             | V    | —     |
| Platform Supply voltage                                                                                                                                                | V <sub>DD</sub> _PLAT                               | –0.3 to 1.21V             | V    |       |
| Local Bus and Platform PLL supply voltage                                                                                                                              | AV <sub>DD</sub> _LB,<br>AV <sub>DD</sub> _PLAT     | -0.3 to 1.21V             | V    | —     |
| DDR and DDR2 SDRAM I/O supply voltages                                                                                                                                 | D1_GV <sub>DD,</sub>                                | –0.3 to 2.75 V            | V    | 3     |
|                                                                                                                                                                        | D2_GV <sub>DD</sub>                                 | –0.3 to 1.98 V            | V    | 3     |
| eTSEC 1 and 2 I/O supply voltage                                                                                                                                       | LV <sub>DD</sub>                                    | –0.3 to 3.63 V            | V    | 4     |
|                                                                                                                                                                        |                                                     | -0.3 to 2.75 V            | V    | 4     |
| eTSEC 3 and 4 I/O supply voltage                                                                                                                                       | TV <sub>DD</sub>                                    | -0.3 to 3.63 V            | V    | 4     |
|                                                                                                                                                                        |                                                     | -0.3 to 2.75 V            | V    | 4     |
| Local Bus, DUART, DMA, Multiprocessor Interrupts, System<br>Control & Clocking, Debug, Test, Power management, I <sup>2</sup> C, JTAG<br>and Miscellaneous I/O voltage | OV <sub>DD</sub>                                    | –0.3 to 3.63 V            | V    | —     |



**Electrical Characteristics** 

| Cł                                                                                                                                                                     | naracteristic                                                                                                                                                                | Symbol                               | Recommended<br>Value                               | Unit | Notes |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|----------------------------------------------------|------|-------|
| SerDes Serial I/O Supply                                                                                                                                               | Port 1                                                                                                                                                                       | XV <sub>DD</sub> _SRDS1              | 1.10 ± 50 mV                                       | V    | 8     |
|                                                                                                                                                                        |                                                                                                                                                                              |                                      | 1.05 ± 50 mV                                       |      | 7     |
| SerDes Serial I/O Supply                                                                                                                                               | Port 2                                                                                                                                                                       | XV <sub>DD_</sub> SRDS2              | 1.10 ± 50 mV                                       | V    | 8     |
|                                                                                                                                                                        |                                                                                                                                                                              |                                      | 1.05 ± 50 mV                                       |      | 7     |
| SerDes DLL and PLL sup                                                                                                                                                 | ply voltage for Port 1 and Port 2                                                                                                                                            | AV <sub>DD</sub> _SRDS1,             | 1.10 ± 50 mV                                       | V    | 8     |
|                                                                                                                                                                        |                                                                                                                                                                              | AV <sub>DD</sub> _SRDS2              | 1.05 ± 50 mV                                       |      | 7     |
| Platform Supply voltage                                                                                                                                                |                                                                                                                                                                              | V <sub>DD</sub> _PLAT                | 1.10 ± 50 mV                                       | V    | 8     |
|                                                                                                                                                                        |                                                                                                                                                                              |                                      | 1.05 ± 50 mV                                       |      | 7     |
| Local Bus and Platform Pl                                                                                                                                              | LL supply voltage                                                                                                                                                            | AV <sub>DD</sub> _LB,                | 1.10 ± 50 mV                                       | V    | 8     |
|                                                                                                                                                                        |                                                                                                                                                                              | AV <sub>DD</sub> _PLAT               | 1.05 ± 50 mV                                       |      | 7     |
| DDR and DDR2 SDRAM                                                                                                                                                     | I/O supply voltages                                                                                                                                                          | D1_GV <sub>DD,</sub>                 | 2.5 V ± 125 mV                                     | V    | 9     |
|                                                                                                                                                                        |                                                                                                                                                                              | D2_GV <sub>DD</sub>                  | 1.8 V ± 90 mV                                      | V    | 9     |
| eTSEC 1 and 2 I/O supply                                                                                                                                               | / voltage                                                                                                                                                                    | LV <sub>DD</sub>                     | 3.3 V ± 165 mV                                     | V    | 10    |
|                                                                                                                                                                        |                                                                                                                                                                              |                                      | 2.5 V ± 125 mV                                     | V    | 10    |
| eTSEC 3 and 4 I/O supply                                                                                                                                               | / voltage                                                                                                                                                                    | TV <sub>DD</sub>                     | 3.3 V ± 165 mV                                     | V    | 10    |
|                                                                                                                                                                        |                                                                                                                                                                              |                                      | 2.5 V ± 125 mV                                     | V    | 10    |
| Local Bus, DUART, DMA, Multiprocessor Interrupts, System<br>Control & Clocking, Debug, Test, Power management, I <sup>2</sup> C,<br>JTAG and Miscellaneous I/O voltage |                                                                                                                                                                              | OV <sub>DD</sub>                     | 3.3 V ± 165 mV                                     | V    | 5     |
| Input voltage                                                                                                                                                          | DDR and DDR2 SDRAM signals                                                                                                                                                   | D <i>n</i> _MV <sub>IN</sub>         | GND to Dn_GV <sub>DD</sub>                         | V    | 3, 6  |
|                                                                                                                                                                        | DDR and DDR2 SDRAM reference                                                                                                                                                 | Dn_MV <sub>REF</sub>                 | $Dn_GV_{DD}/2 \pm 1\%$                             | V    |       |
|                                                                                                                                                                        | Three-speed Ethernet signals                                                                                                                                                 | LV <sub>IN</sub><br>TV <sub>IN</sub> | GND to LV <sub>DD</sub><br>GND to TV <sub>DD</sub> | V    | 4, 6  |
|                                                                                                                                                                        | DUART, Local Bus, DMA,<br>Multiprocessor Interrupts, System<br>Control & Clocking, Debug, Test,<br>Power management, I <sup>2</sup> C, JTAG<br>and Miscellaneous I/O voltage | OV <sub>IN</sub>                     | GND to OV <sub>DD</sub>                            | V    | 5,6   |

# Table 2. Recommended Operating Conditions (continued)







#### Notes:

- 1. Dotted waveforms correspond to optional supply values for a specified power supply. See Table 2.
- 2. The recommended maximum ramp up time for power supplies is 20 milliseconds.
- 3. Refer to Section 5, "RESET Initialization" for additional information on PLL relock and reset signal assertion timing requirements.
- 4. Refer to Table 11 for additional information on reset configuration pin setup timing requirements. In addition see Figure 68 regarding HRESET and JTAG connection details including TRST.
- 5. e600 PLL relock time is 100 microseconds maximum plus 255 MPX\_clk cycles.
- 6. Stable PLL configuration signals are required as stable SYSCLK is applied. All other POR configuration inputs are required 4 SYSCLK cycles before HRESET negation and are valid at least 2 SYSCLK cycles after HRESET has negated (hold requirement). See Section 5, "RESET Initialization" for more information on setup and hold time of reset configuration signals.
- V<sub>DD</sub>\_PLAT, AV<sub>DD</sub>\_PLAT must strictly reach 90% of their recommended voltage before the rail for Dn\_GV<sub>DD</sub>, and Dn\_MV<sub>REF</sub> reaches 10% of their recommended voltage.
- 8. SYSCLK must be driven only AFTER the power for the various power supplies is stable.
- In device sleep mode, the reset configuration signals for DRAM types (TSEC2\_TXD[4],TSEC2\_TX\_ER) must be valid BEFORE HRESET is asserted.

#### Figure 3. MPC8641 Power-Up and Reset Sequence



# Table 21. DDR SDRAM Output AC Timing Specifications (continued)

At recommended operating conditions.

| Parameter                                      | Symbol <sup>1</sup>                         | Min                      | Мах                       | Unit | Notes |
|------------------------------------------------|---------------------------------------------|--------------------------|---------------------------|------|-------|
| MCS[n] output hold with respect to MCK         | t <sub>DDKHCX</sub>                         |                          |                           | ns   | 3     |
| 600 MHz                                        |                                             | 1.10                     | —                         |      | 7     |
| 533 MHz                                        |                                             | 1.48                     | —                         |      | 7     |
| 400 MHz                                        |                                             | 1.95                     | —                         |      |       |
| MCK to MDQS Skew                               | t <sub>DDKHMH</sub>                         | -0.6                     | 0.6                       | ns   | 4     |
| MDQ/MECC/MDM output setup with respect to MDQS | t <sub>DDKHDS,</sub><br>t <sub>DDKLDS</sub> |                          |                           | ps   | 5     |
| 600 MHz                                        |                                             | 500                      | —                         |      | 7     |
| 533 MHz                                        |                                             | 590                      | —                         |      | 7     |
| 400 MHz                                        |                                             | 700                      | —                         |      |       |
| MDQ/MECC/MDM output hold with respect to MDQS  | t <sub>DDKHDX,</sub><br>t <sub>DDKLDX</sub> |                          |                           | ps   | 5     |
| 600 MHz                                        |                                             | 500                      | —                         |      | 7     |
| 533 MHz                                        |                                             | 590                      | —                         |      | 7     |
| 400 MHz                                        |                                             | 700                      | —                         |      |       |
| MDQS preamble start                            | t <sub>DDKHMP</sub>                         | $-0.5\times t_{MCK}-0.6$ | $-0.5 	imes t_{MCK}$ +0.6 | ns   | 6     |



### Ethernet: Enhanced Three-Speed Ethernet (eTSEC), MII Management

### Table 29. GMII Receive AC Timing Specifications (continued)

At recommended operating conditions with L/TV<sub>DD</sub> of 3.3 V  $\pm$  5% and 2.5 V  $\pm$  5%.

| Parameter/Condition              | Symbol <sup>1</sup> | Min | Тур | Мах | Unit |
|----------------------------------|---------------------|-----|-----|-----|------|
| RX_CLK clock fall time (80%-20%) | t <sub>GRXF</sub> 2 |     | _   | 1.0 | ns   |

Note:

1. The symbols used for timing specifications herein follow the pattern of t<sub>(first two letters of functional block)(signal)(state) (reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>GRDVKH</sub> symbolizes GMII receive timing (GR) with respect to the time data input signals (D) reaching the valid state (V) relative to the t<sub>RX</sub> clock reference (K) going to the high state (H) or setup time. Also, t<sub>GRDXKL</sub> symbolizes GMII receive timing (GR) with respect to the time data input signals (D) went invalid (X) relative to the t<sub>GRX</sub> clock reference (K) going to the low (L) state or hold time. Note that, in general, the clock reference symbol representation is based on three letters representing the clock of a particular functional. For example, the subscript of t<sub>GRX</sub> represents the GMII (G) receive (RX) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).</sub>

2. Guaranteed by design.

3. ±100 ppm tolerance on RX\_CLK frequency

Figure 11 provides the AC test load for eTSEC.



Figure 11. eTSEC AC Test Load

Figure 12 shows the GMII receive AC timing diagram.



Figure 12. GMII Receive AC Timing Diagram



Ethernet: Enhanced Three-Speed Ethernet (eTSEC), MII Management

# 8.2.3.2 MII Receive AC Timing Specifications

Table 31 provides the MII receive AC timing specifications.

## Table 31. MII Receive AC Timing Specifications

At recommended operating conditions with L/TV<sub>DD</sub> of 3.3 V  $\pm$  5%.

| Parameter/Condition                         | Symbol <sup>1</sup>                 | Min  | Тур | Мах | Unit |
|---------------------------------------------|-------------------------------------|------|-----|-----|------|
| RX_CLK clock period 10 Mbps                 | t <sub>MRX</sub> 2,3                | —    | 400 | —   | ns   |
| RX_CLK clock period 100 Mbps                | t <sub>MRX</sub> <sup>3</sup>       | —    | 40  | —   | ns   |
| RX_CLK duty cycle                           | t <sub>MRXH</sub> /t <sub>MRX</sub> | 35   | —   | 65  | %    |
| RXD[3:0], RX_DV, RX_ER setup time to RX_CLK | t <sub>MRDVKH</sub>                 | 10.0 | —   | —   | ns   |
| RXD[3:0], RX_DV, RX_ER hold time to RX_CLK  | t <sub>MRDXKH</sub>                 | 10.0 | —   | —   | ns   |
| RX_CLK clock rise time (20%-80%)            | t <sub>MRXR</sub> 2                 | 1.0  | —   | 4.0 | ns   |
| RX_CLK clock fall time (80%-20%)            | t <sub>MRXF</sub> 2                 | 1.0  | —   | 4.0 | ns   |

### Note:

1. The symbols used for timing specifications herein follow the pattern of t<sub>(first two letters of functional block)(signal)(state) (reference)(state)</sub> for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>MRDVKH</sub> symbolizes MII receive timing (MR) with respect to the time data input signals (D) reach the valid state (V) relative to the t<sub>MRX</sub> clock reference (K) going to the high (H) state or setup time. Also, t<sub>MRDXKL</sub> symbolizes MII receive timing (GR) with respect to the time data input signals (D) went invalid (X) relative to the t<sub>MRX</sub> clock reference (K) going to the low (L) state or hold time. Note that, in general, the clock reference symbol representation is based on three letters representing the clock of a particular functional. For example, the subscript of t<sub>MRX</sub> represents the MII (M) receive (RX) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).

2. Guaranteed by design.

3. ±100 ppm tolerance on RX\_CLK frequency

Figure 14 provides the AC test load for eTSEC.



Figure 14. eTSEC AC Test Load

Figure 15 shows the MII receive AC timing diagram.



Figure 15. MII Receive AC Timing Diagram



### Ethernet: Enhanced Three-Speed Ethernet (eTSEC), MII Management

### Table 35. RGMII and RTBI AC Timing Specifications (continued)

At recommended operating conditions with L/TV<sub>DD</sub> of 2.5 V  $\pm$  5%.

| Parameter/Condition                              | Symbol <sup>1</sup>                   | Min | Тур | Мах  | Unit |
|--------------------------------------------------|---------------------------------------|-----|-----|------|------|
| Clock period duration <sup>3</sup>               | t <sub>RGT</sub> <sup>5,6</sup>       | 7.2 | 8.0 | 8.8  | ns   |
| Duty cycle for 10BASE-T and 100BASE-TX $^{3, 4}$ | t <sub>RGTH</sub> /t <sub>RGT</sub> 5 | 40  | 50  | 60   | %    |
| Rise time (20%–80%)                              | t <sub>RGTR</sub> 5                   | —   | -   | 0.75 | ns   |
| Fall time (80%-20%)                              | t <sub>RGTF</sub> 5                   | —   |     | 0.75 | ns   |

Notes:

1. Note that, in general, the clock reference symbol representation for this section is based on the symbols RGT to represent RGMII and RTBI timing. For example, the subscript of t<sub>RGT</sub> represents the TBI (T) receive (RX) clock. Note also that the notation for rise (R) and fall (F) times follows the clock symbol that is being represented. For symbols representing skews, the subscript is skew (SK) followed by the clock that is being skewed (RGT).

- 2. This implies that PC board design will require clocks to be routed such that an additional trace delay of greater than 1.5 ns will be added to the associated clock signal.
- 3. For 10 and 100 Mbps,  $t_{RGT}$  scales to 400 ns ± 40 ns and 40 ns ± 4 ns, respectively.
- 4. Duty cycle may be stretched/shrunk during speed changes or while transitioning to a received packet's clock domains as long as the minimum duty cycle is not violated and stretching occurs for no more than three t<sub>RGT</sub> of the lowest speed transitioned between.
- 5. Guaranteed by characterization
- 6. ±100 ppm tolerance on RX\_CLK frequency

Figure 19 shows the RGMII and RTBI AC timing and multiplexing diagrams.



Figure 19. RGMII and RTBI AC Timing and Multiplexing Diagrams



| Parameter                                                          | Symbol <sup>1</sup>  | Min | Max | Unit | Notes |
|--------------------------------------------------------------------|----------------------|-----|-----|------|-------|
| Local bus clock to LALE assertion                                  | t <sub>LBKHOV4</sub> | _   | 2.3 | ns   | 3     |
| Output hold from local bus clock (except LAD/LDP and LALE)         | t <sub>LBKHOX1</sub> | 0.7 | —   | ns   | —     |
| Output hold from local bus clock for LAD/LDP                       | t <sub>LBKHOX2</sub> | 0.7 | —   | ns   | 3     |
| Local bus clock to output high Impedance (except LAD/LDP and LALE) | t <sub>LBKHOZ1</sub> |     | 2.5 | ns   | 5     |
| Local bus clock to output high impedance for LAD/LDP               | t <sub>LBKHOZ2</sub> | _   | 2.5 | ns   | 5     |

### Table 41. Local Bus Timing Parameters (OV<sub>DD</sub> = 3.3 V)m - PLL Enabled (continued)

Note:

- The symbols used for timing specifications herein follow the pattern of t<sub>(First two letters of functional block)(signal)(state)</sub> (reference)(state) for inputs and t<sub>(First two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>LBIXKH1</sub> symbolizes local bus timing (LB) for the input (I) to go invalid (X) with respect to the time the t<sub>LBK</sub> clock reference (K) goes high (H), in this case for clock one(1). Also, t<sub>LBKHOX</sub> symbolizes local bus timing (LB) for the t<sub>LBK</sub> clock reference (K) to go high (H), with respect to the output (O) going invalid (X) or output hold time.
- 2. All timings are in reference to LSYNC\_IN for PLL enabled and internal local bus clock for PLL bypass mode.
- 3. All signals are measured from  $OV_{DD}/2$  of the rising edge of LSYNC\_IN for PLL enabled or internal local bus clock for PLL bypass mode to  $0.4 \times OV_{DD}$  of the signal in question for 3.3-V signaling levels.
- 4. Input timings are measured at the pin.
- 5. For purposes of active/float timing measurements, the Hi-Z or off state is defined to be when the total current delivered through the component pin is less than or equal to the leakage current specification.
- t<sub>LBOTOT</sub> is a measurement of the minimum time between the negation of LALE and any change in LAD. t<sub>LBOTOT</sub> is programmed with the LBCR[AHD] parameter.
- 7. Maximum possible clock skew between a clock LCLK[m] and a relative clock LCLK[n]. Skew measured between complementary signals at BV<sub>DD</sub>/2.
- 8. Guaranteed by design.

Figure 25 provides the AC test load for the local bus.



Figure 25. Local Bus AC Test Load







Figure 29. Local Bus Signals, GPCM/UPM Signals for LCRR[CLKDIV] = 2 (clock ratio of 4) (PLL Bypass Mode)



High-Speed Serial Interfaces (HSSI)

# **13.2.3** Interfacing With Other Differential Signaling Levels

With on-chip termination to SGND, the differential reference clocks inputs are HCSL (High-Speed Current Steering Logic) compatible DC-coupled.

Many other low voltage differential type outputs like LVDS (Low Voltage Differential Signaling) can be used but may need to be AC-coupled due to the limited common mode input range allowed (100 to 400 mV) for DC-coupled connection.

LVPECL outputs can produce signal with too large amplitude and may need to be DC-biased at clock driver output first, then followed with series attenuation resistor to reduce the amplitude, in addition to AC-coupling.

# NOTE

Figure 43 to Figure 46 below are for conceptual reference only. Due to the fact that clock driver chip's internal structure, output impedance and termination requirements are different between various clock driver chip manufacturers, it is very possible that the clock circuit reference designs provided by clock driver chip vendor are different from what is shown below. They might also vary from one vendor to the other. Therefore, Freescale Semiconductor can neither provide the optimal clock driver reference circuits, nor guarantee the correctness of the following clock driver connection reference circuits. The system designer is recommended to contact the selected clock driver chip vendor for the optimal reference circuits with the MPC8641D SerDes reference clock receiver requirement provided in this document.



### **High-Speed Serial Interfaces (HSSI)**

MPC8641D SerDes reference clock input's DC requirement, AC-coupling has to be used. Figure 45 assumes that the LVPECL clock driver's output impedance is 50  $\Omega$ . R1 is used to DC-bias the LVPECL outputs prior to AC-coupling. Its value could be ranged from 140  $\Omega$  to 240  $\Omega$  depending on clock driver vendor's requirement. R2 is used together with the SerDes reference clock receiver's 50- $\Omega$  termination resistor to attenuate the LVPECL output's differential peak level such that it meets the MPC8641D SerDes reference clock's differential input amplitude requirement (between 200 mV and 800 mV differential peak). For example, if the LVPECL output's differential peak is 900 mV and the desired SerDes reference clock input amplitude is selected as 600mV, the attenuation factor is 0.67, which requires R2 = 25  $\Omega$ . Please consult clock driver chip manufacturer to verify whether this connection scheme is compatible with a particular clock driver chip.



Figure 45. AC-Coupled Differential Connection with LVPECL Clock Driver (Reference Only)



# 14.4.3 Differential Receiver (RX) Input Specifications

Table 50 defines the specifications for the differential input at all receivers (RXs). The parameters are specified at the component pins.

| Symbol                                       | Parameter                                                                                    | Min    | Nom | Мах    | Units | Comments                                                                                                                                                                                                                                                                                                                                                                                     |
|----------------------------------------------|----------------------------------------------------------------------------------------------|--------|-----|--------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| UI                                           | Unit Interval                                                                                | 399.88 | 400 | 400.12 | ps    | Each UI is 400 ps $\pm$ 300 ppm. UI does not<br>account for Spread Spectrum Clock dictated<br>variations. See Note 1.                                                                                                                                                                                                                                                                        |
| V <sub>RX-DIFFp-p</sub>                      | Differential<br>Peak-to-Peak<br>Output Voltage                                               | 0.175  | _   | _      | V     | $V_{RX-DIFF_{p-p}} = 2^{*} V_{RX-D_{+}} - V_{RX-D_{-}} $<br>See Note 2.                                                                                                                                                                                                                                                                                                                      |
| T <sub>RX-EYE</sub>                          | Minimum<br>Receiver Eye<br>Width                                                             | 0.4    | _   |        | UI    | The maximum interconnect media and<br>Transmitter jitter that can be tolerated by the<br>Receiver can be derived as $T_{RX-MAX-JITTER} =$<br>1 - $T_{RX-EYE} = 0.6$ UI.<br>See Notes 2 and 3.                                                                                                                                                                                                |
| T <sub>RX-EYE-MEDIAN-to-MAX</sub><br>-JITTER | Maximum time<br>between the jitter<br>median and<br>maximum<br>deviation from<br>the median. |        |     | 0.3    | UI    | Jitter is defined as the measurement variation<br>of the crossing points ( $V_{RX-DIFFp-p} = 0 V$ ) in<br>relation to a recovered TX UI. A recovered TX<br>UI is calculated over 3500 consecutive unit<br>intervals of sample data. Jitter is measured<br>using all edges of the 250 consecutive UI in<br>the center of the 3500 UI used for calculating<br>the TX UI. See Notes 2, 3 and 7. |
| V <sub>RX-CM-ACp</sub>                       | AC Peak<br>Common Mode<br>Input Voltage                                                      |        | —   | 150    | mV    | $\label{eq:VRX-CM-ACp} \begin{split} & V_{RX-CM-ACp} = IV_{RXD+} - V_{RXD-}I/2 - V_{RX-CM-DC} \\ & V_{RX-CM-DC} = DC_{(avg)} \text{ of } IV_{RX-D+} - V_{RX-D-}I/2 \\ & See Note 2 \end{split}$                                                                                                                                                                                              |
| RL <sub>RX-DIFF</sub>                        | Differential<br>Return Loss                                                                  | 15     | _   | _      | dB    | Measured over 50 MHz to 1.25 GHz with the<br>D+ and D– lines biased at +300 mV and –300<br>mV, respectively.<br>See Note 4                                                                                                                                                                                                                                                                   |
| RL <sub>RX-CM</sub>                          | Common Mode<br>Return Loss                                                                   | 6      | _   | _      | dB    | Measured over 50 MHz to 1.25 GHz with the<br>D+ and D– lines biased at 0 V. See Note 4                                                                                                                                                                                                                                                                                                       |
| Z <sub>RX-DIFF-DC</sub>                      | DC Differential<br>Input Impedance                                                           | 80     | 100 | 120    | Ω     | RX DC Differential mode impedance. See<br>Note 5                                                                                                                                                                                                                                                                                                                                             |
| Z <sub>RX-DC</sub>                           | DC Input<br>Impedance                                                                        | 40     | 50  | 60     | Ω     | Required RX D+ as well as D– DC<br>Impedance ( $50 \pm 20\%$ tolerance). See Notes<br>2 and 5.                                                                                                                                                                                                                                                                                               |
| Z <sub>RX-HIGH-IMP-DC</sub>                  | Powered Down<br>DC Input<br>Impedance                                                        | 200 k  | _   | —      | Ω     | Required RX D+ as well as D– DC<br>Impedance when the Receiver terminations<br>do not have power. See Note 6.                                                                                                                                                                                                                                                                                |
| V <sub>RX-IDLE-DET-DIFFp-p</sub>             | Electrical Idle<br>Detect Threshold                                                          | 65     | _   | _      | mV    | $V_{RX-IDLE-DET-DIFFp-p} = 2*IV_{RX-D+} - V_{RX-D-}I$<br>Measured at the package pins of the Receiver                                                                                                                                                                                                                                                                                        |

Table 50. Differential Receiver (RX) Input Specifications



| Characteristic              | Symbol              | Ra    | nge  | Unit   | Notes                                                                            |
|-----------------------------|---------------------|-------|------|--------|----------------------------------------------------------------------------------|
| Characteristic              | Symbol              | Min   | Мах  | Onit   | Notes                                                                            |
| Output Voltage,             | Vo                  | -0.40 | 2.30 | Volts  | Voltage relative to COMMON<br>of either signal comprising a<br>differential pair |
| Differential Output Voltage | V <sub>DIFFPP</sub> | 800   | 1600 | mV p-p | _                                                                                |
| Deterministic Jitter        | J <sub>D</sub>      | —     | 0.17 | UI p-p | —                                                                                |
| Total Jitter                | J <sub>T</sub>      | —     | 0.35 | UI p-p | —                                                                                |
| Multiple output skew        | S <sub>MO</sub>     | _     | 1000 | ps     | Skew at the transmitter output<br>between lanes of a multilane<br>link           |
| Unit Interval               | UI                  | 320   | 320  | ps     | +/– 100 ppm                                                                      |

For each baud rate at which an LP-Serial transmitter is specified to operate, the output eye pattern of the transmitter shall fall entirely within the unshaded portion of the Transmitter Output Compliance Mask shown in Figure 54 with the parameters specified in Table 58 when measured at the output pins of the device and the device is driving a  $100 \Omega + -5\%$  differential resistive load. The output eye pattern of an LP-Serial transmitter that implements pre-emphasis (to equalize the link and reduce inter-symbol interference) need only comply with the Transmitter Output Compliance Mask when pre-emphasis is disabled or minimized.







| Characteristic                                     | Symbol                        | Range |                   | Unit   | Nataa                                                              |  |
|----------------------------------------------------|-------------------------------|-------|-------------------|--------|--------------------------------------------------------------------|--|
| Characteristic                                     | Characteristic Symbol Min Max |       | Unit              | inotes |                                                                    |  |
| Differential Input Voltage                         | V <sub>IN</sub>               | 200   | 1600              | mV p-p | Measured at receiver                                               |  |
| Deterministic Jitter Tolerance                     | J <sub>D</sub>                | 0.37  | —                 | UI p-p | Measured at receiver                                               |  |
| Combined Deterministic and Random Jitter Tolerance | J <sub>DR</sub>               | 0.55  | _                 | UI p-p | Measured at receiver                                               |  |
| Total Jitter Tolerance <sup>1</sup>                | J <sub>T</sub>                | 0.65  | _                 | UI p-p | Measured at receiver                                               |  |
| Multiple Input Skew                                | S <sub>MI</sub>               | _     | 24                | ns     | Skew at the receiver input<br>between lanes of a multilane<br>link |  |
| Bit Error Rate                                     | BER                           | —     | 10 <sup>-12</sup> | _      | —                                                                  |  |
| Unit Interval                                      | UI                            | 400   | 400               | ps     | +/– 100 ppm                                                        |  |

| Table | 60. | Receiver | AC | Timing | Specifications- | -2.5 | GBaud |
|-------|-----|----------|----|--------|-----------------|------|-------|
|-------|-----|----------|----|--------|-----------------|------|-------|

Note:

1. Total jitter is composed of three components, deterministic jitter, random jitter and single frequency sinusoidal jitter. The sinusoidal jitter may have any amplitude and frequency in the unshaded region of Figure 55. The sinusoidal jitter component is included to ensure margin for low frequency jitter, wander, noise, crosstalk and other variable system effects.

| Tuble of Theorem Ao Thining opcontoutions 0.120 abudu |
|-------------------------------------------------------|
|-------------------------------------------------------|

| Characteristic                                     | Symbol          | Range   |                   | Unit   | Notes                                                              |  |
|----------------------------------------------------|-----------------|---------|-------------------|--------|--------------------------------------------------------------------|--|
| Characteristic                                     | Cymbol          | Min Max |                   | Onit   |                                                                    |  |
| Differential Input Voltage                         | V <sub>IN</sub> | 200     | 1600              | mV p-p | Measured at receiver                                               |  |
| Deterministic Jitter Tolerance                     | J <sub>D</sub>  | 0.37    | —                 | UI p-p | Measured at receiver                                               |  |
| Combined Deterministic and Random Jitter Tolerance | J <sub>DR</sub> | 0.55    | _                 | UI p-p | Measured at receiver                                               |  |
| Total Jitter Tolerance <sup>1</sup>                | J <sub>T</sub>  | 0.65    | —                 | UI p-p | Measured at receiver                                               |  |
| Multiple Input Skew                                | S <sub>MI</sub> | —       | 22                | ns     | Skew at the receiver input<br>between lanes of a multilane<br>link |  |
| Bit Error Rate                                     | BER             | —       | 10 <sup>-12</sup> | _      | —                                                                  |  |
| Unit Interval                                      | UI              | 320     | 320               | ps     | +/- 100 ppm                                                        |  |

Note:

1. Total jitter is composed of three components, deterministic jitter, random jitter and single frequency sinusoidal jitter. The sinusoidal jitter may have any amplitude and frequency in the unshaded region of Figure 55. The sinusoidal jitter component is included to ensure margin for low frequency jitter, wander, noise, crosstalk and other variable system effects.



# 16 Package

This section details package parameters and dimensions.

# 16.1 Package Parameters for the MPC8641

The package parameters are as provided in the following list. The package type is  $33 \text{ mm} \times 33 \text{ mm}$ , 1023 pins. There are two package options: high-lead Flip Chip-Ceramic Ball Grid Array (FC-CBGA), and lead-free (FC-CBGA).

For all package types:

| Die size              | 12.1 mm × 14.7 mm    |
|-----------------------|----------------------|
| Package outline       | 33 mm × 33 mm        |
| Interconnects         | 1023                 |
| Pitch                 | 1 mm                 |
| Total Capacitor count | 43 caps; 100 nF each |

For high-lead FC-CBGA (package option: HCTE<sup>1</sup> HX)

| Maximum module height                 | 2.97 mm           |
|---------------------------------------|-------------------|
| Minimum module height                 | 2.47 mm           |
| Solder Balls                          | 89.5% Pb 10.5% Sn |
| Ball diameter (typical <sup>2</sup> ) | 0.60 mm           |

For RoHS lead-free FC-CBGA (package option:  $HCTE^1 VU$ ) and lead-free FC-CBGA (package option:  $HCTE^1 VJ$ )

| Maximum module height                 | 2.77 mm                  |
|---------------------------------------|--------------------------|
| Minimum module height                 | 2.27 mm                  |
| Solder Balls                          | 95.5% Sn 4.0% Ag 0.5% Cu |
| Ball diameter (typical <sup>2</sup> ) | 0.60 mm                  |

<sup>1</sup> High-coefficient of thermal expansion

<sup>2</sup> Typical ball diameter is before reflow



8. Note that for MPC8641 (single core) the solder balls for the following signals/pins are not populated in the package: VDD\_Core1 (R16, R18, R20, T17, T19, T21, T23, U16, U18, U22, V17, V19, V21, V23, W16, W18, W20, W22, Y17, Y19, Y21, Y23, AA16, AA18, AA20, AA22, AB23, AC24) and SENSEVDD\_Core1 (U20).





### NOTES for Figure 58

- 1. All dimensions are in millimeters.
- 2. Dimensions and tolerances per ASME Y14.5M-1994.
- 3. Maximum solder ball diameter measured parallel to datum A.
- 4. Datum A, the seating plane, is defined by the spherical crowns of the solder balls.
- 5. Capacitors may not be present on all devices.
- 6. Caution must be taken not to short capacitors or expose metal capacitor pads on package top.
- 7. All dimensions symmetrical about centerlines unless otherwise specified.
- Note that for MPC8641 (single core) the solder balls for the following signals/pins are not populated in the package: VDD\_Core1 (R16, R18, R20, T17, T19, T21, T23, U16, U18, U22, V17, V19, V21, V23, W16, W18, W20, W22, Y17, Y19, Y21, Y23, AA16, AA18, AA20, AA22, AB23, AC24) and SENSEVDD\_Core1 (U20).



# **17 Signal Listings**

Table 63 provides the pin assignments for the signals. Notes for the signal changes on the single core device (MPC8641) are italicized and prefixed by "*S*".

| Name <sup>1</sup>                             | Package Pin Number                                                                                                                                                                                                                                                                                                                                              | Pin Type                           | Power Supply           | Notes |  |  |  |  |  |
|-----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|------------------------|-------|--|--|--|--|--|
| DDR Memory Interface 1 Signals <sup>2,3</sup> |                                                                                                                                                                                                                                                                                                                                                                 |                                    |                        |       |  |  |  |  |  |
| D1_MDQ[0:63]                                  | D15, A14, B12, D12, A15, B15, B13, C13,<br>C11, D11, D9, A8, A12, A11, A9, B9, F11,<br>G12, K11, K12, E10, E9, J11, J10, G8, H10,<br>L9, L7, F10, G9, K9, K8, AC6, AC7, AG8,<br>AH9, AB6, AB8, AE9, AF9, AL8, AM8,<br>AM10, AK11, AH8, AK8, AJ10, AK10, AL12,<br>AJ12, AL14, AM14, AL11, AM11, AM13,<br>AK14, AM15, AJ16, AK18, AL18, AJ15,<br>AL15, AL17, AM17 | I/O                                | D1_GV <sub>DD</sub>    | _     |  |  |  |  |  |
| D1_MECC[0:7]                                  | M8, M7, R8, T10, L11, L10, P9, R10                                                                                                                                                                                                                                                                                                                              | I/O                                | D1_GV <sub>DD</sub>    | _     |  |  |  |  |  |
| D1_MDM[0:8]                                   | C14, A10, G11, H9, AD7, AJ9, AM12, AK16, N10                                                                                                                                                                                                                                                                                                                    | 0                                  | D1_GV <sub>DD</sub>    | _     |  |  |  |  |  |
| D1_MDQS[0:8]                                  | A13, C10, H12, J7, AE8, AM9, AK13, AK17, N9                                                                                                                                                                                                                                                                                                                     | I/O                                | D1_GV <sub>DD</sub>    | _     |  |  |  |  |  |
| D1_MDQS[0:8]                                  | D14, B10, H13, J8, AD8, AL9, AJ13, AM16,<br>P10                                                                                                                                                                                                                                                                                                                 | I/O                                | D1_GV <sub>DD</sub>    | _     |  |  |  |  |  |
| D1_MBA[0:2]                                   | AA8, AA10, T9                                                                                                                                                                                                                                                                                                                                                   | 0                                  | D1_GV <sub>DD</sub>    | _     |  |  |  |  |  |
| D1_MA[0:15]                                   | Y10, W8, W9, V7, V8, U6, V10, U9, U7, U10,<br>Y9, T6, T8, AE12, R7, P6                                                                                                                                                                                                                                                                                          | 0                                  | D1_GV <sub>DD</sub>    | _     |  |  |  |  |  |
| D1_MWE                                        | AB11                                                                                                                                                                                                                                                                                                                                                            | 0                                  | D1_GV <sub>DD</sub>    | _     |  |  |  |  |  |
| D1_MRAS                                       | AB12                                                                                                                                                                                                                                                                                                                                                            | 0                                  | D1_GV <sub>DD</sub>    | _     |  |  |  |  |  |
| D1_MCAS                                       | AC10                                                                                                                                                                                                                                                                                                                                                            | 0                                  | D1_GV <sub>DD</sub>    | _     |  |  |  |  |  |
| D1_MCS[0:3]                                   | AB9, AD10, AC12, AD11                                                                                                                                                                                                                                                                                                                                           | 0                                  | D1_GV <sub>DD</sub>    | _     |  |  |  |  |  |
| D1_MCKE[0:3]                                  | P7, M10, N8, M11                                                                                                                                                                                                                                                                                                                                                | 0                                  | D1_GV <sub>DD</sub>    | 23    |  |  |  |  |  |
| D1_MCK[0:5]                                   | W6, E13, AH11, Y7, F14, AG10                                                                                                                                                                                                                                                                                                                                    | 0                                  | D1_GV <sub>DD</sub>    | —     |  |  |  |  |  |
| D1_MCK[0:5]                                   | Y6, E12, AH12, AA7, F13, AG11                                                                                                                                                                                                                                                                                                                                   | 0                                  | D1_GV <sub>DD</sub>    | —     |  |  |  |  |  |
| D1_MODT[0:3]                                  | AC9, AF12, AE11, AF10                                                                                                                                                                                                                                                                                                                                           | 0                                  | D1_GV <sub>DD</sub>    | —     |  |  |  |  |  |
| D1_MDIC[0:1]                                  | E15, G14                                                                                                                                                                                                                                                                                                                                                        | IO                                 | D1_GV <sub>DD</sub>    | 27    |  |  |  |  |  |
| D1_MV <sub>REF</sub>                          | AM18                                                                                                                                                                                                                                                                                                                                                            | DDR Port 1<br>reference<br>voltage | D1_GV <sub>DD</sub> /2 | 3     |  |  |  |  |  |
| DDR Memory Interface 2 Signals <sup>2,3</sup> |                                                                                                                                                                                                                                                                                                                                                                 |                                    |                        |       |  |  |  |  |  |

# Table 63. MPC8641 Signal Reference by Functional Block



| Name <sup>1</sup>                           | Package Pin Number                          | Pin Type               | Power Supply     | Notes  |  |  |
|---------------------------------------------|---------------------------------------------|------------------------|------------------|--------|--|--|
| SD1_PLL_TPA                                 | T28                                         | Analog                 | SV <sub>DD</sub> | 13, 18 |  |  |
| SD1_DLL_TPD                                 | N28                                         | 0                      | SV <sub>DD</sub> | 13, 17 |  |  |
| SD1_DLL_TPA                                 | P31                                         | Analog                 | SV <sub>DD</sub> | 13, 18 |  |  |
|                                             | High Speed I/O Interface 2 (                | SERDES 2) <sup>4</sup> | -                |        |  |  |
| SD2_TX[0:3]                                 | Y24, AA27, AB25, AC27                       | 0                      | SV <sub>DD</sub> | _      |  |  |
| SD2_TX[4:7]                                 | AE27, AG27, AJ27, AL27                      | 0                      | SV <sub>DD</sub> | 34     |  |  |
| SD2_TX[0:3]                                 | Y25, AA28, AB26, AC28                       | 0                      | SV <sub>DD</sub> | —      |  |  |
| SD2_TX[4:7]                                 | AE28, AG28, AJ28, AL28                      | 0                      | SV <sub>DD</sub> | 34     |  |  |
| SD2_RX[0:3]                                 | Y30, AA32, AB30, AC32                       | I                      | SV <sub>DD</sub> | 32     |  |  |
| SD2_RX[4:7]                                 | AH30, AJ32, AK30, AL32                      | I                      | SV <sub>DD</sub> | 32, 35 |  |  |
| SD2_RX[0:3]                                 | Y29, AA31, AB29, AC31                       | I                      | SV <sub>DD</sub> | _      |  |  |
| SD2_RX[4:7]                                 | AH29, AJ31, AK29, AL31                      | I                      | SV <sub>DD</sub> | 35     |  |  |
| SD2_REF_CLK                                 | AE32                                        | I                      | SV <sub>DD</sub> | _      |  |  |
| SD2_REF_CLK                                 | AE31                                        | I                      | SV <sub>DD</sub> | _      |  |  |
| SD2_IMP_CAL_TX                              | AM29                                        | Analog                 | SV <sub>DD</sub> | 19     |  |  |
| SD2_IMP_CAL_RX                              | AA26                                        | Analog                 | SV <sub>DD</sub> | 30     |  |  |
| SD2_PLL_TPD                                 | AF29                                        | 0                      | SV <sub>DD</sub> | 13, 17 |  |  |
| SD2_PLL_TPA                                 | AF31                                        | Analog                 | SV <sub>DD</sub> | 13, 18 |  |  |
| SD2_DLL_TPD                                 | AD29                                        | 0                      | SV <sub>DD</sub> | 13, 17 |  |  |
| SD2_DLL_TPA                                 | AD30                                        | Analog                 | SV <sub>DD</sub> | 13, 18 |  |  |
| Special Connection Requirement pins         |                                             |                        |                  |        |  |  |
| No Connects                                 | K24, K25, P28, P29, W26, W27, AD25,<br>AD26 | _                      | -                | 13     |  |  |
| Reserved                                    | H30, R32, V28, AG32                         | —                      | —                | 14     |  |  |
| Reserved                                    | H29, R31, W28, AG31                         | —                      | —                | 15     |  |  |
| Reserved                                    | AD24, AG26                                  | —                      | —                | 16     |  |  |
| Ethernet Miscellaneous Signals <sup>5</sup> |                                             |                        |                  |        |  |  |
| EC1_GTX_CLK125                              | AL23                                        | I                      | LV <sub>DD</sub> | 39     |  |  |
| EC2_GTX_CLK125                              | AM23                                        | I                      | TV <sub>DD</sub> | 39     |  |  |
| EC_MDC                                      | G31                                         | 0                      | OV <sub>DD</sub> | _      |  |  |
| EC_MDIO                                     | G32                                         | I/O                    | OV <sub>DD</sub> |        |  |  |
| eTSEC Port 1 Signals <sup>5</sup>           |                                             |                        |                  |        |  |  |

## Table 63. MPC8641 Signal Reference by Functional Block (continued)



### Table 63. MPC8641 Signal Reference by Functional Block (continued)

|  | Name <sup>1</sup> | Package Pin Number | Pin Type | Power Supply | Notes |
|--|-------------------|--------------------|----------|--------------|-------|
|--|-------------------|--------------------|----------|--------------|-------|

### Note:

- 1. Multi-pin signals such as D1\_MDQ[0:63] and D2\_MDQ[0:63] have their physical package pin numbers listed in order corresponding to the signal names.
- 2. Stub Series Terminated Logic (SSTL-18 and SSTL-25) type pins.
- 3. If a DDR port is not used, it is possible to leave the related power supply (Dn\_GVDD, Dn\_MVREF) turned off at reset. Note that these power supplies can only be powered up again at reset for functionality to occur on the DDR port.
- 4. Low Voltage Differential Signaling (LVDS) type pins.
- 5. Low Voltage Transistor-Transistor Logic (LVTTL) type pins.
- 6. This pin is a reset configuration pin and appears again in the Reset Configuration Signals section of this table. See the Reset Configuration Signals section of this table for config name and connection details.
- 7. Recommend a weak pull-up resistor  $(1-10 \text{ k}\Omega)$  be placed from this pin to its power supply.
- 8. Recommend a weak pull-down resistor (2–10 k $\Omega$ ) be placed from this pin to ground.
- 9. This multiplexed pin has input status in one mode and output in another
- 10. This pin is a multiplexed signal for different functional blocks and appears more than once in this table.
- 11. This pin is open drain signal.
- 12. Functional only on the MPC8641D.
- 13. These pins should be left floating.
- 14. These pins should be connected to  $SV_{DD}$ .
- 15. These pins should be pulled to ground with a strong resistor (270- $\Omega$  to 330- $\Omega$ ).
- 16. These pins should be connected to OVDD.
- 17. This is a SerDes PLL/DLL digital test signal and is only for factory use.
- 18. This is a SerDes PLL/DLL analog test signal and is only for factory use.
- 19. This pin should be pulled to ground with a 100- $\!\Omega$  resistor.
- 20. The pins in this section are reset configuration pins. Each pin has a weak internal pull-up P-FET which is enabled only when the processor is in the reset state. This pull-up is designed such that it can be overpowered by an external 4.7-kΩ pull-down resistor. However, if the signal is intended to be high after reset, and if there is any device on the net which might pull down the value of the net at reset, then a pullup or active driver is needed.
- 21. Should be pulled down at reset if platform frequency is at 400 MHz.
- 22. These pins require 4.7-kΩ pull-up or pull-down resistors and must be driven as they are used to determine PLL configuration ratios at reset.
- 23. This output is actively driven during reset rather than being tri-stated during reset.
- 24 These JTAG pins have weak internal pull-up P-FETs that are always enabled.
- 25. This pin should NOT be pulled down (or driven low) during reset.
- 26. These are test signals for factory use only and must be pulled up (100- $\Omega$  to 1- k $\Omega$ ) to OVDD for normal machine operation.
- 27. Dn\_MDIC[0] should be connected to ground with an 18-Ω resistor +/- 1-Ω and Dn\_MDIC[1] should be connected Dn\_GVDD with an 18-Ω resistor +/- 1-Ω. These pins are used for automatic calibration of the DDR IOs.
- 28. Pin N18 is recommended as a reference point for determining the voltage of V<sub>DD</sub>\_PLAT and is hence considered as the V<sub>DD</sub>\_PLAT sensing voltage and is called SENSEVDD\_PLAT.
- 29. Pin P18 is recommended as the ground reference point for SENSEVDD\_PLAT and is called SENSEVSS\_PLAT.
- 30. This pin should be pulled to ground with a 200- $\Omega$  resistor.
- 31. These pins are connected to the power/ground planes internally and may be used by the core power supply to improve tracking and regulation.
- 32. Must be tied low if unused
- 33. These pins may be used as defined functional reset configuration pins in the future. Please include a resistor pull up/down option to allow flexibility of future designs.
- 34. Used as serial data output for SRIO 1x/4x link.
- 35. Used as serial data input for SRIO 1x/4x link.
- 36. This pin requires an external 4.7-kΩ pull-down resistor to pevent PHY from seeing a valid Transmit Enable before it is actively driven.



#### How to Reach Us:

Home Page: freescale.com

Web Support: freescale.com/support Information in this document is provided solely to enable system and software implementers to use Freescale products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document.

Freescale reserves the right to make changes without further notice to any products herein. Freescale makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals," must be validated for each customer application by customer's technical experts. Freescale does not convey any license under its patent rights nor the rights of others. Freescale sells products pursuant to standard terms and conditions of sale, which can be found at the following address: freescale.com/SalesTermsandConditions.

Freescale, the Freescale logo, and PowerQUICC, are trademarks of Freescale Semiconductor, Inc., Reg. U.S. Pat. & Tm. Off. QUICC Engine is a trademark of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. The Power Architecture and Power.org word marks and the Power and Power.org logos and related marks are trademarks and service marks licensed by Power.org.

© 2008-2014 Freescale Semiconductor, Inc.



Document Number: MPC8641D Rev. 3 05/2014

