# E·XFL



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                  |
|----------------------------|-------------------------------------------------------------------------|
| Core Processor             | e200z7                                                                  |
| Core Size                  | 32-Bit Tri-Core                                                         |
| Speed                      | 264MHz                                                                  |
| Connectivity               | CANbus, EBI/EMI, Ethernet, FlexCANbus, LINbus, SCI, SPI                 |
| Peripherals                | DMA, LVD, POR, Zipwire                                                  |
| Number of I/O              | -                                                                       |
| Program Memory Size        | 8MB (8M x 8)                                                            |
| Program Memory Type        | FLASH                                                                   |
| EEPROM Size                | -                                                                       |
| RAM Size                   | 512K x 8                                                                |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 5.5V                                                               |
| Data Converters            | A/D 16b Sigma-Delta, eQADC                                              |
| Oscillator Type            | Internal                                                                |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                      |
| Mounting Type              | Surface Mount                                                           |
| Package / Case             | 416-BGA                                                                 |
| Supplier Device Package    | 416-MAPBGA (27x27)                                                      |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/spc5777cck3mme3 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# **1** Introduction

# **1.1 Features summary**

On-chip modules available within the family include the following features:

- Three dual issue, 32-bit CPU core complexes (e200z7), two of which run in lockstep
  - Power Architecture embedded specification compliance
  - Instruction set enhancement allowing variable length encoding (VLE), optional encoding of mixed 16-bit and 32-bit instructions, for code size footprint reduction
  - On the two computational cores: Signal processing extension (SPE1.1) instruction support for digital signal processing (DSP)
  - Single-precision floating point operations
  - On the two computational cores: 16 KB I-Cache and 16 KB D-Cache
  - Hardware cache coherency between cores
- 16 hardware semaphores
- 3-channel CRC module
- 8 MB on-chip flash memory
  - Supports read during program and erase operations, and multiple blocks allowing EEPROM emulation
- 512 KB on-chip general-purpose SRAM including 64 KB standby RAM
- Two multichannel direct memory access controllers (eDMA)
  - 64 channels per eDMA
- Dual core Interrupt Controller (INTC)
- Dual phase-locked loops (PLLs) with stable clock domain for peripherals and frequency modulation (FM) domain for computational shell
- Crossbar Switch architecture for concurrent access to peripherals, flash memory, or RAM from multiple bus masters with End-To-End ECC
- External Bus Interface (EBI) for calibration and application use
- System Integration Unit (SIU)
- Error Injection Module (EIM) and Error Reporting Module (ERM)
- Four protected port output (PPO) pins
- Boot Assist Module (BAM) supports serial bootload via CAN or SCI
- Three second-generation Enhanced Time Processor Units (eTPUs)
  - 32 channels per eTPU
  - Total of 36 KB code RAM
  - Total of 9 KB parameter RAM

| Cumhal                              | Parameter                                                   | Conditional                                             | Va   | lue   | Unit  |  |
|-------------------------------------|-------------------------------------------------------------|---------------------------------------------------------|------|-------|-------|--|
| Symbol                              | Parameter                                                   | Conditions <sup>1</sup>                                 | Min  | Max   | Unit  |  |
| Cycle                               | Lifetime power cycles                                       | —                                                       | —    | 1000k | —     |  |
| V <sub>DD</sub>                     | 1.2 V core supply voltage <sup>2, 3, 4</sup>                | —                                                       | -0.3 | 1.5   | V     |  |
| V <sub>DDEHx</sub>                  | I/O supply voltage (medium I/O pads) <sup>5</sup>           | —                                                       | -0.3 | 6.0   | V     |  |
| V <sub>DDEx</sub>                   | I/O supply voltage (fast I/O pads) <sup>5</sup>             | —                                                       | -0.3 | 6.0   | V     |  |
| V <sub>DDPMC</sub>                  | Power Management Controller supply voltage <sup>5</sup>     | _                                                       | -0.3 | 6.0   | V     |  |
| V <sub>DDFLA</sub>                  | Decoupling pin for flash regulator <sup>6</sup>             | —                                                       | -0.3 | 4.5   | V     |  |
| V <sub>STBY</sub>                   | RAM standby supply voltage <sup>5</sup>                     | —                                                       | -0.3 | 6.0   | V     |  |
| V <sub>SSA_SD</sub>                 | SDADC ground voltage                                        | Reference to V <sub>SS</sub>                            | -0.3 | 0.3   | V     |  |
| V <sub>SSA_EQ</sub>                 | eQADC ground voltage                                        | Reference to V <sub>SS</sub>                            | -0.3 | 0.3   | V     |  |
| V <sub>DDA_EQA/B</sub>              | eQADC supply voltage                                        | Reference to V <sub>SSA_EQ</sub>                        | -0.3 | 6.0   | V     |  |
| V <sub>DDA_SD</sub>                 | SDADC supply voltage                                        | Reference to V <sub>SSA_SD</sub>                        | -0.3 | 6.0   | V     |  |
| V <sub>RL_SD</sub>                  | SDADC ground reference                                      | Reference to V <sub>SS</sub>                            | -0.3 | 0.3   | V     |  |
| V <sub>RL_EQ</sub>                  | eQADC ground reference                                      | Reference to V <sub>SS</sub>                            | -0.3 | 0.3   | V     |  |
| V <sub>RH_EQ</sub>                  | eQADC alternate reference                                   | Reference to V <sub>RL_EQ</sub>                         | -0.3 | 6.0   | V     |  |
| V <sub>RH_SD</sub>                  | SDADC alternate reference                                   | Reference to V <sub>RL_SD</sub>                         | -0.3 | 6.0   | V     |  |
| V <sub>REFBYPC</sub>                | eQADC reference decoupling capacitor pins                   | REFBYPCA25, REFBYPCA75,<br>REFBYPCB25, REFBYPC75        | -0.3 | 6.0   | V     |  |
| V <sub>DDA_MISC</sub>               | TRNG and IRC supply voltage                                 | —                                                       | -0.3 | 6.0   | V     |  |
| V <sub>DDPWR</sub>                  | SMPS driver supply pin                                      | —                                                       | -0.3 | 6.0   | V     |  |
| V <sub>SSPWR</sub>                  | SMPS driver supply pin                                      | Reference to V <sub>SS</sub>                            | -0.3 | 0.3   | V     |  |
| $V_{SS} - V_{SSA_EQ}$               | V <sub>SSA_EQ</sub> differential voltage                    | —                                                       | -0.3 | 0.3   | V     |  |
| $V_{SS} - V_{SSA\_SD}$              | V <sub>SSA_SD</sub> differential voltage                    | -                                                       | -0.3 | 0.3   | V     |  |
| $V_{SS} - V_{RL_{EQ}}$              | V <sub>RL_EQ</sub> differential voltage                     | —                                                       | -0.3 | 0.3   | V     |  |
| $V_{SS} - V_{RL_{SD}}$              | V <sub>RL_SD</sub> differential voltage                     | —                                                       | -0.3 | 0.3   | V     |  |
| V <sub>IN</sub>                     | I/O input voltage range <sup>7</sup>                        | —                                                       | -0.3 | 6.0   | V     |  |
|                                     |                                                             | Relative to V <sub>DDEx</sub> /V <sub>DDEHx</sub>       | —    | 0.3   | V     |  |
|                                     |                                                             | Relative to V <sub>SS</sub>                             | -0.3 | _     | V     |  |
| I <sub>INJD</sub>                   | Maximum DC injection current for digital pad                | Per pin, applies to all digital pins                    | -5   | 5     | mA    |  |
| I <sub>INJA</sub>                   | Maximum DC injection current for analog pad                 | Per pin, applies to all analog pins                     | -5   | 5     | mA    |  |
| I <sub>MAXSEG</sub> <sup>8, 9</sup> | Maximum current per I/O power segment                       | _                                                       | -120 | 120   | mA    |  |
| T <sub>STG</sub>                    | Storage temperature range and non-<br>operating times       | _                                                       | -55  | 175   | °C    |  |
| STORAGE                             | Maximum storage time, assembled part programmed in ECU      | No supply; storage temperature in range –40 °C to 60 °C | -    | 20    | years |  |
| T <sub>SDR</sub>                    | Maximum solder temperature <sup>10</sup><br>Pb-free package | _                                                       | -    | 260   | °C    |  |

## Table 1. Absolute maximum ratings

Table continues on the next page ...





Figure 4. I/O input DC electrical characteristics definition

| Symbol                | Parameter Conditions                                      |                                                                                |                          | Value |                          | Unit |  |
|-----------------------|-----------------------------------------------------------|--------------------------------------------------------------------------------|--------------------------|-------|--------------------------|------|--|
| Symbol                | Parameter                                                 | Conditions                                                                     | Min Typ                  |       | Max                      |      |  |
| V <sub>IHCMOS_H</sub> | Input high level CMOS (with                               | 3.0 V < V <sub>DDEx</sub> < 3.6 V and                                          | 0.65 * V <sub>DDEx</sub> | _     | V <sub>DDEx</sub> + 0.3  | V    |  |
|                       | hysteresis)                                               | 4.5 V < V <sub>DDEx</sub> < 5.5 V                                              |                          |       |                          |      |  |
| VIHCMOS               | Input high level CMOS (without                            | $3.0 \text{ V} < \text{V}_{\text{DDEx}} < 3.6 \text{ V}$ and                   | 0.55 * V <sub>DDEx</sub> |       | V <sub>DDEx</sub> + 0.3  | V    |  |
|                       | hysteresis)                                               | 4.5 V < V <sub>DDEx</sub> < 5.5 V                                              |                          |       |                          |      |  |
| V <sub>ILCMOS_H</sub> | Input low level CMOS (with                                | 3.0 V < V <sub>DDEx</sub> < 3.6 V and                                          | -0.3                     |       | 0.35 * V <sub>DDEx</sub> | V    |  |
| hysteresis)           |                                                           | 4.5 V < V <sub>DDEx</sub> < 5.5 V                                              |                          |       |                          |      |  |
| VILCMOS               | Input low level CMOS (without                             | $3.0 \text{ V} < \text{V}_{\text{DDEx}} < 3.6 \text{ V}$ and                   | -0.3                     | _     | 0.4 * V <sub>DDEx</sub>  | V    |  |
|                       | hysteresis)                                               | 4.5 V < V <sub>DDEx</sub> < 5.5 V                                              |                          |       |                          |      |  |
| V <sub>HYSCMOS</sub>  | Input hysteresis CMOS                                     | $3.0 \text{ V} < \text{V}_{\text{DDEx}} < 3.6 \text{ V}$ and                   | 0.1 * V <sub>DDEx</sub>  |       | —                        | V    |  |
|                       |                                                           | 4.5 V < V <sub>DDEx</sub> < 5.5 V                                              |                          |       |                          |      |  |
|                       |                                                           | Input Characteristics <sup>1</sup>                                             |                          |       |                          |      |  |
| I <sub>LKG</sub>      | Digital input leakage                                     | $V_{SS} < V_{IN} < V_{DDEx}/V_{DDEHx}$                                         |                          |       | 2.5                      | μA   |  |
| I <sub>LKG_FAST</sub> | Digital input leakage for EBI address/control signal pads | $V_{SS} < V_{IN} < V_{DDEx}/V_{DDEHx}$                                         | —                        | —     | 2.5                      | μA   |  |
| I <sub>LKGA</sub>     | Analog pin input leakage (5 V range)                      | $V_{SSA\_SD} < V_{IN} < V_{DDA\_SD}, \\ V_{SSA\_EQ} < V_{IN} < V_{DDA\_EQA/B}$ | —                        |       | 220                      | nA   |  |
| C <sub>IN</sub>       | Digital input capacitance                                 | GPIO and EBI input pins                                                        | —                        | _     | 7                        | pF   |  |

| Table 6. | I/O input DC electrical characteristics |
|----------|-----------------------------------------|
|----------|-----------------------------------------|

1. For LFAST, microsecond bus, and LVDS input characteristics, see dedicated communication module sections.

Table 7 provides current specifications for weak pullup and pulldown.

| Symbol                  | Parameter                                      | Conditions                                  |       | Unit |                  |                                                   |
|-------------------------|------------------------------------------------|---------------------------------------------|-------|------|------------------|---------------------------------------------------|
| Symbol                  | Farameter                                      | Conditions                                  | Min   | Тур  | Max              | Unit<br>MHz<br>%<br>MHz<br>MHz<br>μs<br>ps<br>kHz |
| f <sub>PLL1IN</sub>     | PLL1 input clock <sup>1</sup>                  | —                                           | 38    | _    | 78               | MHz                                               |
| Δ <sub>PLL1IN</sub>     | PLL1 input clock duty cycle <sup>1</sup>       | —                                           | 35    | —    | 65               | %                                                 |
| f <sub>PLL1VCO</sub>    | PLL1 VCO frequency                             | —                                           | 600   | _    | 1250             | MHz                                               |
| f <sub>PLL1PHI</sub>    | PLL1 output clock PHI                          | —                                           | 4.762 | —    | 264              | MHz                                               |
| t <sub>PLL1LOCK</sub>   | PLL1 lock time                                 | —                                           | —     | —    | 100              | μs                                                |
| Δ <sub>PLL1PHISPJ</sub> | PLL1_PHI single period peak-to-<br>peak jitter | f <sub>PLL1PHI</sub> = 200 MHz, 6-<br>sigma |       | _    | 500 <sup>2</sup> | ps                                                |
| f <sub>PLL1MOD</sub>    | PLL1 modulation frequency                      | —                                           | —     | _    | 250              | kHz                                               |
| δ <sub>PLL1MOD</sub>    | PLL1 modulation depth (when                    | Center spread                               | 0.25  | _    | 2                | %                                                 |
|                         | enabled)                                       | Down spread                                 | 0.5   | —    | 4                | %                                                 |
| I <sub>PLL1</sub>       | PLL1 consumption                               | FINE LOCK state                             | —     | —    | 6                | mA                                                |

Table 13. PLL1 electrical characteristics

1. PLL1IN clock retrieved directly from either internal PLL0 or external XOSC clock. Input characteristics are granted when using internal PLL0 or external oscillator in functional mode.

2. Noise on the V<sub>DD</sub> supply with frequency content below 40 kHz and above 50 MHz is filtered by the PLL. Noise on the V<sub>DD</sub> supply with frequency content in the range of 40 kHz – 50 MHz must be filtered externally to the device.

# 3.7.2 Oscillator electrical specifications

## NOTE

All oscillator specifications in Table 14 are valid for  $V_{DDEH6} = 3.0 \text{ V}$  to 5.5 V.

## Table 14. External oscillator (XOSC) electrical specifications

| Symbol               | Parameter                                                 | Conditions                                   | Va                     | Unit                   |      |
|----------------------|-----------------------------------------------------------|----------------------------------------------|------------------------|------------------------|------|
| Symbol               | Farameter                                                 | Conditions                                   | Min                    | Мах                    |      |
| f <sub>XTAL</sub>    | Crystal frequency range                                   | —                                            | 8                      | 40                     | MHz  |
| t <sub>cst</sub>     | Crystal start-up time <sup>1, 2</sup>                     | T <sub>J</sub> = 150 °C                      | —                      | 5                      | ms   |
| t <sub>rec</sub>     | Crystal recovery time <sup>3</sup>                        | —                                            | —                      | 0.5                    | ms   |
| VIHEXT               | EXTAL input high voltage (external reference)             | V <sub>REF</sub> = 0.28 * V <sub>DDEH6</sub> | V <sub>REF</sub> + 0.6 | _                      | V    |
| V <sub>ILEXT</sub>   | EXTAL input low voltage (external reference)              | V <sub>REF</sub> = 0.28 * V <sub>DDEH6</sub> | —                      | V <sub>REF</sub> – 0.6 | V    |
| C <sub>S_EXTAL</sub> | Total on-chip stray capacitance on EXTAL pin <sup>4</sup> | 416-ball MAPBGA                              | 2.3                    | 3.0                    | pF   |
|                      |                                                           | 516-ball MAPBGA                              | 2.1                    | 2.8                    |      |
| C <sub>S_XTAL</sub>  | Total on-chip stray capacitance on XTAL pin <sup>4</sup>  | 416-ball MAPBGA                              | 2.3                    | 3.0                    | pF   |
|                      |                                                           | 516-ball MAPBGA                              | 2.2                    | 2.9                    |      |
| 9 <sub>m</sub>       | Oscillator transconductance <sup>5</sup>                  | Low                                          | 3                      | 10                     | mA/V |
|                      |                                                           | Medium                                       | 10                     | 27                     | 1    |
|                      |                                                           | High                                         | 12                     | 35                     |      |

Table continues on the next page ...

# Table 14. External oscillator (XOSC) electrical specifications (continued)

| Symbol             | Parameter                                                         | Conditions | Va  | Unit |    |
|--------------------|-------------------------------------------------------------------|------------|-----|------|----|
| Symbol             | Falanielei                                                        | Conditions | Min | Max  |    |
| V <sub>EXTAL</sub> | Oscillation amplitude on the EXTAL pin after startup <sup>6</sup> | _          | 0.5 | 1.6  | V  |
| V <sub>HYS</sub>   | Comparator hysteresis                                             | —          | 0.1 | 1.0  | V  |
| I <sub>XTAL</sub>  | XTAL current <sup>6, 7</sup>                                      | —          |     | 14   | mA |

1. This value is determined by the crystal manufacturer and board design.

- 2. Proper PC board layout procedures must be followed to achieve specifications.
- 3. Crystal recovery time is the time for the oscillator to settle to the correct frequency after adjustment of the integrated load capacitor value.
- 4. See crystal manufacturer's specification for recommended load capacitor (C<sub>L</sub>) values. The external oscillator requires external load capacitors when operating in a "low" transconductance range. Account for on-chip stray capacitance (C<sub>S\_EXTAL</sub>/C<sub>S\_XTAL</sub>) and PCB capacitance when selecting a load capacitor value. When operating in a "medium" or "high" transconductance range, the integrated load capacitor value is selected via software to match the crystal manufacturer's specification, while accounting for on-chip and PCB capacitance.
- 5. Select a "low," "medium," or "high" setting using the UTEST Miscellaneous DCF client's XOSC\_LF\_EN and XOSC\_EN\_HIGH fields. "Low" is the setting commonly used for crystals at 8 MHz, "medium" is commonly used for crystals greater than 8 MHz to 20 MHz, and "high" is commonly used for crystals greater than 20 MHz to 40 MHz. However, the user must characterize carefully to determine the best g<sub>m</sub> setting for the intended application because crystal load capacitance, board layout, and other factors affect the g<sub>m</sub> value that is needed. The user may need an additional Rshunt to optimize g<sub>m</sub> depending on the system environment. Use of overtone crystals is not recommended.
- 6. Amplitude on the EXTAL pin after startup is determined by the ALC block (that is, the Automatic Level Control Circuit). The function of the ALC is to provide high drive current during oscillator startup, while reducing current after oscillation to reduce power, distortion, and RFI, and to avoid over-driving the crystal. The operating point of the ALC is dependent on the crystal value and loading conditions.
- I<sub>XTAL</sub> is the oscillator bias current out of the XTAL pin with both EXTAL and XTAL pins grounded. This is the maximum current during startup of the oscillator. The current after oscillation is typically in the 2–3 mA range and is dependent on the load and series resistance of the crystal. Test circuit is shown in Figure 7.

| load_cap_sel[4:0] from DCF record | Load capacitance <sup>1, 2</sup> (pF) |
|-----------------------------------|---------------------------------------|
| 00000                             | 1.8                                   |
| 00001                             | 2.8                                   |
| 00010                             | 3.7                                   |
| 00011                             | 4.6                                   |
| 00100                             | 5.6                                   |
| 00101                             | 6.5                                   |
| 00110                             | 7.4                                   |
| 00111                             | 8.4                                   |
| 01000                             | 9.3                                   |
| 01001                             | 10.2                                  |
| 01010                             | 11.2                                  |
| 01011                             | 12.1                                  |
| 01100                             | 13.0                                  |
| 01101                             | 13.9                                  |

## Table 15. Selectable load capacitance

Table continues on the next page...

| load_cap_sel[4:0] from DCF record | Load capacitance <sup>1, 2</sup> (pF) |
|-----------------------------------|---------------------------------------|
| 01110                             | 14.9                                  |
| 01111                             | 15.8                                  |

Table 15. Selectable load capacitance (continued)

- 1. Values are determined from simulation across process corners and voltage and temperature variation. Capacitance values vary ±12% across process, 0.25% across voltage, and no variation across temperature.
- 2. Values in this table do not include the die and package capacitances given by C<sub>S\_XTAL</sub>/C<sub>S\_EXTAL</sub> in Table 14.



Figure 7. Test circuit

Table 16. Internal RC (IRC) oscillator electrical specifications

| Symbol              | Parameter               | Conditions | Value |     |     | Unit |
|---------------------|-------------------------|------------|-------|-----|-----|------|
|                     | Faranieter              | Conditions | Min   | Тур | Max |      |
| f <sub>Target</sub> | IRC target frequency    | _          | _     | 16  |     | MHz  |
| δf <sub>var_T</sub> | IRC frequency variation | T < 150 °C | -8    | _   | 8   | %    |

# 3.8 Analog-to-Digital Converter (ADC) electrical specifications

## Table 20. LVDS pad startup and receiver electrical characteristics<sup>1</sup> (continued)

| Symbol                 | Parameter                                                         | Conditions                                 | Value             |     |                   | Unit |
|------------------------|-------------------------------------------------------------------|--------------------------------------------|-------------------|-----|-------------------|------|
| Symbol                 | Falameter                                                         | Conditions                                 | Min               | Тур | Max               |      |
| t <sub>PD2NM_TX</sub>  | Transmitter startup time (power down to Normal mode) <sup>5</sup> | —                                          | -                 | 0.4 | 2.75              | μs   |
| t <sub>SM2NM_TX</sub>  | Transmitter startup time (Sleep mode to Normal mode) <sup>6</sup> | Not applicable to the MSC/DSPI<br>LVDS pad | -                 | 0.2 | 0.5               | μs   |
| t <sub>PD2NM_RX</sub>  | Receiver startup time (power down to Normal mode) <sup>7</sup>    | —                                          | -                 | 20  | 40                | ns   |
| t <sub>PD2SM_RX</sub>  | Receiver startup time (power down to Sleep mode) <sup>8</sup>     | Not applicable to the MSC/DSPI<br>LVDS pad | -                 | 20  | 50                | ns   |
| I <sub>LVDS_BIAS</sub> | LVDS bias current consumption                                     | Tx or Rx enabled                           | _                 | _   | 0.95              | mA   |
|                        | TRANSMISSION LINE                                                 | CHARACTERISTICS (PCB Track)                |                   |     |                   |      |
| Z <sub>0</sub>         | Transmission line characteristic impedance                        | —                                          | 47.5              | 50  | 52.5              | Ω    |
| Z <sub>DIFF</sub>      | Transmission line differential impedance                          | —                                          | 95                | 100 | 105               | Ω    |
|                        |                                                                   | RECEIVER                                   | •                 |     | •                 |      |
| V <sub>ICOM</sub>      | Common mode voltage                                               | —                                          | 0.15 <sup>9</sup> | _   | 1.6 <sup>10</sup> | V    |
| ΔVII                   | Differential input voltage                                        | —                                          | 100               | —   | _                 | mV   |
| V <sub>HYS</sub>       | Input hysteresis                                                  | —                                          | 25                | —   | _                 | mV   |
| R <sub>IN</sub>        | Terminating resistance                                            | V <sub>DDEH</sub> = 3.0 V to 5.5 V         | 80                | 125 | 150               | Ω    |
| C <sub>IN</sub>        | Differential input capacitance <sup>11</sup>                      | —                                          | _                 | 3.5 | 6.0               | pF   |
| I <sub>LVDS_RX</sub>   | Receiver DC current consumption                                   | Enabled                                    | _                 | _   | 0.5               | mA   |

1. The LVDS pad startup and receiver electrical characteristics in this table apply to both the LFAST and the MSC/DSPI LVDS pad except where noted in the conditions.

- 2. All startup times are defined after a 2 peripheral bridge clock delay from writing to the corresponding enable bit in the LVDS control registers (LCR) of the LFAST and High-Speed Debug modules.
- 3. Startup times are valid for the maximum external loads CL defined in both the LFAST/HSD and MSC/DSPI transmitter electrical characteristic tables.
- 4. Bias startup time is defined as the time taken by the current reference block to reach the settling bias current after being enabled.
- 5. Total transmitter startup time from power down to normal mode is t<sub>STRT\_BIAS</sub> + t<sub>PD2NM\_TX</sub> + 2 peripheral bridge clock periods.
- Total transmitter startup time from sleep mode to normal mode is t<sub>SM2NM\_TX</sub> + 2 peripheral bridge clock periods. Bias block remains enabled in sleep mode.
- Total receiver startup time from power down to normal mode is t<sub>STRT\_BIAS</sub> + t<sub>PD2NM\_RX</sub> + 2 peripheral bridge clock periods.
   Total receiver startup time from power down to sleep mode is t<sub>PD2SM\_RX</sub> + 2 peripheral bridge clock periods. Bias block
- remains enabled in sleep mode.
- 9. Absolute min = 0.15 V (285 mV/2) = 0 V
- 10. Absolute max = 1.6 V + (285 mV/2) = 1.743 V
- 11. Total internal capacitance including receiver and termination, co-bonded GPIO pads, and package contributions. For bare die devices, subtract the package value given in Figure 11.

## Table 21. LFAST transmitter electrical characteristics<sup>1</sup>

| Symbol            | Parameter | Conditions |     | Unit |     |      |
|-------------------|-----------|------------|-----|------|-----|------|
|                   |           |            | Min | Тур  | Max | Unit |
| f <sub>DATA</sub> | Data rate | —          |     | —    | 240 | Mbps |

Table continues on the next page...



Figure 11. LVDS pad external load diagram

# 3.10.3 LFAST PLL electrical characteristics

The following table contains the electrical characteristics for the LFAST PLL.

 Table 23. LFAST PLL electrical characteristics<sup>1</sup>

| Symbol              | Parameter                                 | Conditions                   | Value |                  |     | Unit |
|---------------------|-------------------------------------------|------------------------------|-------|------------------|-----|------|
| Symbol              | Faiametei                                 | Conditions                   | Min   | Nominal          | Max |      |
| f <sub>RF_REF</sub> | PLL reference clock frequency             | _                            | 10    | —                | 26  | MHz  |
| ERR <sub>REF</sub>  | PLL reference clock frequency error       | _                            | -1    | —                | 1   | %    |
| DC <sub>REF</sub>   | PLL reference clock duty cycle            | _                            | 45    | —                | 55  | %    |
| PN                  | Integrated phase noise (single side band) | f <sub>RF_REF</sub> = 20 MHz |       | —                | -58 | dBc  |
|                     |                                           | f <sub>RF_REF</sub> = 10 MHz |       | —                | -64 |      |
| f <sub>VCO</sub>    | PLL VCO frequency                         | _                            |       | 480 <sup>2</sup> | _   | MHz  |
| t <sub>LOCK</sub>   | PLL phase lock <sup>3</sup>               | _                            |       | —                | 40  | μs   |

Table continues on the next page ...

The SMPS regulator characteristics appear in the following table.

| Symbol                | Parameter                  | Conditions |      | Value |      | Unit |  |
|-----------------------|----------------------------|------------|------|-------|------|------|--|
| Symbol                | Falameter                  | Conditions | Min  | Тур   | Max  | Unit |  |
| SMPS <sub>CLOCK</sub> | SMPS oscillator frequency  | Trimmed    | 825  | 1000  | 1220 | kHz  |  |
| SMPS <sub>SLOPE</sub> | SMPS soft-start ramp slope | _          | 0.01 | 0.025 | 0.05 | V/µs |  |
| SMPS <sub>EFF</sub>   | SMPS typical efficiency    | _          | _    | 70    |      | %    |  |

Table 27. SMPS electrical characteristics

# 3.11.2 Power management integration

To ensure correct functionality of the device, use the following recommended integration scheme for LDO mode.



Figure 14. Recommended supply pin circuits

## Table 29. Voltage monitor electrical characteristics<sup>1, 2</sup> (continued)

|                        |                                                  |                              | Co           | nfigura      | tion       |      | Value |        | MV<br>mV<br>mV<br>mV<br>mV |
|------------------------|--------------------------------------------------|------------------------------|--------------|--------------|------------|------|-------|--------|----------------------------|
| Symbol                 | Parameter                                        | Conditions                   | Trim<br>bits | Mask<br>Opt. | Pow.<br>Up | Min  | Тур   | Max    | Unit                       |
| POR_HV                 | HV V <sub>DDPMC</sub> supply power               | Rising voltage (powerup)     | N/A          | No           | Enab.      | 2444 | 2600  | 2756   | mV                         |
|                        | on reset threshold                               | Falling voltage (power down) |              |              |            | 2424 | 2580  | 2736   |                            |
| LVD_HV                 | HV internal V <sub>DDPMC</sub> supply            | Rising voltage (untrimmed)   | 4bit         | No           | Enab.      | 2935 | 3023  | 3112   | mV                         |
|                        | low voltage monitoring                           | Falling voltage (untrimmed)  |              |              |            | 2922 | 3010  | 3099   | mV<br>mV<br>mV<br>mV<br>mV |
|                        |                                                  | Rising voltage (trimmed)     |              |              |            | 2946 | 3010  | 3066   |                            |
|                        |                                                  | Falling voltage (trimmed)    |              |              |            | 2934 | 2998  | 3044   |                            |
| HVD_HV                 | HV internal V <sub>DDPMC</sub> supply            | Rising voltage               | 4bit         | Yes          | Disab.     | 5696 | 5860  | 5968   | mV                         |
|                        | high voltage monitoring                          | Falling voltage              |              |              |            | 5666 | 5830  | 5938   | ]                          |
| LVD_FLASH              | FLASH supply low voltage                         | Rising voltage (untrimmed)   | 4bit         | No           | Enab.      | 2935 | 3023  | 3112   | mV                         |
|                        | monitoring <sup>6</sup>                          | Falling voltage (untrimmed)  |              |              |            | 2922 | 3010  | 3099   |                            |
|                        |                                                  | Rising voltage (trimmed)     |              |              |            | 2956 | 3010  | 3053   | 1                          |
|                        |                                                  | Falling voltage (trimmed)    |              |              |            | 2944 | 2998  | 3041   |                            |
| HVD_FLASH              | FLASH supply high                                | Rising voltage               | 4bit         | Yes          | Disab.     | 3456 | 3530  | 3584   | mV                         |
|                        | voltage monitoring <sup>6</sup>                  | Falling voltage              |              |              |            | 3426 | 3500  | 3554   | ]                          |
| LVD_IO                 | Main I/O V <sub>DDEH1</sub> supply               | Rising voltage (untrimmed)   | 4bit         | No           | Enab.      | 3250 | 3350  | 3488   | mV                         |
|                        | low voltage monitoring                           | Falling voltage (untrimmed)  |              |              |            | 3220 | 3320  | 3458   | ]                          |
|                        |                                                  | Rising voltage (trimmed)     |              |              |            | 3347 | 3420  | 3468   | ]                          |
|                        |                                                  | Falling voltage (trimmed)    |              |              |            | 3317 | 3390  | 0 3438 | ]                          |
| t <sub>VDASSERT</sub>  | Voltage detector threshold crossing assertion    | _                            | _            | -            | _          | 0.1  | -     | 2.0    | μs                         |
| t <sub>VDRELEASE</sub> | Voltage detector threshold crossing de-assertion | _                            | _            | -            | _          | 5    | -     | 20     | μs                         |

- 1. LVD is released after t<sub>VDRELEASE</sub> temporization when upper threshold is crossed; LVD is asserted t<sub>VDASSERT</sub> after detection when lower threshold is crossed.
- 2. HVD is released after t<sub>VDRELEASE</sub> temporization when lower threshold is crossed; HVD is asserted t<sub>VDASSERT</sub> after detection when upper threshold is crossed.
- 3. POR098\_c threshold is an untrimmed value, before the completion of the power-up sequence. All other LVD/HVD thresholds are provided after trimming.
- 4. LV internal supply levels are measured on device internal supply grid after internal voltage drop.
- 5. LV external supply levels are measured on the die side of the package bond wire after package voltage drop.
- 6. V<sub>DDFLA</sub> range is guaranteed when internal flash memory regulator is used.

# 3.11.4 Power sequencing requirements

Requirements for power sequencing include the following.

| Symbol               | Characteristic                                                                                                                                                                                                                        | Min                                              | Typical                                       | Max                                              | Units |
|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|-----------------------------------------------|--------------------------------------------------|-------|
| t <sub>done</sub>    | Time from 0 to 1 transition on the MCR-EHV bit initiating a program/erase until the MCR-DONE bit is cleared.                                                                                                                          | —                                                | _                                             | 5                                                | ns    |
| t <sub>dones</sub>   | Time from 1 to 0 transition on the MCR-EHV bit aborting a program/erase until the MCR-DONE bit is set to a 1.                                                                                                                         |                                                  | 16<br>plus four<br>system<br>clock<br>periods | 20.8<br>plus four<br>system<br>clock<br>periods  | μs    |
| t <sub>drov</sub>    | Time to recover once exiting low power mode.                                                                                                                                                                                          | 16<br>plus seven<br>system<br>clock<br>periods.  |                                               | 45<br>plus seven<br>system<br>clock<br>periods   | μs    |
| t <sub>aistart</sub> | Time from 0 to 1 transition of UT0-AIE initiating a Margin Read<br>or Array Integrity until the UT0-AID bit is cleared. This time also<br>applies to the resuming from a suspend or breakpoint by<br>clearing AISUS or clearing NAIBP |                                                  |                                               | 5                                                | ns    |
| t <sub>aistop</sub>  | Time from 1 to 0 transition of UT0-AIE initiating an Array<br>Integrity abort until the UT0-AID bit is set. This time also applies<br>to the UT0-AISUS to UT0-AID setting in the event of a Array<br>Integrity suspend request.       | _                                                |                                               | 80<br>plus fifteen<br>system<br>clock<br>periods | ns    |
| t <sub>mrstop</sub>  | Time from 1 to 0 transition of UT0-AIE initiating a Margin Read<br>abort until the UT0-AID bit is set. This time also applies to the<br>UT0-AISUS to UT0-AID setting in the event of a Margin Read<br>suspend request.                | 10.36<br>plus four<br>system<br>clock<br>periods | -                                             | 20.42<br>plus four<br>system<br>clock<br>periods | μs    |

## Table 33. Flash memory AC timing specifications (continued)

# 3.12.6 Flash memory read wait-state and address-pipeline control settings

The following table describes the recommended settings of the Flash Memory Controller's PFCR1[RWSC] and PFCR1[APC] fields at various flash memory operating frequencies, based on specified intrinsic flash memory access times of the C55FMC array at 150°C.

 Table 34.
 Flash memory read wait-state and address-pipeline control combinations

| Flash memory frequency                           | RWSC | APC | Flash memory read latency on<br>mini-cache miss (# of f <sub>PLATF</sub><br>clock periods) | Flash memory read latency on<br>mini-cache hit (# of f <sub>PLATF</sub> clock<br>periods) |
|--------------------------------------------------|------|-----|--------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|
| 0 MHz < f <sub>PLATF</sub> ≤ 33 MHz              | 0    | 0   | 3                                                                                          | 1                                                                                         |
| $33 \text{ MHz} < f_{PLATF} \le 100 \text{ MHz}$ | 2    | 1   | 5                                                                                          | 1                                                                                         |

Table continues on the next page...



Figure 17. Generic input setup/hold timing

# 3.13.2 Reset and configuration pin timing

## Table 35. Reset and configuration pin timing<sup>1</sup>

| Spec | Characteristic                                     | Symbol            | Min | Max | Unit                          |
|------|----------------------------------------------------|-------------------|-----|-----|-------------------------------|
| 1    | RESET Pulse Width                                  | t <sub>RPW</sub>  | 10  | —   | t <sub>cyc</sub> <sup>2</sup> |
| 2    | RESET Glitch Detect Pulse Width                    | t <sub>GPW</sub>  | 2   | _   | t <sub>cyc</sub> <sup>2</sup> |
| 3    | PLLCFG, BOOTCFG, WKPCFG Setup Time to RSTOUT Valid | t <sub>RCSU</sub> | 10  | —   | t <sub>cyc</sub> <sup>2</sup> |
| 4    | PLLCFG, BOOTCFG, WKPCFG Hold Time to RSTOUT Valid  | t <sub>RCH</sub>  | 0   |     | t <sub>cyc</sub> <sup>2</sup> |

1. Reset timing specified at:  $V_{DDEH}$  = 3.0 V to 5.25 V,  $V_{DD}$  = 1.08 V to 1.32 V, TA = TL to TH.

2. For further information on  $t_{cyc}$ , see Table 3.



Figure 24. Nexus TCK, TDI, TMS, TDO Timing

## 3.13.5 External Bus Interface (EBI) timing Table 38. Bus operation timing<sup>1</sup>

| Spec | Characteristic      | Symbol           | 66 MHz (Ext. | bus freq.) <sup>2, 3</sup> | Unit           | Notes                                         |
|------|---------------------|------------------|--------------|----------------------------|----------------|-----------------------------------------------|
| Spec | Characteristic      | Symbol           | Min          | Мах                        | Onit           | Notes                                         |
| 1    | D_CLKOUT Period     | t <sub>C</sub>   | 15.2         | —                          | ns             | Signals are measured at 50% $V_{\text{DDE}}.$ |
| 2    | D_CLKOUT Duty Cycle | t <sub>CDC</sub> | 45%          | 55%                        | t <sub>C</sub> | —                                             |
| 3    | D_CLKOUT Rise Time  | t <sub>CRT</sub> | _            | 4                          | ns             | —                                             |
| 4    | D_CLKOUT Fall Time  | t <sub>CFT</sub> |              | 4                          | ns             | —                                             |

Table continues on the next page...

 Table 38. Bus operation timing<sup>1</sup> (continued)

| •    |                                                                                                                                                               |                  | 66 MHz (Ext | . bus freq.) <sup>2, 3</sup> |      |                                                                                                 |
|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-------------|------------------------------|------|-------------------------------------------------------------------------------------------------|
| Spec | Characteristic                                                                                                                                                | Symbol           | Min         | Мах                          | Unit | Notes                                                                                           |
| 5    | D_CLKOUT Posedge to Output<br>Signal Invalid or High Z (Hold<br>Time)<br>D_ADD[9:30]<br>D_BDIP<br>D_CS[0:3]<br>D_DAT[0:15]<br>D_OE<br>D_RD_WR<br>D_TA<br>D_TS | tсон             | 1.0/1.5     | _                            | ns   | Hold time selectable via<br>SIU_ECCR[EBTS] bit:<br>EBTS = 0: 1.0 ns<br>EBTS = 1: 1.5 ns         |
| 6    | D_WE[0:3]/D_BE[0:3]<br>D_CLKOUT Posedge to Output<br>Signal Valid (Output Delay)<br>D_ADD[9:30]<br>D_BDIP<br>D_CS[0:3]                                        | t <sub>cov</sub> |             | 8.5/9.0                      | ns   | Output valid time selectable via<br>SIU_ECCR[EBTS] bit:<br>EBTS = 0: 8.5 ns<br>EBTS = 1: 9.0 ns |
|      | D_DAT[0:15]                                                                                                                                                   |                  |             | 11.5                         | -    |                                                                                                 |
|      | D_OE<br>D_RD_WR<br>D_TA<br>D_TS<br>D_WE[0:3]/D_BE[0:3]                                                                                                        |                  |             | 8.5/9.0                      |      | Output valid time selectable via<br>SIU_ECCR[EBTS] bit:<br>EBTS = 0: 8.5 ns<br>EBTS = 1: 9.0 ns |
| 7    | Input Signal Valid to D_CLKOUT<br>Posedge (Setup Time)<br>D_ADD[9:30]<br>D_DAT[0:15]<br>D_RD_WR<br>D_TA<br>D_TS                                               | t <sub>CIS</sub> | 7.5         | _                            | ns   |                                                                                                 |
| 8    | D_CLKOUT Posedge to Input<br>Signal Invalid (Hold Time)<br>D_ADD[9:30]<br>D_DAT[0:15]<br>D_RD_WR<br>D_TA<br>D_TS                                              | t <sub>CIH</sub> | 1.0         | _                            | ns   |                                                                                                 |
| 9    | D_ALE Pulse Width                                                                                                                                             | t <sub>APW</sub> | 6.5         | —                            | ns   | The timing is for Asynchronous external memory system.                                          |

Table continues on the next page ...

 Table 38. Bus operation timing<sup>1</sup> (continued)

| Spec | Characteristic                      | Symbol           | 66 MHz (Ext.         | bus freq.) <sup>2, 3</sup> | Unit          | Notos                                                  |
|------|-------------------------------------|------------------|----------------------|----------------------------|---------------|--------------------------------------------------------|
| Spec | Characteristic                      | Symbol           | Min                  | Мах                        | ax Unit Notes | NOLES                                                  |
| 10   | D_ALE Negated to Address<br>Invalid | t <sub>AAI</sub> | 2.0/1.0 <sup>5</sup> | _                          | ns            | The timing is for Asynchronous external memory system. |
|      |                                     |                  |                      |                            |               | ALE is measured at 50% of VDDE.                        |

- 1. EBI timing specified at  $V_{DD}$  = 1.08 V to 1.32 V,  $V_{DDE}$  = 3.0 V to 3.6 V,  $T_A$  =  $T_L$  to  $T_H$ , and  $C_L$  = 30 pF with SIU\_PCR[DSC] = 10b for ADDR/CTRL and SIU\_PCR[DSC] = 11b for CLKOUT/DATA.
- 2. Speed is the nominal maximum frequency. Max speed is the maximum speed allowed including frequency modulation (FM).
- 3. Depending on the internal bus speed, set the SIU\_ECCR[EBDF] bits correctly not to exceed maximum external bus frequency. The maximum external bus frequency is 66 MHz.
- 4. Refer to D\_CLKOUT pad timing in Table 10.
- ALE hold time spec is temperature dependant. 1.0 ns spec applies for temperature range -40 to 0°C. 2.0ns spec applies to temperatures > 0°C. This spec has no dependency on the SIU\_ECCR[EBTS] bit.



Figure 25. D\_CLKOUT timing

# 3.13.9 DSPI timing with CMOS and LVDS pads

## NOTE

The DSPI in TSB mode with LVDS pads can be used to implement the Micro Second Channel (MSC) bus protocol.

DSPI channel frequency support is shown in Table 42. Timing specifications are shown in Table 43, Table 44, Table 45, Table 46, and Table 47.

|                    | DSPI use mode                                           | Max usable frequency (MHz) <sup>1, 2</sup> |
|--------------------|---------------------------------------------------------|--------------------------------------------|
| CMOS (Master mode) | Full duplex – Classic timing (Table 43)                 | 17                                         |
|                    | Full duplex – Modified timing (Table 44)                | 30                                         |
|                    | Output only mode (SCK/SOUT/PCS) (Table 43 and Table 44) | 30                                         |
|                    | Output only mode TSB mode (SCK/SOUT/PCS) (Table 47)     | 30                                         |
| LVDS (Master mode) | Full duplex – Modified timing (Table 45)                | 30                                         |
|                    | Output only mode TSB mode (SCK/SOUT/PCS) (Table 46)     | 40                                         |

## Table 42. DSPI channel frequency support

1. Maximum usable frequency can be achieved if used with fastest configuration of the highest drive pads.

2. Maximum usable frequency does not take into account external device propagation delay.

## 3.13.9.1 DSPI master mode full duplex timing with CMOS and LVDS pads

## 3.13.9.1.1 DSPI CMOS Master Mode — Classic Timing

Table 43. DSPI CMOS master classic timing (full duplex and output only) – MTFE = 0, CPHA = 0 or  $1^1$ 

| # | Symbol           | Characteristic   | Condition              | 2                      | Value                             | 9 <sup>3</sup> | Unit |
|---|------------------|------------------|------------------------|------------------------|-----------------------------------|----------------|------|
| # | Symbol           | Characteristic   | Pad drive <sup>4</sup> | Load (C <sub>L</sub> ) | Min                               | Max            |      |
| 1 | t <sub>SCK</sub> | SCK cycle time   | PCR[SRC]=11b           | 25 pF                  | 33.0                              | —              | ns   |
|   |                  |                  | PCR[SRC]=10b           | 50 pF                  | 80.0                              |                |      |
|   |                  |                  | PCR[SRC]=01b           | 50 pF                  | 200.0                             | _              |      |
| 2 | t <sub>CSC</sub> | PCS to SCK delay | PCR[SRC]=11b           | 25 pF                  | $(N^5 \times t_{SYS}^{, 6}) - 16$ | _              | ns   |
|   |                  |                  | PCR[SRC]=10b           | 50 pF                  | $(N^5 \times t_{SYS}^{, 6}) - 16$ | _              |      |
|   |                  |                  | PCR[SRC]=01b           | 50 pF                  | $(N^5 \times t_{SYS}^{, 6}) - 18$ | _              |      |
|   |                  |                  | PCS: PCR[SRC]=01b      | 50 pF                  | $(N^5 \times t_{SYS}^{, 6}) - 45$ | _              |      |
|   |                  |                  | SCK: PCR[SRC]=10b      |                        |                                   |                |      |

Table continues on the next page...

# Table 44. DSPI CMOS master modified timing (full duplex and output only) – MTFE = 1, CPHA = 0 or $1^1$ (continued)

| # | Symbol             | Characteristic                 | Condition              | 2                      | Value                                | 3                                    | Unit |
|---|--------------------|--------------------------------|------------------------|------------------------|--------------------------------------|--------------------------------------|------|
| # | Symbol             | Characteristic                 | Pad drive <sup>4</sup> | Load (C <sub>L</sub> ) | Min                                  | Max                                  |      |
| 3 | t <sub>ASC</sub>   | After SCK delay                | PCR[SRC]=11b           | PCS: 0 pF              | $(M^7 \times t_{SYS}^{, 6}) - 35$    |                                      | ns   |
|   |                    |                                |                        | SCK: 50 pF             |                                      |                                      |      |
|   |                    |                                | PCR[SRC]=10b           | PCS: 0 pF              | $(M^7 \times t_{SYS}^{, 6}) - 35$    | _                                    |      |
|   |                    |                                |                        | SCK: 50 pF             |                                      |                                      |      |
|   |                    |                                | PCR[SRC]=01b           | PCS: 0 pF              | $(M^7 \times t_{SYS}^{, 6}) - 35$    |                                      |      |
|   |                    |                                |                        | SCK: 50 pF             |                                      |                                      |      |
|   |                    |                                | PCS: PCR[SRC]=01b      | PCS: 0 pF              | $(M^7 \times t_{SYS}^{, 6}) - 35$    | _                                    |      |
|   |                    |                                | SCK: PCR[SRC]=10b      | SCK: 50 pF             |                                      |                                      |      |
| 4 | t <sub>SDC</sub>   | SCK duty cycle <sup>8</sup>    | PCR[SRC]=11b           | 0 pF                   | 1/2t <sub>SCK</sub> – 2              | 1/2t <sub>SCK</sub> + 2              | ns   |
|   |                    |                                | PCR[SRC]=10b           | 0 pF                   | 1/2t <sub>SCK</sub> – 2              | 1/2t <sub>SCK</sub> + 2              | -    |
|   |                    |                                | PCR[SRC]=01b           | 0 pF                   | 1/2t <sub>SCK</sub> – 5              | 1/2t <sub>SCK</sub> + 5              | -    |
|   |                    |                                | PCS strob              | e timing               |                                      |                                      |      |
| 5 | t <sub>PCSC</sub>  | PCSx to PCSS time <sup>9</sup> | PCR[SRC]=10b           | 25 pF                  | 13.0                                 | —                                    | ns   |
| 6 | t <sub>PASC</sub>  | PCSS to PCSx time <sup>9</sup> | PCR[SRC]=10b           | 25 pF                  | 13.0                                 | _                                    | ns   |
|   |                    |                                | SIN setu               | ıp time                |                                      |                                      |      |
| 7 | t <sub>SUI</sub>   | SIN setup time to              | PCR[SRC]=11b           | 25 pF                  | $29 - (P^{11} \times t_{SYS}, 6)$    | _                                    | ns   |
|   |                    | SCK                            | PCR[SRC]=10b           | 50 pF                  | $31 - (P^{11} \times t_{SYS}, 6)$    | _                                    |      |
|   |                    | $CPHA = 0^{10}$                | PCR[SRC]=01b           | 50 pF                  | $62 - (P^{11} \times t_{SYS}^{, 6})$ | _                                    |      |
|   |                    | SIN setup time to              | PCR[SRC]=11b           | 25 pF                  | 29.0                                 | _                                    | ns   |
|   |                    | SCK                            | PCR[SRC]=10b           | 50 pF                  | 31.0                                 |                                      |      |
|   |                    | CPHA = 1 <sup>10</sup>         | PCR[SRC]=01b           | 50 pF                  | 62.0                                 | _                                    |      |
|   |                    | 1                              | SIN hol                | d time                 |                                      |                                      |      |
| 8 | t <sub>HI</sub> 12 | SIN hold time from             | PCR[SRC]=11b           | 0 pF                   | $-1 + (P^{11} \times t_{SYS}^{, 6})$ | _                                    | ns   |
|   |                    | SCK                            | PCR[SRC]=10b           | 0 pF                   | $-1 + (P^{11} \times t_{SYS}^{, 6})$ | _                                    |      |
|   |                    | $CPHA = 0^{10}$                | PCR[SRC]=01b           | 0 pF                   | $-1 + (P^{11} \times t_{SYS}^{, 6})$ |                                      |      |
|   |                    | SIN hold time from             | PCR[SRC]=11b           | 0 pF                   | -1.0                                 | _                                    | ns   |
|   |                    | SCK                            | PCR[SRC]=10b           | 0 pF                   | -1.0                                 | _                                    |      |
|   |                    | CPHA = 1 <sup>10</sup>         | PCR[SRC]=01b           | 0 pF                   | -1.0                                 | _                                    |      |
|   |                    |                                | SOUT data valid tim    | e (after SCK ed        | dge)                                 |                                      |      |
| 9 | t <sub>SUO</sub>   | SOUT data valid                | PCR[SRC]=11b           | 25 pF                  | —                                    | 7.0 + t <sub>SYS</sub> <sup>6</sup>  | ns   |
|   |                    | time from SCK                  | PCR[SRC]=10b           | 50 pF                  | —                                    | 8.0 + t <sub>SYS</sub> <sup>6</sup>  |      |
|   |                    | $CPHA = 0^{13}$                | PCR[SRC]=01b           | 50 pF                  | —                                    | 18.0 + t <sub>SYS</sub> <sup>6</sup> | 1    |
|   |                    | SOUT data valid                | PCR[SRC]=11b           | 25 pF                  | —                                    | 7.0                                  | ns   |
|   |                    | time from SCK                  | PCR[SRC]=10b           | 50 pF                  | —                                    | 8.0                                  | 1    |
|   |                    | CPHA = 1 <sup>13</sup>         | PCR[SRC]=01b           | 50 pF                  | —                                    | 18.0                                 | 1    |
|   |                    |                                | SOUT data hold tim     | e (after SCK ed        | lge)                                 |                                      | 1    |

Table continues on the next page ...



Figure 40. DSPI LVDS and CMOS master timing – output only – modified transfer format MTFE = 1, CHPA = 1

# 3.13.10 FEC timing

## 3.13.10.1 MII receive signal timing (RXD[3:0], RX\_DV, and RX\_CLK)

The receiver functions correctly up to a RX\_CLK maximum frequency of 25 MHz +1%. There is no minimum frequency requirement. The system clock frequency must be at least equal to or greater than the RX\_CLK frequency.

| Symbol | Characteristic                  | Value |     | Unit          |
|--------|---------------------------------|-------|-----|---------------|
|        |                                 | Min   | Max | Onit          |
| M1     | RXD[3:0], RX_DV to RX_CLK setup | 5     | _   | ns            |
| M2     | RX_CLK to RXD[3:0], RX_DV hold  | 5     | _   | ns            |
| M3     | RX_CLK pulse width high         | 35%   | 65% | RX_CLK period |
| M4     | RX_CLK pulse width low          | 35%   | 65% | RX_CLK period |

Table 48. MII receive signal timing<sup>1</sup>

1. All timing specifications valid to the pad input levels defined in I/O pad current specifications.



Figure 42. MII transmit signal timing diagram

## 3.13.10.3 MII async inputs signal timing (CRS) Table 50. MII async inputs signal timing

| Symbol | Characteristic | Value                   |     | Unit |               |
|--------|----------------|-------------------------|-----|------|---------------|
|        |                |                         | Min | Max  | Offic         |
| 1      | M9             | CRS minimum pulse width | 1.5 | _    | TX_CLK period |



Figure 43. MII async inputs timing diagram

## 3.13.10.4 MII and RMII serial management channel timing (MDIO and MDC)

The FEC functions correctly with a maximum MDC frequency of 2.5 MHz.

 Table 51. MII serial management channel timing<sup>1</sup>

| Symbol | Characteristic                                                      | Value <sup>2</sup> |     | Unit       |
|--------|---------------------------------------------------------------------|--------------------|-----|------------|
|        |                                                                     | Min                | Max | Unit       |
| M10    | MDC falling edge to MDIO output invalid (minimum propagation delay) | 0                  | _   | ns         |
| M11    | MDC falling edge to MDIO output valid (max prop delay)              | —                  | 25  | ns         |
| M12    | MDIO (input) to MDC rising edge setup                               | 10                 | —   | ns         |
| M13    | MDIO (input) to MDC rising edge hold                                | 0                  | —   | ns         |
| M14    | MDC pulse width high                                                | 40%                | 60% | MDC period |
| M15    | MDC pulse width low                                                 | 40%                | 60% | MDC period |

1. All timing specifications valid to the pad input levels defined in I/O pad specifications.

2. Output parameters are valid for  $C_L = 25 \text{ pF}$ , where  $C_L$  is the external load to the device. The internal package capacitance is accounted for, and does not need to be subtracted from the 25 pF value



#### How to Reach Us:

Home Page: nxp.com

Web Support: nxp.com/support Information in this document is provided solely to enable system and software implementers to use NXP products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document. NXP reserves the right to make changes without further notice to any products herein.

NXP makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does NXP assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in NXP data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals," must be validated for each customer application by customer's technical experts. NXP does not convey any license under its patent rights nor the rights of others. NXP sells products pursuant to standard terms and conditions of sale, which can be found at the following address: nxp.com/SalesTermsandConditions.

NXP, the NXP logo, NXP SECURE CONNECTIONS FOR A SMARTER WORLD, COOLFLUX, EMBRACE, GREENCHIP, HITAG, I2C BUS, ICODE, JCOP, LIFE VIBES, MIFARE, MIFARE CLASSIC, MIFARE DESFire, MIFARE PLUS, MIFARE FLEX, MANTIS, MIFARE ULTRALIGHT, MIFARE4MOBILE, MIGLO, NTAG, ROADLINK, SMARTLX, SMARTMX, STARPLUG, TOPFET, TRENCHMOS, UCODE, Freescale, the Freescale logo, AltiVec, C-5, CodeTest, CodeWarrior, ColdFire, ColdFire+, C-Ware, the Energy Efficient Solutions logo, Kinetis, Layerscape, MagniV, mobileGT, PEG, PowerQUICC, Processor Expert, QorlQ, QorlQ Qonverge, Ready Play, SafeAssure, the SafeAssure logo, StarCore, Symphony, VortiQa, Vybrid, Airfast, BeeKit, BeeStack, CoreNet, Flexis, MXC, Platform in a Package, QUICC Engine, SMARTMOS, Tower, TurboLink, and UMEMS are trademarks of NXP B.V. All other product or service names are the property of their respective owners. ARM, AMBA, ARM Powered, Artisan, Cortex, Jazelle, Keil, SecurCore, Thumb, TrustZone, and µVision are registered trademarks of ARM Limited (or its subsidiaries) in the EU and/or elsewhere. ARM7, ARM9, ARM11, big.LITTLE, CoreLink, CoreSight, DesignStart, Mali, mbed, NEON, POP, Sensinode, Socrates, ULINK and Versatile are trademarks of ARM Limited (or its subsidiaries) in the EU and/or elsewhere. All rights reserved. Oracle and Java are registered trademarks of Oracle and/or its affiliates. The Power Architecture and Power.org word marks and the Power and Power.org logos and related marks are trademarks and service marks licensed by Power.org.

© 2013–2017 NXP B.V.

Document Number MPC5777C Revision 11, 04/2017



