



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                   |
|----------------------------|--------------------------------------------------------------------------|
| Core Processor             | e200z7                                                                   |
| Core Size                  | 32-Bit Tri-Core                                                          |
|                            |                                                                          |
| Speed                      | 264MHz                                                                   |
| Connectivity               | CANbus, EBI/EMI, Ethernet, FlexCANbus, LINbus, SCI, SPI                  |
| Peripherals                | DMA, LVD, POR, Zipwire                                                   |
| Number of I/O              | -                                                                        |
| Program Memory Size        | 8MB (8M × 8)                                                             |
| Program Memory Type        | FLASH                                                                    |
| EEPROM Size                | -                                                                        |
| RAM Size                   | 512K x 8                                                                 |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 5.5V                                                                |
| Data Converters            | A/D 16b Sigma-Delta, eQADC                                               |
| Oscillator Type            | Internal                                                                 |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                       |
| Mounting Type              | Surface Mount                                                            |
| Package / Case             | 516-BGA                                                                  |
| Supplier Device Package    | 516-MAPBGA (27x27)                                                       |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/spc5777cdk3mmo3r |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# **Table of Contents**

| 1 | Introd | troduction3  |                                             |  |  |  |  |
|---|--------|--------------|---------------------------------------------|--|--|--|--|
|   | 1.1    | Features s   | summary3                                    |  |  |  |  |
|   | 1.2    | Block diag   | gram4                                       |  |  |  |  |
| 2 | Pinou  | ıts          |                                             |  |  |  |  |
|   | 2.1    | 416-ball N   | IAPBGA pin assignments5                     |  |  |  |  |
|   | 2.2    | 516-ball N   | IAPBGA pin assignments6                     |  |  |  |  |
| 3 | Electi | rical charad | cteristics7                                 |  |  |  |  |
|   | 3.1    | Absolute r   | maximum ratings7                            |  |  |  |  |
|   | 3.2    | Electroma    | gnetic interference (EMI) characteristics9  |  |  |  |  |
|   | 3.3    | Electrosta   | tic discharge (ESD) characteristics9        |  |  |  |  |
|   | 3.4    | Operating    | conditions9                                 |  |  |  |  |
|   | 3.5    | DC electri   | cal specifications12                        |  |  |  |  |
|   | 3.6    | I/O pad sp   | pecifications13                             |  |  |  |  |
|   |        | 3.6.1        | Input pad specifications13                  |  |  |  |  |
|   |        | 3.6.2        | Output pad specifications15                 |  |  |  |  |
|   |        | 3.6.3        | I/O pad current specifications19            |  |  |  |  |
|   | 3.7    | Oscillator   | and PLL electrical specifications19         |  |  |  |  |
|   |        | 3.7.1        | PLL electrical specifications20             |  |  |  |  |
|   |        | 3.7.2        | Oscillator electrical specifications21      |  |  |  |  |
|   | 3.8    | Analog-to-   | -Digital Converter (ADC) electrical         |  |  |  |  |
|   |        | specificati  | ons23                                       |  |  |  |  |
|   |        | 3.8.1        | Enhanced Queued Analog-to-Digital           |  |  |  |  |
|   |        |              | Converter (eQADC)23                         |  |  |  |  |
|   |        | 3.8.2        | Sigma-Delta ADC (SDADC)25                   |  |  |  |  |
|   | 3.9    | Temperat     | ure Sensor                                  |  |  |  |  |
|   | 3.10   | LVDS Fas     | st Asynchronous Serial Transmission (LFAST) |  |  |  |  |
|   |        | pad electr   | ical characteristics34                      |  |  |  |  |
|   |        | 3.10.1       | LFAST interface timing diagrams34           |  |  |  |  |
|   |        | 3.10.2       | LFAST and MSC/DSPI LVDS interface           |  |  |  |  |
|   |        |              | electrical characteristics                  |  |  |  |  |
|   |        | 3.10.3       | LFAST PLL electrical characteristics39      |  |  |  |  |
|   | 3.11   | Power ma     | nagement: PMC, POR/LVD, power               |  |  |  |  |
|   |        | sequencir    | sequencing                                  |  |  |  |  |

|   |                           | 3.11.1      | Power management electrical characteristics40 |  |  |  |
|---|---------------------------|-------------|-----------------------------------------------|--|--|--|
|   |                           | 3.11.2      | Power management integration43                |  |  |  |
|   |                           | 3.11.3      | Device voltage monitoring44                   |  |  |  |
|   |                           | 3.11.4      | Power sequencing requirements46               |  |  |  |
|   | 3.12                      | Flash mer   | mory specifications47                         |  |  |  |
|   |                           | 3.12.1      | Flash memory program and erase                |  |  |  |
|   |                           |             | specifications48                              |  |  |  |
|   |                           | 3.12.2      | Flash memory Array Integrity and Margin       |  |  |  |
|   |                           |             | Read specifications48                         |  |  |  |
|   |                           | 3.12.3      | Flash memory module life specifications49     |  |  |  |
|   |                           | 3.12.4      | Data retention vs program/erase cycles50      |  |  |  |
|   |                           | 3.12.5      | Flash memory AC timing specifications50       |  |  |  |
|   |                           | 3.12.6      | Flash memory read wait-state and address-     |  |  |  |
|   |                           |             | pipeline control settings51                   |  |  |  |
|   | 3.13                      | AC timing   |                                               |  |  |  |
|   |                           | 3.13.1      | Generic timing diagrams52                     |  |  |  |
|   |                           | 3.13.2      | Reset and configuration pin timing53          |  |  |  |
|   |                           | 3.13.3      | IEEE 1149.1 interface timing54                |  |  |  |
|   |                           | 3.13.4      | Nexus timing                                  |  |  |  |
|   |                           | 3.13.5      | External Bus Interface (EBI) timing59         |  |  |  |
|   |                           | 3.13.6      | External interrupt timing (IRQ/NMI pin)63     |  |  |  |
|   |                           | 3.13.7      | eTPU timing64                                 |  |  |  |
|   |                           | 3.13.8      | eMIOS timing65                                |  |  |  |
|   |                           | 3.13.9      | DSPI timing with CMOS and LVDS pads66         |  |  |  |
|   |                           | 3.13.10     | FEC timing78                                  |  |  |  |
| 4 | Packa                     | age informa | ation83                                       |  |  |  |
|   | 4.1                       | Thermal c   | haracteristics83                              |  |  |  |
|   |                           | 4.1.1       | General notes for thermal characteristics84   |  |  |  |
| 5 | Orde                      | ring inform | ation87                                       |  |  |  |
| 6 | Document revision history |             |                                               |  |  |  |

### Introduction

- Enhanced Modular Input/Output System (eMIOS) supporting 32 unified channels with each channel capable of single action, double action, pulse width modulation (PWM) and modulus counter operation
- Two Enhanced Queued Analog-to-Digital Converter (eQADC) modules with:
  - Two separate analog converters per eQADC module
  - Support for a total of 70 analog input pins, expandable to 182 inputs with offchip multiplexers
  - Interface to twelve hardware Decimation Filters
  - Enhanced "Tap" command to route any conversion to two separate Decimation Filters
- Four independent 16-bit Sigma-Delta ADCs (SDADCs)
- 10-channel Reaction Module
- Ethernet (FEC)
- Two PSI5 modules
- Two SENT Receiver (SRX) modules supporting 12 channels
- Zipwire: SIPI and LFAST modules
- Five Deserial Serial Peripheral Interface (DSPI) modules
- Five Enhanced Serial Communication Interface (eSCI) modules
- Four Controller Area Network (FlexCAN) modules
- Two M\_CAN modules that support FD
- Fault Collection and Control Unit (FCCU)
- Clock Monitor Units (CMUs)
- Tamper Detection Module (TDM)
- Cryptographic Services Engine (CSE)
  - Complies with Secure Hardware Extension (SHE) Functional Specification Version 1.1 security functions
  - Includes software selectable enhancement to key usage flag for MAC verification and increase in number of memory slots for security keys
- PASS module to support security features
- Nexus development interface (NDI) per IEEE-ISTO 5001-2003 standard, with some support for 2010 standard
- Device and board test support per Joint Test Action Group (JTAG) IEEE 1149.1 and 1149.7
- On-chip voltage regulator controller (VRC) that derives the core logic supply voltage from the high-voltage supply
- On-chip voltage regulator for flash memory
- Self Test capability

| Symbol | Parameter                                | Conditions <sup>1</sup> | Value |     | Unit |
|--------|------------------------------------------|-------------------------|-------|-----|------|
| Symbol | Faranieter                               | Conditions              | Min   | Max |      |
| MSL    | Moisture sensitivity level <sup>11</sup> |                         | _     | 3   | _    |

- 1. Voltages are referred to  $V_{SS}$  if not specified otherwise
- Allowed 1.45 V 1.5 V for 60 seconds cumulative time at maximum T<sub>J</sub> = 150 °C; remaining time as defined in note 3 and note 4
- 3. Allowed 1.375 V 1.45 V for 10 hours cumulative time at maximum  $T_J$  = 150 °C; remaining time as defined in note 4
- 4. 1.32 V 1.375 V range allowed periodically for supply with sinusoidal shape and average supply value below 1.275 V at maximum T<sub>J</sub> = 150 °C
- 5. Allowed 5.5 V 6.0 V for 60 seconds cumulative time with no restrictions, for 10 hours cumulative time device in reset,  $T_J$  = 150 °C; remaining time at or below 5.5 V
- 6. Allowed 3.6 V 4.5 V for 60 seconds cumulative time with no restrictions, for 10 hours cumulative time device in reset,  $T_J$  = 150 °C; remaining time at or below 3.6 V
- 7. The maximum input voltage on an I/O pin tracks with the associated I/P supply maximum. For the injection current condition on a pin, the voltage will be equal to the supply plus the voltage drop across the internal ESD diode from I/O pin to supply. The diode voltage varies greatly across process and temperature, but a value of 0.3V can be used for nominal calculations.
- The sum of all controller pins (including both digital and analog) must not exceed 200 mA. A V<sub>DDEx</sub>/V<sub>DDEHx</sub> power segment is defined as one or more GPIO pins located between two V<sub>DDEx</sub>/V<sub>DDEHx</sub> supply pins.
- 9. The average current values given in I/O pad current specifications should be used to calculate total I/O segment current.
- 10. Solder profile per IPC/JEDEC J-STD-020D
- 11. Moisture sensitivity per JEDEC test method A112

# 3.2 Electromagnetic interference (EMI) characteristics

Test reports with EMC measurements to IC-level IEC standards are available on request.

To find application notes that provide guidance on designing your system to minimize interference from radiated emissions, go to nxp.com and perform a keyword search for "radiated emissions."

# 3.3 Electrostatic discharge (ESD) characteristics

| Symbol           | Parameter                          | Conditions      | Value | Unit |
|------------------|------------------------------------|-----------------|-------|------|
| V <sub>HBM</sub> | ESD for Human Body Model (HBM)     | All pins        | 2000  | V    |
| V <sub>CDM</sub> | ESD for Charged Device Model (CDM) | Corner pins     | 750   | V    |
|                  |                                    | Non-corner pins | 500   |      |

## Table 2. ESD Ratings<sup>1, 2</sup>

1. All ESD testing is in conformity with CDF-AEC-Q100 Stress Test Qualification for Automotive Grade Integrated Circuits.

 A device will be defined as a failure if after exposure to ESD pulses the device no longer meets the device specification requirements.

#### **Electrical characteristics**

- 13. For supply voltages between 3.0 V and 4.0 V there will be no guaranteed precision of ADC (accuracy/linearity). ADC will recover to a fully functional state when the voltage rises above 4.0 V.
- 14. Full device lifetime without performance degradation
- 15. I/O and analog input specifications are only valid if the injection current on adjacent pins is within these limits. See the absolute maximum ratings table for maximum input current for reliability requirements.
- 16. The I/O pins on the device are clamped to the I/O supply rails for ESD protection. When the voltage of the input pin is above the supply rail, current will be injected through the clamp diode to the supply rail. For external RC network calculation, assume a typical 0.3 V drop across the active diode. The diode voltage drop varies with temperature.
- 17. The sum of all controller pins (including both digital and analog) must not exceed 200 mA. A V<sub>DDEx</sub>/V<sub>DDEHx</sub> power segment is defined as one or more GPIO pins located between two V<sub>DDEx</sub>/V<sub>DDEHx</sub> supply pins.
- 18. The average current values given in I/O pad current specifications should be used to calculate total I/O segment current.

# 3.5 DC electrical specifications

### NOTE

 $I_{DDA\_MISC}$  is the sum of current consumption of IRC,  $I_{TRNG}$ , and  $I_{STBY}$  in the 5 V domain. IRC current is provided in the IRC specifications.

### NOTE

I/O, XOSC, EQADC, SDADC, and Temperature Sensor current specifications are in those components' dedicated sections.

| Symbol Parameter Conditions |                                                                                | Conditiono                                   |     | Unit |      |      |
|-----------------------------|--------------------------------------------------------------------------------|----------------------------------------------|-----|------|------|------|
| Symbol                      | Farameter                                                                      | Conditions                                   | Min | Тур  | Max  | Unit |
| I <sub>DD</sub>             | Operating current on the V <sub>DD</sub> core logic supply <sup>1</sup>        | LVD/HVD enabled, $V_{DD} = 1.2 V$ to 1.32 V  | —   | 0.65 | 1.35 | А    |
|                             |                                                                                | LVD/HVD disabled, $V_{DD} = 1.2 V$ to 1.38 V | _   | 0.65 | 1.4  |      |
| I <sub>DD_PE</sub>          | Operating current on the V <sub>DD</sub> supply for flash memory program/erase | _                                            | _   | —    | 85   | mA   |
| IDDPMC                      | Operating current on the V <sub>DDPMC</sub> supply <sup>2</sup>                | Flash memory read                            | _   | —    | 40   | mA   |
|                             |                                                                                | Flash memory program/erase                   | _   | —    | 70   |      |
|                             |                                                                                | PMC only                                     | _   | —    | 35   |      |
|                             | Operating current on the V <sub>DDPMC</sub> supply                             | Flash memory read                            | —   | —    | 10   | mA   |
|                             | (internal core regulator bypassed)                                             | Flash memory program/erase                   | _   | —    | 40   |      |
|                             |                                                                                | PMC only                                     | —   | —    | 5    |      |
| I <sub>REGCTL</sub>         | Core regulator DC current output on V <sub>REGCTL</sub> pin                    | —                                            |     | -    | 25   | mA   |
| I <sub>STBY</sub>           | Standby RAM supply current ( $T_J = 150^{\circ}C$ )                            | 1.08 V                                       | _   | —    | 1140 | μA   |
|                             |                                                                                | 1.25 V to 5.5 V                              | —   | —    | 1170 |      |
| I <sub>DD_PWR</sub>         | Operating current on the V <sub>DDPWR</sub> supply                             | —                                            | —   | —    | 50   | mA   |
| I <sub>BG_REF</sub>         | Bandgap reference current consumption <sup>3</sup>                             |                                              | —   | —    | 600  | μA   |
| I <sub>TRNG</sub>           | True Random Number Generator current                                           | —                                            | —   | —    | 2.1  | mA   |

### Table 4. DC electrical specifications

1. PCR[DSC] values refer to the setting of that register field in the SIU.

# 3.6.3 I/O pad current specifications

The I/O pads are distributed across the I/O supply segments. Each I/O supply segment is associated with a  $V_{DDEx}$  supply segment.

Table 11 provides I/O consumption figures.

To ensure device reliability, the average current of the I/O on a single segment should remain below the  $I_{MAXSEG}$  value given in Table 1.

To ensure device functionality, the average current of the I/O on a single segment should remain below the  $I_{MAXSEG}$  value given in Table 3.

### NOTE

The MPC5777C I/O Signal Description and Input Multiplexing Tables are contained in a Microsoft Excel® file attached to the Reference Manual. In the spreadsheet, select the I/O Signal Table tab.

| Symbol                | Parameter                         | Conditions                                                  | Value |     |      | Unit |
|-----------------------|-----------------------------------|-------------------------------------------------------------|-------|-----|------|------|
| Symbol                |                                   | Conditions                                                  | Min   | Тур | Max  | Unit |
| I <sub>AVG_GPIO</sub> | Average I/O current for GPIO pads | C <sub>L</sub> = 25 pF, 2 MHz                               | —     | —   | 0.42 | mA   |
|                       | (per pad)                         | $V_{DDEx} = 5.0 V \pm 10\%$                                 |       |     |      |      |
|                       |                                   | C <sub>L</sub> = 50 pF, 1 MHz                               | —     | —   | 0.35 |      |
|                       |                                   | $V_{DDEx} = 5.0 V \pm 10\%$                                 |       |     |      |      |
| I <sub>AVG_EBI</sub>  | Average I/O current for external  | $C_{DRV} = 10 \text{ pF}, f_{EBI} = 66 \text{ MHz}$         | —     |     | 9    | mA   |
|                       | bus output pins (per pad)         | $V_{DDEx} = 3.3 V \pm 10\%$                                 |       |     |      |      |
|                       |                                   | $C_{DRV} = 20 \text{ pF}, \text{ f}_{EBI} = 66 \text{ MHz}$ | —     |     | 18   |      |
|                       |                                   | $V_{DDEx} = 3.3 V \pm 10\%$                                 |       |     |      |      |
|                       |                                   | $C_{DRV} = 30 \text{ pF}, f_{EBI} = 66 \text{ MHz}$         | —     | —   | 30   |      |
|                       |                                   | $V_{DDEx} = 3.3 V \pm 10\%$                                 |       |     |      |      |

Table 11. I/O consumption

# 3.7 Oscillator and PLL electrical specifications

The on-chip dual PLL—consisting of the peripheral clock and reference PLL (PLL0) and the frequency-modulated system PLL (PLL1)—generates the system and auxiliary clocks from the main oscillator driver.

| Symbol                 | Baramatar                                  | Conditions                                                                 |     | Unit |     |      |
|------------------------|--------------------------------------------|----------------------------------------------------------------------------|-----|------|-----|------|
| Symbol                 | Farameter                                  | Conditions                                                                 | Min | Тур  | Мах | Unit |
| SNR <sub>DIFF150</sub> | Signal to noise ratio in                   | $4.5 \text{ V} < \text{V}_{\text{DDA}SD} < 5.5 \text{ V}^{8, 9}$           | 80  | _    | —   | dB   |
|                        | differential mode, 150<br>Ksps output rate | $V_{RH_SD} = V_{DDA_SD}$                                                   |     |      |     |      |
|                        |                                            | GAIN = 1                                                                   |     |      |     |      |
|                        |                                            | $4.5 \text{ V} < \text{V}_{\text{DDA}SD} < 5.5 \text{ V}^{8, 9}$           | 77  |      |     |      |
|                        |                                            | $V_{RH_SD} = V_{DDA_SD}$                                                   |     |      |     |      |
|                        |                                            | GAIN = 2                                                                   |     |      |     |      |
|                        |                                            | $4.5 \text{ V} < \text{V}_{\text{DDA}SD} < 5.5 \text{ V}^{8, 9}$           | 74  | _    |     |      |
|                        |                                            | $V_{RH_SD} = V_{DDA_SD}$                                                   |     |      |     |      |
|                        |                                            | GAIN = 4                                                                   |     |      |     |      |
|                        |                                            | $4.5 \text{ V} < \text{V}_{\text{DDA}SD} < 5.5 \text{ V}^{8, 9}$           | 71  | _    | _   |      |
|                        |                                            | $V_{RH_SD} = V_{DDA_SD}$                                                   |     |      |     |      |
|                        |                                            | GAIN = 8                                                                   |     |      |     |      |
|                        |                                            | $4.5 \text{ V} < \text{V}_{\text{DDA}SD} < 5.5 \text{ V}^{8, 9}$           | 68  | —    | —   |      |
|                        |                                            | $V_{RH\_SD} = V_{DDA\_SD}$                                                 |     |      |     |      |
|                        |                                            | GAIN = 16                                                                  |     |      |     |      |
| SNR <sub>DIFF333</sub> | Signal to noise ratio in                   | $4.5 \text{ V} < \text{V}_{\text{DDA}SD} < 5.5 \text{ V}^{8, 9}$           | 71  | —    | _   | dB   |
|                        | Ksps output rate                           | $V_{RH\_SD} = V_{DDA\_SD}$                                                 |     |      |     |      |
|                        |                                            | GAIN = 1                                                                   |     |      |     |      |
|                        |                                            | $4.5 \text{ V} < \text{V}_{\text{DDA}SD} < 5.5 \text{ V}^{8, 9}$           | 70  | —    | —   |      |
|                        |                                            | $V_{RH\_SD} = V_{DDA\_SD}$                                                 |     |      |     |      |
|                        |                                            | GAIN = 2                                                                   |     |      |     |      |
|                        |                                            | $4.5 \text{ V} < \text{V}_{\text{DDA}SD} < 5.5 \text{ V}^{8, 9}$           | 68  |      | —   |      |
|                        |                                            | $V_{RH\_SD} = V_{DDA\_SD}$                                                 |     |      |     |      |
|                        |                                            | GAIN = 4                                                                   |     |      |     |      |
|                        |                                            | $4.5 \text{ V} < \text{V}_{\text{DDA}_{\text{SD}}} < 5.5 \text{ V}^{8, 9}$ | 65  | —    | —   |      |
|                        |                                            | $V_{RH\_SD} = V_{DDA\_SD}$                                                 |     |      |     |      |
|                        |                                            | GAIN = 8                                                                   |     |      |     |      |
|                        |                                            | 4.5 V < V <sub>DDA_SD</sub> < 5.5 V <sup>8, 9</sup>                        | 62  |      |     |      |
|                        |                                            | $V_{RH\_SD} = V_{DDA\_SD}$                                                 |     |      |     |      |
|                        |                                            | GAIN = 16                                                                  |     |      |     |      |

## Table 18. SDADC electrical specifications (continued)

Table continues on the next page ...

| Symbol                | Baramotor                                       | Conditions                                     |     | Unit |                                                 |    |
|-----------------------|-------------------------------------------------|------------------------------------------------|-----|------|-------------------------------------------------|----|
| Symbol                | Falameter                                       | Conditions                                     | Min | Тур  | Мах                                             |    |
| t <sub>SETTLING</sub> | Settling time after mux                         | Analog inputs are muxed                        | —   | —    | 2*δ <sub>GROUP</sub> +                          | _  |
|                       | change                                          | HPF = ON                                       |     |      | 3*f <sub>ADCD_S</sub>                           |    |
|                       |                                                 | HPF = OFF                                      | _   | _    | 2*δ <sub>GROUP</sub> +<br>2*f <sub>ADCD_S</sub> |    |
| todrecovery           | Overdrive recovery time                         | After input comes within range from saturation | _   | _    | 2*δ <sub>GROUP</sub> +<br>f <sub>ADCD_S</sub>   | -  |
|                       |                                                 | HPF = ON                                       |     |      |                                                 |    |
|                       |                                                 | HPF = OFF                                      | _   |      | 2*δ <sub>GROUP</sub>                            |    |
| C <sub>S_D</sub>      | SDADC sampling                                  | GAIN = 1, 2, 4, 8                              | —   |      | 75*GAIN                                         | fF |
|                       | capacitance after sampling switch <sup>16</sup> | GAIN = 16                                      | —   |      | 600                                             | fF |
| I <sub>BIAS</sub>     | Bias consumption                                | At least one SDADC enabled                     |     | —    | 3.5                                             | mA |
| I <sub>ADV_D</sub>    | SDADC supply<br>consumption                     | Per SDADC enabled                              | —   |      | 4.325                                           | mA |
| I <sub>ADR_D</sub>    | SDADC reference<br>current consumption          | Per SDADC enabled                              | _   | _    | 20                                              | μA |

### Table 18. SDADC electrical specifications (continued)

- 1. For input voltage above the maximum and below the clamp voltage of the input pad, there is no latch-up concern, and the signal will only be "clipped."
- 2. VINP is the input voltage applied to the positive terminal of the SDADC
- 3. VINM is the input voltage applied to the negative terminal of the SDADC
- 4. Sampling is generated internally  $f_{SAMPLING} = f_{ADCD_M}/2$
- 5. For Gain = 16, SDADC resolution is 15 bit.
- Calibration of gain is possible when gain = 1. Offset Calibration should be done with respect to 0.5<sup>\*</sup>V<sub>RH\_SD</sub> for differential mode and single ended mode with negative input = 0.5<sup>\*</sup>V<sub>RH\_SD</sub>. Offset Calibration should be done with respect to 0 for single ended mode with negative input = 0. Both Offset and Gain Calibration is guaranteed for +/-5% variation of V<sub>RH\_SD</sub>, +/-10% variation of V<sub>DDA SD</sub>, +/-50 C temperature variation.
- 7. Offset and gain error due to temperature drift can occur in either direction (+/-) for each of the SDADCs on the device.
- SDADC is functional in the range 3.6 V < V<sub>DDA\_SD</sub> < 4.0 V: SNR parameter degrades by 3 dB. SDADC is functional in the range 3.0 V < V<sub>RH\_SD</sub> < 4.0 V: SNR parameter degrades by 9 dB.</li>
- 9. SNR values guaranteed only if external noise on the ADC input pin is attenuated by the required SNR value in the frequency range of f<sub>ADCD\_M</sub> f<sub>ADCD\_S</sub> to f<sub>ADCD\_M</sub> + f<sub>ADCD\_S</sub>, where f<sub>ADCD\_M</sub> is the input sampling frequency and f<sub>ADCD\_S</sub> is the output sample frequency. A proper external input filter should be used to remove any interfering signals in this frequency range.
- 10. Input impedance in differential mode  $Z_{IN} = Z_{DIFF}$
- 11. Input impedance given at  $f_{ADCD_M} = 16$  MHz. Impedance is inversely proportional to SDADC clock frequency.  $Z_{DIFF}$  ( $f_{ADCD_M}$ ) = (16 MHz /  $f_{ADCD_M}$ ) \*  $Z_{DIFF}$ ,  $Z_{CM}$  ( $f_{ADCD_M}$ ) = (16 MHz /  $f_{ADCD_M}$ ) \*  $Z_{CM}$ .
- 12. Input impedance in single-ended mode  $Z_{IN} = (2 * Z_{DIFF} * Z_{CM}) / (Z_{DIFF} + Z_{CM})$
- 13.  $V_{INTCM}$  is the Common Mode input reference voltage for the SDADC. It has a nominal value of ( $V_{RH_SD}$   $V_{RL_SD}$ ) / 2.
- 14. The  $\pm 1\%$  passband ripple specification is equivalent to 20 \* log<sub>10</sub> (0.99) = 0.087 dB.
- 15. Propagation of the information from the pin to the register CDR[CDATA] and the flags SFR[DFEF] and SFR[DFFF] is given by the different modules that must be crossed: delta/sigma filters, high pass filter, FIFO module, and clock domain synchronizers. The time elapsed between data availability at the pin and internal SDADC module registers is given by the following formula, where f<sub>ADCD\_S</sub> is the frequency of the sampling clock, f<sub>ADCD\_M</sub> is the frequency of the modulator, and f<sub>FM\_PER\_CLK</sub> is the frequency of the peripheral bridge clock feeds to the SDADC module:

 $REGISTER LATENCY = t_{LATENCY} + 0.5/f_{ADCD_S} + 2 (\sim+1)/f_{ADCD_M} + 2(\sim+1)f_{FM_PER_CLK}$ 

The (~+1) symbol refers to the number of clock cycles uncertainty (from 0 to 1 clock cycle) to be added due to resynchronization of the signal during clock domain crossing.

| Part name | Part type | Nominal        | Description                                                                                                                                    |
|-----------|-----------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------|
| Q1        | p-MOS     | 3 A - 20 V     | SQ2301ES / FDC642P or equivalent: low threshold p-MOS, Vth < 2.0 V, Rdson @ 4.5 V < 100 m $\Omega,$ Cg < 5 nF                                  |
| D1        | Schottky  | 2 A - 20 V     | SS8P3L or equivalent: Vishay™ low Vf Schottky diode                                                                                            |
| L         | Inductor  | 3–4 µH - 1.5 A | Buck shielded coil low ESR                                                                                                                     |
| CI        | Capacitor | 22 µF - 20 V   | Ceramic capacitor, total ESR < 70 m $\Omega$                                                                                                   |
| CE        | Capacitor | 0.1 µF - 7 V   | Ceramic—one capacitor for each V <sub>DD</sub> pin                                                                                             |
| CV        | Capacitor | 22 μF - 20 V   | Ceramic $V_{DDPMC}$ (optional 0.1 $\mu$ F capacitor in parallel)                                                                               |
| CD        | Capacitor | 22 µF - 20 V   | Ceramic supply decoupling capacitor, ESR < 50 m $\Omega$ (as close as possible to the p-MOS source)                                            |
| R         | Resistor  | 2.0-4.7 kΩ     | Pullup for power p-MOS gate                                                                                                                    |
| СВ        | Capacitor | 22 µF - 20 V   | Ceramic, connect 100 nF capacitor in parallel (as close as possible to package to reduce current loop from $V_{\rm DDPWR}$ to $V_{\rm SSPWR})$ |

### Table 26. Recommended operating characteristics

The following diagram shows the SMPS configuration connection.



Figure 13. SMPS configuration

## NOTE

The REGSEL pin is tied to  $V_{DDPMC}$  to select SMPS. If REGSEL is 0, the chip boots with the linear regulator.

See Power sequencing requirements for details about  $V_{\text{DDPMC}}$  and  $V_{\text{DDPWR}}.$ 

# 3.12 Flash memory specifications

# 3.12.1 Flash memory program and erase specifications

NOTE

All timing, voltage, and current numbers specified in this section are defined for a single embedded flash memory within an SoC, and represent average currents for given supplies and operations.

Table 30 shows the estimated Program/Erase times.

| Symbol               | Characteristic <sup>1</sup>        | Typ <sup>2</sup> | Fac<br>Program                | tory<br>nming <sup>3, 4</sup>   | F                                      | ield Upda         | te                        | Unit |
|----------------------|------------------------------------|------------------|-------------------------------|---------------------------------|----------------------------------------|-------------------|---------------------------|------|
|                      |                                    |                  | Initial<br>Max                | Initial<br>Max, Full<br>Temp    | Typical<br>End of<br>Life <sup>5</sup> | Lifeti            | Lifetime Max <sup>6</sup> |      |
|                      |                                    |                  | 20°C ≤T <sub>A</sub><br>≤30°C | -40°C ≤T <sub>J</sub><br>≤150°C | -40°C ≤T <sub>J</sub><br>≤150°C        | ≤ 1,000<br>cycles | ≤ 250,000<br>cycles       |      |
| t <sub>dwpgm</sub>   | Doubleword (64 bits) program time  | 43               | 100                           | 150                             | 55                                     | 500               |                           | μs   |
| t <sub>ppgm</sub>    | Page (256 bits) program time       | 73               | 200                           | 300                             | 108                                    | 500               |                           | μs   |
| t <sub>qppgm</sub>   | Quad-page (1024 bits) program time | 268              | 800                           | 1,200                           | 396                                    | 2,000             |                           | μs   |
| t <sub>16kers</sub>  | 16 KB Block erase time             | 168              | 290                           | 320                             | 250                                    | 1,000             |                           | ms   |
| t <sub>16kpgm</sub>  | 16 KB Block program time           | 34               | 45                            | 50                              | 40                                     | 1,000             |                           | ms   |
| t <sub>32kers</sub>  | 32 KB Block erase time             | 217              | 360                           | 390                             | 310                                    | 1,200             |                           | ms   |
| t <sub>32kpgm</sub>  | 32 KB Block program time           | 69               | 100                           | 110                             | 90                                     | 1,200             |                           | ms   |
| t <sub>64kers</sub>  | 64 KB Block erase time             | 315              | 490                           | 590                             | 420                                    | 1,600             |                           | ms   |
| t <sub>64kpgm</sub>  | 64 KB Block program time           | 138              | 180                           | 210                             | 170                                    | 1,600             |                           | ms   |
| t <sub>256kers</sub> | 256 KB Block erase time            | 884              | 1,520                         | 2,030                           | 1,080                                  | 4,000             | _                         | ms   |
| t <sub>256kpgm</sub> | 256 KB Block program time          | 552              | 720                           | 880                             | 650                                    | 4,000             | _                         | ms   |

 Table 30.
 Flash memory program and erase specifications

1. Program times are actual hardware programming times and do not include software overhead. Block program times assume quad-page programming.

2. Typical program and erase times represent the median performance and assume nominal supply values and operation at 25 °C. Typical program and erase times may be used for throughput calculations.

- 3. Conditions:  $\leq$  150 cycles, nominal voltage.
- 4. Plant Programing times provide guidance for timeout limits used in the factory.
- 5. Typical End of Life program and erase times represent the median performance and assume nominal supply values. Typical End of Life program and erase values may be used for throughput calculations.
- 6. Conditions:  $-40^{\circ}C \le T_J \le 150^{\circ}C$ , full spec voltage.



Figure 21. JTAG JCOMP timing



Figure 22. JTAG boundary scan timing

# 3.13.4 Nexus timing

# Table 37. Nexus debug port timing<sup>1</sup>

| Spec | Characteristic                           | Symbol              | Min            | Max | Unit              |
|------|------------------------------------------|---------------------|----------------|-----|-------------------|
| 1    | MCKO Cycle Time                          | t <sub>MCYC</sub>   | 2              | 8   | t <sub>CYC</sub>  |
| 2    | MCKO Duty Cycle                          | t <sub>MDC</sub>    | 40             | 60  | %                 |
| 3    | MCKO Low to MDO Data Valid <sup>2</sup>  | t <sub>MDOV</sub>   | -0.1           | 0.2 | t <sub>MCYC</sub> |
| 4    | MCKO Low to MSEO Data Valid <sup>2</sup> | t <sub>MSEOV</sub>  | -0.1           | 0.2 | t <sub>MCYC</sub> |
| 5    | MCKO Low to EVTO Data Valid <sup>2</sup> | t <sub>EVTOV</sub>  | -0.1           | 0.2 | t <sub>MCYC</sub> |
| 6    | EVTI Pulse Width                         | t <sub>EVTIPW</sub> | 4.0            | _   | t <sub>TCYC</sub> |
| 7    | EVTO Pulse Width                         | t <sub>EVTOPW</sub> | 1              | —   | t <sub>MCYC</sub> |
| 8    | TCK Cycle Time                           | t <sub>TCYC</sub>   | 2 <sup>3</sup> | _   | t <sub>CYC</sub>  |

Table continues on the next page...

### Table 37. Nexus debug port timing<sup>1</sup> (continued)

| Spec | Characteristic                                                               | Symbol                                  | Min             | Max | Unit |
|------|------------------------------------------------------------------------------|-----------------------------------------|-----------------|-----|------|
| 8    | Absolute minimum TCK cycle time <sup>4</sup> (TDO sampled on posedge of TCK) | t <sub>TCYC</sub>                       | 40 <sup>5</sup> | _   | ns   |
|      | Absolute minimum TCK cycle time <sup>4</sup> (TDO sampled on negedge of TCK) |                                         | 20 <sup>5</sup> | _   |      |
| 9    | TCK Duty Cycle                                                               | t <sub>TDC</sub>                        | 40              | 60  | %    |
| 10   | TDI, TMS Data Setup Time <sup>6</sup>                                        | t <sub>NTDIS</sub> , t <sub>NTMSS</sub> | 8               | —   | ns   |
| 11   | TDI, TMS Data Hold Time <sup>6</sup>                                         | T <sub>NTDIH</sub> , t <sub>NTMSH</sub> | 5               | —   | ns   |
| 12   | TCK Low to TDO Data Valid <sup>6</sup>                                       | t <sub>NTDOV</sub>                      | 0               | 18  | ns   |
| 13   | RDY Valid to MCKO <sup>7</sup>                                               | —                                       | —               | —   |      |
| 14   | TDO hold time after TCLK low <sup>6</sup>                                    | t <sub>NTDOH</sub>                      | 1               | _   | ns   |

1. All Nexus timing relative to MCKO is measured from 50% of MCKO and 50% of the respective signal. Nexus timing specified at  $V_{DD}$  = 1.08 V to 1.32 V,  $V_{DDE}$  = 3.0 V to 3.6 V,  $V_{DD33}$  and  $V_{DDSYN}$  = 3.0 V to 3.6 V,  $T_A$  =  $T_L$  to  $T_H$ , and  $C_L$  = 30 pF with DSC = 0b10.

- 2. MDO, MSEO, and EVTO data is held valid until next MCKO low cycle.
- 3. This is a functionally allowable feature. However, it may be limited by the maximum frequency specified by the absolute minimum TCK period specification.
- 4. This value is TDO propagation time plus 2 ns setup time to sampling edge.
- 5. This may require a maximum clock speed that is less than the maximum functional capability of the design depending on the actual system frequency being used.
- 6. Applies to TMS pin timing for the bit frame when using the 1149.7 advanced protocol.
- 7. The RDY pin timing is asynchronous to MCKO. The timing is guaranteed by design to function correctly.



Figure 23. Nexus timings

#### **Electrical characteristics**

 Table 38. Bus operation timing<sup>1</sup> (continued)

|      | Snoo | Characteristic Symbol 66 MHz (Ext. bus freq.) <sup>2, 3</sup> |                  | Unit                 | Notos |    |                                                        |
|------|------|---------------------------------------------------------------|------------------|----------------------|-------|----|--------------------------------------------------------|
| Spec |      | Characteristic                                                | Symbol           | Min                  | Max   |    | NOLES                                                  |
|      | 10   | D_ALE Negated to Address<br>Invalid                           | t <sub>AAI</sub> | 2.0/1.0 <sup>5</sup> | _     | ns | The timing is for Asynchronous external memory system. |
|      |      |                                                               |                  |                      |       |    | ALE is measured at 50% of VDDE.                        |

- 1. EBI timing specified at  $V_{DD}$  = 1.08 V to 1.32 V,  $V_{DDE}$  = 3.0 V to 3.6 V,  $T_A$  =  $T_L$  to  $T_H$ , and  $C_L$  = 30 pF with SIU\_PCR[DSC] = 10b for ADDR/CTRL and SIU\_PCR[DSC] = 11b for CLKOUT/DATA.
- 2. Speed is the nominal maximum frequency. Max speed is the maximum speed allowed including frequency modulation (FM).
- 3. Depending on the internal bus speed, set the SIU\_ECCR[EBDF] bits correctly not to exceed maximum external bus frequency. The maximum external bus frequency is 66 MHz.
- 4. Refer to D\_CLKOUT pad timing in Table 10.
- ALE hold time spec is temperature dependant. 1.0 ns spec applies for temperature range -40 to 0°C. 2.0ns spec applies to temperatures > 0°C. This spec has no dependency on the SIU\_ECCR[EBTS] bit.



Figure 25. D\_CLKOUT timing



Figure 33. DSPI CMOS master mode – classic timing, CPHA = 1



Figure 34. DSPI PCS strobe (PCSS) timing (master mode)

### 3.13.9.1.2 DSPI CMOS Master Mode – Modified Timing Table 44. DSPI CMOS master modified timing (full duplex and output only) – MTFE = 1, CPHA = 0 or 1<sup>1</sup>

| <b>"</b> | Symbol           | Characteristic   | Condition              | 2                      | Value                                                    | 3   | Unit |
|----------|------------------|------------------|------------------------|------------------------|----------------------------------------------------------|-----|------|
| #        | Symbol           | Characteristic   | Pad drive <sup>4</sup> | Load (C <sub>L</sub> ) | Min                                                      | Мах | Unit |
| 1        | t <sub>SCK</sub> | SCK cycle time   | PCR[SRC]=11b           | 25 pF                  | 33.0                                                     | —   | ns   |
|          |                  |                  | PCR[SRC]=10b           | 50 pF                  | 80.0                                                     | _   |      |
|          |                  |                  | PCR[SRC]=01b           | 50 pF                  | 200.0                                                    |     |      |
| 2        | t <sub>CSC</sub> | PCS to SCK delay | PCR[SRC]=11b           | 25 pF                  | (N <sup>5</sup> × t <sub>SYS</sub> <sup>, 6</sup> ) – 16 | _   | ns   |
|          |                  |                  | PCR[SRC]=10b           | 50 pF                  | $(N^5 \times t_{SYS}^{, 6}) - 16$                        | _   |      |
|          |                  |                  | PCR[SRC]=01b           | 50 pF                  | $(N^5 \times t_{SYS}^{, 6}) - 18$                        |     |      |
|          |                  |                  | PCS: PCR[SRC]=01b      | 50 pF                  | $(N^5 \times t_{SYS}^{, 6}) - 45$                        | _   |      |
|          |                  |                  | SCK: PCR[SRC]=10b      |                        |                                                          |     |      |

Table continues on the next page ...

# Table 44. DSPI CMOS master modified timing (full duplex and output only) – MTFE = 1, CPHA = 0 or $1^1$ (continued)

|   | Cumhal                                             | Condition <sup>2</sup>         |                        | Value <sup>3</sup>     |                                      |                                      |    |
|---|----------------------------------------------------|--------------------------------|------------------------|------------------------|--------------------------------------|--------------------------------------|----|
| # | Symbol                                             | Characteristic                 | Pad drive <sup>4</sup> | Load (C <sub>L</sub> ) | Min                                  | Max                                  |    |
| 3 | t <sub>ASC</sub>                                   | After SCK delay                | PCR[SRC]=11b           | PCS: 0 pF              | $(M^7 \times t_{SYS}^{, 6}) - 35$    |                                      | ns |
|   |                                                    |                                |                        | SCK: 50 pF             |                                      |                                      |    |
|   |                                                    |                                | PCR[SRC]=10b           | PCS: 0 pF              | $(M^7 \times t_{SYS}^{, 6}) - 35$    | _                                    |    |
|   |                                                    |                                |                        | SCK: 50 pF             |                                      |                                      |    |
|   |                                                    |                                | PCR[SRC]=01b           | PCS: 0 pF              | $(M^7 \times t_{SYS}^{, 6}) - 35$    |                                      | -  |
|   |                                                    |                                |                        | SCK: 50 pF             |                                      |                                      |    |
|   |                                                    |                                | PCS: PCR[SRC]=01b      | PCS: 0 pF              | $(M^7 \times t_{SYS}, 6) - 35$       |                                      | -  |
|   |                                                    |                                | SCK: PCR[SRC]=10b      | SCK: 50 pF             |                                      |                                      |    |
| 4 | t <sub>SDC</sub>                                   | SCK duty cycle <sup>8</sup>    | PCR[SRC]=11b           | 0 pF                   | 1/2t <sub>SCK</sub> – 2              | 1/2t <sub>SCK</sub> + 2              | ns |
|   |                                                    |                                | PCR[SRC]=10b           | 0 pF                   | 1/2t <sub>SCK</sub> – 2              | 1/2t <sub>SCK</sub> + 2              | 1  |
|   |                                                    |                                | PCR[SRC]=01b           | 0 pF                   | 1/2t <sub>SCK</sub> – 5              | 1/2t <sub>SCK</sub> + 5              | 1  |
|   |                                                    |                                | PCS strob              | e timing               |                                      |                                      | 1  |
| 5 | t <sub>PCSC</sub>                                  | PCSx to PCSS time <sup>9</sup> | PCR[SRC]=10b           | 25 pF                  | 13.0                                 | _                                    | ns |
| 6 | t <sub>PASC</sub>                                  | PCSS to PCSx time <sup>9</sup> | PCR[SRC]=10b           | 25 pF                  | 13.0                                 | _                                    | ns |
|   |                                                    |                                | SIN setu               | ıp time                |                                      |                                      |    |
| 7 | t <sub>SUI</sub>                                   | SIN setup time to              | PCR[SRC]=11b           | 25 pF                  | $29 - (P^{11} \times t_{SYS}^{, 6})$ | _                                    | ns |
|   |                                                    | SCK                            | PCR[SRC]=10b           | 50 pF                  | $31 - (P^{11} \times t_{SYS}^{, 6})$ | _                                    |    |
|   |                                                    | CPHA = 0 <sup>10</sup>         | PCR[SRC]=01b           | 50 pF                  | $62 - (P^{11} \times t_{SYS}, 6)$    |                                      | 1  |
|   |                                                    | SIN setup time to              | PCR[SRC]=11b           | 25 pF                  | 29.0                                 |                                      | ns |
|   | SCK<br>CPHA = 1 <sup>10</sup>                      |                                | PCR[SRC]=10b           | 50 pF                  | 31.0                                 |                                      |    |
|   |                                                    |                                | PCR[SRC]=01b           | 50 pF                  | 62.0                                 |                                      |    |
|   |                                                    |                                | SIN hol                | d time                 |                                      |                                      |    |
| 8 | 8 t <sub>HI</sub> <sup>12</sup> SIN hold time from |                                | PCR[SRC]=11b           | 0 pF                   | $-1 + (P^{11} \times t_{SYS}^{, 6})$ | —                                    | ns |
|   |                                                    | SCK                            | PCR[SRC]=10b           | 0 pF                   | $-1 + (P^{11} \times t_{SYS}^{, 6})$ | _                                    |    |
|   |                                                    | $CPHA = 0^{10}$                | PCR[SRC]=01b           | 0 pF                   | $-1 + (P^{11} \times t_{SYS}^{, 6})$ | _                                    |    |
|   |                                                    | SIN hold time from             | PCR[SRC]=11b           | 0 pF                   | -1.0                                 | _                                    | ns |
|   |                                                    | SCK                            | PCR[SRC]=10b           | 0 pF                   | -1.0                                 | _                                    |    |
|   |                                                    | CPHA = 1 <sup>10</sup>         | PCR[SRC]=01b           | 0 pF                   | -1.0                                 |                                      | ]  |
|   |                                                    |                                | SOUT data valid tim    | e (after SCK eo        | dge)                                 |                                      |    |
| 9 | t <sub>SUO</sub>                                   | SOUT data valid                | PCR[SRC]=11b           | 25 pF                  |                                      | 7.0 + t <sub>SYS</sub> <sup>6</sup>  | ns |
|   |                                                    | time from SCK                  | PCR[SRC]=10b           | 50 pF                  |                                      | 8.0 + t <sub>SYS</sub> <sup>6</sup>  |    |
|   |                                                    | $CPHA = 0^{13}$                | PCR[SRC]=01b           | 50 pF                  |                                      | 18.0 + t <sub>SYS</sub> <sup>6</sup> |    |
|   |                                                    | SOUT data valid                | PCR[SRC]=11b           | 25 pF                  |                                      | 7.0                                  | ns |
|   |                                                    | time from SCK                  | PCR[SRC]=10b           | 50 pF                  |                                      | 8.0                                  |    |
|   |                                                    | CPHA = 1 <sup>13</sup>         | PCR[SRC]=01b           | 50 pF                  |                                      | 18.0                                 |    |
|   |                                                    |                                | SOUT data hold tim     | e (after SCK ed        | dge)                                 |                                      |    |

Table continues on the next page ...

#### **Electrical characteristics**



Figure 37. DSPI PCS strobe (PCSS) timing (master mode)

### 3.13.9.1.3 DSPI LVDS Master Mode – Modified Timing Table 45. DSPI LVDS master timing – full duplex – modified transfer format (MTFE = 1), CPHA = 0 or 1

| <u> </u> | Symbol           | Characteristic Cond         |                        | on <sup>1</sup>                | Value                             | 2 <sup>2</sup>         | Unit |
|----------|------------------|-----------------------------|------------------------|--------------------------------|-----------------------------------|------------------------|------|
| #        | Symbol           | Characteristic              | Pad drive <sup>3</sup> | Load (C <sub>L</sub> )         | Min                               | Max                    |      |
| 1        | t <sub>SCK</sub> | SCK cycle time              | LVDS                   | 15 pF to 25 pF<br>differential | 33.3                              | —                      | ns   |
| 2        | t <sub>CSC</sub> | PCS to SCK delay            | PCS: PCR[SRC]=11b      | 25 pF                          | $(N^4 \times t_{SYS}^{, 5}) - 10$ | —                      | ns   |
|          |                  | (LVDS SCK)                  | PCS: PCR[SRC]=10b      | 50 pF                          | $(N^4 \times t_{SYS}^{, 5}) - 10$ |                        | ns   |
|          |                  |                             | PCS: PCR[SRC]=01b      | 50 pF                          | $(N^4 \times t_{SYS}^{, 5}) - 32$ |                        | ns   |
| 3        | t <sub>ASC</sub> | After SCK delay             | PCS: PCR[SRC]=11b      | PCS: 0 pF                      | $(M^6 \times t_{SYS}^{, 5}) - 8$  |                        | ns   |
|          |                  | (LVDS SCK)                  |                        | SCK: 25 pF                     |                                   |                        |      |
|          |                  |                             | PCS: PCR[SRC]=10b      | PCS: 0 pF                      | $(M^6 \times t_{SYS}^{, 5}) - 8$  | _                      | ns   |
|          |                  |                             |                        | SCK: 25 pF                     |                                   |                        |      |
|          |                  |                             | PCS: PCR[SRC]=01b      | PCS: 0 pF                      | $(M^6 \times t_{SYS}^{, 5}) - 8$  | _                      | ns   |
|          |                  |                             |                        | SCK: 25 pF                     |                                   |                        |      |
| 4        | t <sub>SDC</sub> | SCK duty cycle <sup>7</sup> | LVDS                   | 15 pF to 25 pF<br>differential | 1/2t <sub>SCK</sub> – 2           | 1/2t <sub>SCK</sub> +2 | ns   |
| 7        | t <sub>SUI</sub> |                             |                        | SIN setup time                 |                                   |                        |      |
|          |                  | SIN setup time to SCK       | LVDS                   | 15 pF to 25 pF<br>differential | $23 - (P^9 \times t_{SYS'}, 5)$   | _                      | ns   |
|          |                  | $CPHA = 0^8$                |                        |                                |                                   |                        |      |
|          |                  | SIN setup time to SCK       | LVDS                   | 15 pF to 25 pF<br>differential | 23                                | _                      | ns   |
|          |                  | CPHA = 1 <sup>8</sup>       |                        |                                |                                   |                        |      |
| 8        | t <sub>HI</sub>  |                             |                        | SIN hold time                  | I                                 | I                      |      |
|          |                  | SIN hold time from SCK      | LVDS                   | 0 pF differential              | $-1 + (P^9 \times t_{SYS'})$      | _                      | ns   |
|          |                  | $CPHA = 0^8$                |                        |                                |                                   |                        |      |
|          |                  | SIN hold time from SCK      | LVDS                   | 0 pF differential              | -1                                | _                      | ns   |
|          |                  | CPHA = 1 <sup>8</sup>       |                        |                                |                                   |                        |      |

Table continues on the next page...

# Table 45. DSPI LVDS master timing – full duplex – modified transfer format (MTFE = 1),CPHA = 0 or 1 (continued)

| #  | Symbol           | Characteristic                   | Condition <sup>1</sup> |                                | Value                | 2 <sup>2</sup>                      | Unit |
|----|------------------|----------------------------------|------------------------|--------------------------------|----------------------|-------------------------------------|------|
| #  | Symbol           | Characteristic                   | Pad drive <sup>3</sup> | Load (C <sub>L</sub> )         | Min                  | Max                                 | Unit |
| 9  | t <sub>SUO</sub> |                                  | SOUT dat               | a valid time (afte             | r SCK edge)          |                                     |      |
|    |                  | SOUT data valid time from SCK    | LVDS                   | 15 pF to 25 pF<br>differential |                      | 7.0 + t <sub>SYS</sub> <sup>5</sup> | ns   |
|    |                  | CPHA = 0 <sup>10</sup>           |                        |                                |                      |                                     |      |
|    |                  | SOUT data valid time from SCK    | LVDS                   | 15 pF to 25 pF<br>differential |                      | 7.0                                 | ns   |
|    |                  | CPHA = 1 <sup>10</sup>           |                        |                                |                      |                                     |      |
| 10 | t <sub>HO</sub>  |                                  | SOUT dat               | a hold time (after             | SCK edge)            |                                     |      |
|    |                  | SOUT data hold<br>time after SCK | LVDS                   | 15 pF to 25 pF<br>differential | $-7.5 + t_{SYS}^{5}$ | —                                   | ns   |
|    |                  | CPHA = 0 <sup>10</sup>           |                        |                                |                      |                                     |      |
|    |                  | SOUT data hold time after SCK    | LVDS                   | 15 pF to 25 pF<br>differential | -7.5                 | _                                   | ns   |
|    |                  | CPHA = 1 <sup>10</sup>           |                        |                                |                      |                                     |      |

- 1. When a characteristic involves two signals, the pad drive and load conditions apply to each signal's pad, unless specified otherwise.
- 2. All timing values for output signals in this table are measured to 50% of the output voltage.
- 3. Pad drive is defined as the PCR[SRC] field setting in the SIU. Timing is guaranteed to same drive capabilities for all signals; mixing of pad drives may reduce operating speeds and may cause incorrect operation.
- 4. N is the number of clock cycles added to time between PCS assertion and SCK assertion and is software programmable using DSPI\_CTARx[PSSCK] and DSPI\_CTARx[CSSCK]. The minimum value is 2 cycles unless TSB mode or Continuous SCK clock mode is selected, in which case, N is automatically set to 0 clock cycles (PCS and SCK are driven by the same edge of DSPI\_CLKn).
- 5. t<sub>SYS</sub> is the period of DSPI\_CLKn clock, the input clock to the DSPI module. Maximum frequency is 100 MHz (min tSYS = 10 ns).
- 6. M is the number of clock cycles added to time between SCK negation and PCS negation and is software programmable using DSPI\_CTARx[PASC] and DSPI\_CTARx[ASC]. The minimum value is 2 cycles unless TSB mode or Continuous SCK clock mode is selected, in which case, M is automatically set to 0 clock cycles (PCS and SCK are driven by the same edge of DSPI\_CLKn).
- 7. t<sub>SDC</sub> is only valid for even divide ratios. For odd divide ratios the fundamental duty cycle is not 50:50. For these odd divide ratios cases, the absolute spec number is applied as jitter/uncertainty to the nominal high time and low time.
- 8. Input timing assumes an input slew rate of 1 ns (10% 90%) and LVDS differential voltage =  $\pm 100$  mV.
- P is the number of clock cycles added to delay the DSPI input sample point and is software programmable using DSPI\_MCR[SMPL\_PT]. The value must be 0, 1 or 2. If the baud rate divide ratio is /2 or /3, this value is automatically set to 1.
- 10. SOUT Data Valid and Data hold are independent of load capacitance if SCK and SOUT load capacitances are the same value.

1 mm of wire extending from the junction. Place the thermocouple wire flat against the package case to avoid measurement errors caused by the cooling effects of the thermocouple wire.

When board temperature is perfectly defined below the device, it is possible to use the thermal characterization parameter ( $\Psi_{JPB}$ ) to determine the junction temperature by measuring the temperature at the bottom center of the package case (exposed pad) using the following equation:

$$T_J = T_B + \left( \Psi_{\rm JPB} x P_D \right)$$

where:

 $T_T$  = thermocouple temperature on bottom of the package (°C)

 $\Psi_{JT}$  = thermal characterization parameter (°C/W)

 $P_D$  = power dissipation in the package (W)

# 5 Ordering information

Figure 47 and Table 56 describe orderable part numbers for the MPC5777C.



Note: Not all options are available on all devices.

### Figure 47. MPC5777C Orderable part number description

#### **Document revision history**

| Part number1    | Package description  | Speed (MHz) <sup>2</sup> | Operating temperature <sup>3</sup> |                       |  |
|-----------------|----------------------|--------------------------|------------------------------------|-----------------------|--|
|                 | Fackage description  | Speed (MHZ)              | Min (T <sub>L</sub> )              | Max (T <sub>H</sub> ) |  |
| SPC5777CCK3MME3 | MPC5777C 416 package | 264                      | –40 °C                             | 125 °C                |  |
|                 | Lead-free (Pb-free)  |                          |                                    |                       |  |
| SPC5777CK3MME3  | MPC5777C 416 package | 264                      | –40 °C                             | 125 °C                |  |
|                 | Lead-free (Pb-free)  |                          |                                    |                       |  |
| SPC5777CCK3MMO3 | MPC5777C 516 package | 264                      | –40 °C                             | 125 °C                |  |
|                 | Lead-free (Pb-free)  |                          |                                    |                       |  |
| SPC5777CK3MMO3  | MPC5777C 516 package | 264                      | –40 °C                             | 125 °C                |  |
|                 | Lead-free (Pb-free)  |                          |                                    |                       |  |

 Table 56.
 Example orderable part numbers

1. All packaged devices are PPC5777C, rather than MPC5777C or SPC5777C, until product qualifications are complete. The unpackaged device prefix is PCC, rather than SCC, until product qualification is complete.

Not all configurations are available in the PPC parts.

- 2. For the operating mode frequency of various blocks on the device, see Table 3.
- 3. The lowest ambient operating temperature is referenced by  $T_L$ ; the highest ambient operating temperature is referenced by  $T_H$ .

# 6 Document revision history

The following table summarizes revisions to this document since the previous release.

### Table 57. Revision history

| Revision | Date    | Description of changes                                                                                                                                                                                                                                                                                                                                                                                                             |
|----------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 11       | 04/2017 | <ul> <li>In Figure 47 of Ordering information, added codes and firmware version information in definition of "Optional features field"</li> <li>At end of line for (<i>blank</i>), added "version 2.07"</li> <li>Added line for A</li> <li>At end of line for R, added "version 2.08"</li> <li>At end of line for C, added "version 2.07"</li> <li>Added line for D</li> <li>At end of line for L, added "version 2.08"</li> </ul> |



#### How to Reach Us:

Home Page: nxp.com

Web Support: nxp.com/support Information in this document is provided solely to enable system and software implementers to use NXP products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document. NXP reserves the right to make changes without further notice to any products herein.

NXP makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does NXP assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in NXP data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals," must be validated for each customer application by customer's technical experts. NXP does not convey any license under its patent rights nor the rights of others. NXP sells products pursuant to standard terms and conditions of sale, which can be found at the following address: nxp.com/SalesTermsandConditions.

NXP, the NXP logo, NXP SECURE CONNECTIONS FOR A SMARTER WORLD, COOLFLUX, EMBRACE, GREENCHIP, HITAG, I2C BUS, ICODE, JCOP, LIFE VIBES, MIFARE, MIFARE CLASSIC, MIFARE DESFire, MIFARE PLUS, MIFARE FLEX, MANTIS, MIFARE ULTRALIGHT, MIFARE4MOBILE, MIGLO, NTAG, ROADLINK, SMARTLX, SMARTMX, STARPLUG, TOPFET, TRENCHMOS, UCODE, Freescale, the Freescale logo, AltiVec, C-5, CodeTest, CodeWarrior, ColdFire, ColdFire+, C-Ware, the Energy Efficient Solutions logo, Kinetis, Layerscape, MagniV, mobileGT, PEG, PowerQUICC, Processor Expert, QorlQ, QorlQ Qonverge, Ready Play, SafeAssure, the SafeAssure logo, StarCore, Symphony, VortiQa, Vybrid, Airfast, BeeKit, BeeStack, CoreNet, Flexis, MXC, Platform in a Package, QUICC Engine, SMARTMOS, Tower, TurboLink, and UMEMS are trademarks of NXP B.V. All other product or service names are the property of their respective owners. ARM, AMBA, ARM Powered, Artisan, Cortex, Jazelle, Keil, SecurCore, Thumb, TrustZone, and µVision are registered trademarks of ARM Limited (or its subsidiaries) in the EU and/or elsewhere. ARM7, ARM9, ARM11, big.LITTLE, CoreLink, CoreSight, DesignStart, Mali, mbed, NEON, POP, Sensinode, Socrates, ULINK and Versatile are trademarks of ARM Limited (or its subsidiaries) in the EU and/or elsewhere. All rights reserved. Oracle and Java are registered trademarks of Oracle and/or its affiliates. The Power Architecture and Power.org word marks and the Power and Power.org logos and related marks are trademarks and service marks licensed by Power.org.

© 2013–2017 NXP B.V.

Document Number MPC5777C Revision 11, 04/2017



