

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XF

| Details                    |                                                                               |
|----------------------------|-------------------------------------------------------------------------------|
| Product Status             | Obsolete                                                                      |
| Core Processor             | PIC                                                                           |
| Core Size                  | 16-Bit                                                                        |
| Speed                      | 32MHz                                                                         |
| Connectivity               | I <sup>2</sup> C, IrDA, LINbus, SPI, UART/USART                               |
| Peripherals                | Brown-out Detect/Reset, LVD, POR, PWM, WDT                                    |
| Number of I/O              | 85                                                                            |
| Program Memory Size        | 64KB (22K x 24)                                                               |
| Program Memory Type        | FLASH                                                                         |
| EEPROM Size                | -                                                                             |
| RAM Size                   | 16K x 8                                                                       |
| Voltage - Supply (Vcc/Vdd) | 2V ~ 3.6V                                                                     |
| Data Converters            | A/D 16x10b                                                                    |
| Oscillator Type            | Internal                                                                      |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                            |
| Mounting Type              | Surface Mount                                                                 |
| Package / Case             | 100-TQFP                                                                      |
| Supplier Device Package    | 100-TQFP (12x12)                                                              |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic24fj64ga110-e-pt |
|                            |                                                                               |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

|          |                     |                |                 | _   |                  |                                                       |
|----------|---------------------|----------------|-----------------|-----|------------------|-------------------------------------------------------|
| Function | 64-Pin<br>TQFP, QFN | 80-Pin<br>TQFP | 100-Pin<br>TQFP | I/O | Input<br>Buffer  | Description                                           |
| AN0      | 16                  | 20             | 25              | Ι   | ANA              | A/D Analog Inputs.                                    |
| AN1      | 15                  | 19             | 24              | I   | ANA              |                                                       |
| AN2      | 14                  | 18             | 23              | I   | ANA              |                                                       |
| AN3      | 13                  | 17             | 22              | I   | ANA              |                                                       |
| AN4      | 12                  | 16             | 21              | I   | ANA              |                                                       |
| AN5      | 11                  | 15             | 20              | I   | ANA              |                                                       |
| AN6      | 17                  | 21             | 26              | I   | ANA              |                                                       |
| AN7      | 18                  | 22             | 27              | I   | ANA              |                                                       |
| AN8      | 21                  | 27             | 32              | I   | ANA              |                                                       |
| AN9      | 22                  | 28             | 33              | I   | ANA              |                                                       |
| AN10     | 23                  | 29             | 34              | I   | ANA              |                                                       |
| AN11     | 24                  | 30             | 35              | I   | ANA              |                                                       |
| AN12     | 27                  | 33             | 41              | I   | ANA              |                                                       |
| AN13     | 28                  | 34             | 42              | I   | ANA              |                                                       |
| AN14     | 29                  | 35             | 43              | I   | ANA              |                                                       |
| AN15     | 30                  | 36             | 44              | I   | ANA              |                                                       |
| ASCL2    | —                   | _              | 66              | I/O | l <sup>2</sup> C | Alternate I2C2 Synchronous Serial Clock Input/Output. |
| ASDA2    | —                   | _              | 67              | I/O | l <sup>2</sup> C | Alternate I2C2 Data Input/Output.                     |
| AVDD     | 19                  | 25             | 30              | Р   | —                | Positive Supply for Analog modules.                   |
| AVss     | 20                  | 26             | 31              | Р   | —                | Ground Reference for Analog modules.                  |
| C1INA    | 11                  | 15             | 20              | I   | ANA              | Comparator 1 Input A.                                 |
| C1INB    | 12                  | 16             | 21              | I   | ANA              | Comparator 1 Input B.                                 |
| C1INC    | 5                   | 7              | 11              | I   | ANA              | Comparator 1 Input C.                                 |
| C1IND    | 4                   | 6              | 10              | I   | ANA              | Comparator 1 Input D.                                 |
| C2INA    | 13                  | 17             | 22              | I   | ANA              | Comparator 2 Input A.                                 |
| C2INB    | 14                  | 18             | 23              | I   | ANA              | Comparator 2 Input B.                                 |
| C2INC    | 8                   | 10             | 14              | I   | ANA              | Comparator 2 Input C.                                 |
| C2IND    | 6                   | 8              | 12              | I   | ANA              | Comparator 2 Input D.                                 |
| C3INA    | 55                  | 69             | 84              | I   | ANA              | Comparator 3 Input A.                                 |
| C3INB    | 54                  | 68             | 83              | Ι   | ANA              | Comparator 3 Input B.                                 |
| C3INC    | 48                  | 60             | 74              | Ι   | ANA              | Comparator 3 Input C.                                 |
| C3IND    | 47                  | 59             | 73              | Ι   | ANA              | Comparator 3 Input D.                                 |
| CLKI     | 39                  | 49             | 63              | Ι   | ANA              | Main Clock Input Connection.                          |
| CLKO     | 40                  | 50             | 64              | 0   | _                | System Clock Output.                                  |
| l egend: | TTI = TTI in        |                |                 |     | OT (             | Schmitt Trigger input buffer                          |

| TABLE 1-4: | PIC24FJ256GA110 FAMILY PINOUT DESCRIPTIONS |
|------------|--------------------------------------------|
|            |                                            |

Legend:

TTL = TTL input buffer ANA = Analog level input/output ST = Schmitt Trigger input buffer  $I^2C^{TM} = I^2C/SMBus$  input buffer

#### 4.1.1 PROGRAM MEMORY ORGANIZATION

The program memory space is organized in word-addressable blocks. Although it is treated as 24 bits wide, it is more appropriate to think of each address of the program memory as a lower and upper word, with the upper byte of the upper word being unimplemented. The lower word always has an even address, while the upper word has an odd address (Figure 4-2).

Program memory addresses are always word-aligned on the lower word and addresses are incremented or decremented by two during code execution. This arrangement also provides compatibility with data memory space addressing and makes it possible to access data in the program memory space.

#### 4.1.2 HARD MEMORY VECTORS

All PIC24F devices reserve the addresses between 00000h and 000200h for hard coded program execution vectors. A hardware Reset vector is provided to redirect code execution from the default value of the PC on device Reset to the actual start of code. A GOTO instruction is programmed by the user at 000000h with the actual address for the start of code at 000002h.

PIC24F devices also have two interrupt vector tables, located from 000004h to 0000FFh and 000100h to 0001FFh. These vector tables allow each of the many device interrupt sources to be handled by separate ISRs. A more detailed discussion of the interrupt vector tables is provided in **Section 7.1 "Interrupt Vector Table"**.

#### 4.1.3 FLASH CONFIGURATION WORDS

In PIC24FJ256GA110 family devices, the top three words of on-chip program memory are reserved for configuration information. On device Reset, the configuration information is copied into the appropriate Configuration registers. The addresses of the Flash Configuration Word for devices in the PIC24FJ256GA110 family are shown in Table 4-1. Their location in the memory map is shown with the other memory vectors in Figure 4-1.

The Configuration Words in program memory are a compact format. The actual Configuration bits are mapped in several different registers in the configuration memory space. Their order in the Flash Configuration Words do not reflect a corresponding arrangement in the configuration space. Additional details on the device Configuration Words are provided in **Section 25.1** "**Configuration Bits**".

| TABLE 4-1: | FLASH CONFIGURATION    |
|------------|------------------------|
|            | WORDS FOR              |
|            | PIC24FJ256GA110 FAMILY |
|            | DEVICES                |

| Device       | Program<br>Memory<br>(Words) | Configuration<br>Word<br>Addresses |  |  |  |  |
|--------------|------------------------------|------------------------------------|--|--|--|--|
| PIC24FJ64GA  | 22,016                       | 00ABFEh:<br>00AC00h                |  |  |  |  |
| PIC24FJ128GA | 44,032                       | 0157FAh:<br>0157FEh                |  |  |  |  |
| PIC24FJ192GA | 67,072                       | 020BFAh:<br>020BFEh                |  |  |  |  |
| PIC24FJ256GA | 87,552                       | 02ABFAh:<br>02ABFEh                |  |  |  |  |

#### FIGURE 4-2: PROGRAM MEMORY ORGANIZATION



#### TABLE 4-30: PROGRAM SPACE ADDRESS CONSTRUCTION

|                          | Access        | Program Space Address    |            |                      |                                    |        |  |
|--------------------------|---------------|--------------------------|------------|----------------------|------------------------------------|--------|--|
| Access Type              | Space         | <23>                     | <22:16>    | <15>                 | <14:1>                             | <0>    |  |
| Instruction Access       | User          | 0                        |            | PC<22:1>             |                                    | 0      |  |
| (Code Execution)         |               |                          | 0xx xxxx x | xxx xxxx             | xxxx xxx0                          |        |  |
| TBLRD/TBLWT              | User          | TBLPAG<7:0>              |            | Data EA<15:0>        |                                    |        |  |
| (Byte/Word Read/Write)   |               | 02                       | xxx xxxx   | x xxxx xxxx xxxx xxx |                                    | xxx    |  |
|                          | Configuration | TBLPAG<7:0> Data EA<15:0 |            | Data EA<15:0>        |                                    |        |  |
|                          |               | 1xxx xxxx                |            | XXXX XXXX XXXX XXXX  |                                    | xxx    |  |
| Program Space Visibility | ity User      |                          | 0 PSVPAG<7 |                      | <7:0> Data EA<14:0> <sup>(1)</sup> |        |  |
| (Block Remap/Read)       |               | 0                        | XXXX XXX   | xx                   | XXX XXXX XXX                       | x xxxx |  |

**Note 1:** Data EA<15> is always '1' in this case, but is not used in calculating the program space address. Bit 15 of the address is PSVPAG<0>.

#### FIGURE 4-5: DATA ACCESS FROM PROGRAM SPACE ADDRESS GENERATION



- **Note 1:** The LSb of program space addresses is always fixed as '0' in order to maintain word alignment of data in the program and data spaces.
  - **2:** Table operations are not required to be word-aligned. Table read operations are permitted in the configuration memory space.

#### FLASH PROGRAM MEMORY 5.0

| Note: | This data sheet summarizes the features of |  |  |  |  |  |  |  |  |  |
|-------|--------------------------------------------|--|--|--|--|--|--|--|--|--|
|       | this group of PIC24F devices. It is not    |  |  |  |  |  |  |  |  |  |
|       | intended to be a comprehensive reference   |  |  |  |  |  |  |  |  |  |
|       | source. For more information, refer to the |  |  |  |  |  |  |  |  |  |
|       | "PIC24F Family Reference Manual",          |  |  |  |  |  |  |  |  |  |
|       | Section 4. "Program Memory"                |  |  |  |  |  |  |  |  |  |
|       | (DS39715).                                 |  |  |  |  |  |  |  |  |  |

The PIC24FJ256GA110 family of devices contains internal Flash program memory for storing and executing application code. The memory is readable, writable and erasable when operating with VDD over 2.35V. If the regulator is disabled, the VDDCORE voltage must be over 2.25V.

Flash memory can be programmed in three ways:

- In-Circuit Serial Programming<sup>™</sup> (ICSP<sup>™</sup>)
- Run-Time Self-Programming (RTSP)
- Enhanced In-Circuit Serial Programming (Enhanced ICSP)

ICSP allows a PIC24FJ256GA110 family device to be serially programmed while in the end application circuit. This is simply done with two lines for the programming clock and programming data (which are named PGECx and PGEDx, respectively), and three other lines for power (VDD), ground (VSS) and Master Clear (MCLR). This allows customers to manufacture boards with unprogrammed devices and then program the microcontroller just before shipping the product. This also allows the most recent firmware or a custom firmware to be programmed.

RTSP is accomplished using TBLRD (table read) and TBLWT (table write) instructions. With RTSP, the user may write program memory data in blocks of 64 instructions (192 bytes) at a time and erase program memory in blocks of 512 instructions (1536 bytes) at a time.

#### 5.1 **Table Instructions and Flash** Programming

Regardless of the method used, all programming of Flash memory is done with the table read and table write instructions. These allow direct read and write access to the program memory space from the data memory while the device is in normal operating mode. The 24-bit target address in the program memory is formed using the TBLPAG<7:0> bits and the Effective Address (EA) from a W register specified in the table instruction, as shown in Figure 5-1.

The TBLRDL and the TBLWTL instructions are used to read or write to bits<15:0> of program memory. TBLRDL and TBLWTL can access program memory in both Word and Byte modes.

The TBLRDH and TBLWTH instructions are used to read or write to bits<23:16> of program memory. TBLRDH and TBLWTH can also access program memory in Word or Byte mode.



FIGURE 5-1: ADDRESSING FOR TABLE REGISTERS

#### EXAMPLE 5-2: ERASING A PROGRAM MEMORY BLOCK (C LANGUAGE CODE)

| <pre>// C example using MPLAB C30     unsigned long progAddr = 0xXXXXXX;     unsigned int offset;</pre> | // Address of row to write                                                                                                                 |
|---------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|
| //Set up pointer to the first memory locatio                                                            | n to be written                                                                                                                            |
| TBLPAG = progAddr>>16;                                                                                  | // Initialize PM Page Boundary SFR                                                                                                         |
| offset = progAddr & 0xFFFF;                                                                             | // Initialize lower word of address                                                                                                        |
| <pre>builtin_tblwtl(offset, 0x0000);</pre>                                                              | <pre>// Set base address of erase block // with dummy latch write</pre>                                                                    |
| NVMCON = $0 \times 4042$ ;                                                                              | // Initialize NVMCON                                                                                                                       |
| asm("DISI #5");<br>builtin_write_NVM();                                                                 | <pre>// Block all interrupts with priority &lt;7 // for next 5 instructions // C30 function to perform unlock // sequence and set WR</pre> |

#### EXAMPLE 5-3: LOADING THE WRITE BUFFERS (ASSEMBLY LANGUAGE CODE)

| <pre>MOV #0x4001, W0 ;<br/>MOV W0, NVMCON ; Initialize NVMCON<br/>; Set up a pointer to the first program memory location to be written<br/>; program memory selected, and writes enabled<br/>MOV #0x0000, W0 ;<br/>MOV W0, TBLPAG ; Initialize PM Page Boundary SFR<br/>MOV #0x6000, W0 ; An example program memory address<br/>; Perform the TBLWT instructions to write the latches<br/>; Oth_program_word<br/>MOV #LOW_WORD_0, W2 ;<br/>MOV #HIGH_BYTE_0, W3 ;<br/>TELWTL W2, [W0] ; Write PM low word into program latch<br/>TBLWTH W3, [W0+1] ; Write PM high byte into program latch<br/>; Ist_program_word<br/>MOV #LOW_WORD_1, W2 ;<br/>MOV #HIGH_BYTE_1, W3 ;<br/>TELWTL W2, [W0] ; Write PM low word into program latch<br/>TBLWTH W3, [W0++] ; Write PM high byte into program latch<br/>; 2nd_program_word<br/>MOV #LOW_WORD_2, W2 ;<br/>MOV #HIGH_BYTE_2, W3 ;<br/>TBLWTL W2, [W0] ; Write PM low word into program latch<br/>TBLWTH W3, [W0++] ; Write PM low word into program latch<br/>; 2nd_program_word<br/>MOV #LOW_WORD_2, W2 ;<br/>MOV #HIGH_BYTE_2, W3 ;<br/>TBLWTL W2, [W0] ; Write PM low word into program latch<br/>TBLWTH W3, [W0++] ; Write PM low word into program latch<br/>TBLWTH W3, [W0++] ; Write PM low word into program latch<br/>TBLWTH W3, [W0++] ; Write PM high byte into program latch<br/>TBLWTH W3, [W0++] ; Write PM low word into program latch<br/>; 63rd_program_word<br/>MOV #LOW_WORD_31, W2 ;<br/>MOV #HIGH_BYTE_31, W3 ;<br/>TBLWTL W2, [W0] ; Write PM low word into program latch<br/>TBLWTH W3, [W0] ; Write PM low word into program latch<br/>TBLWTH W3, [W0] ; Write PM low word into program latch<br/>the the top top the program latch top top top the program latch top top top the program latch top top top the top top top top top top top top top top</pre>                                                                                                                                                                                                                                                                                                     | ; Set up NVMCC | ON for row programming operatio | ons                                     |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------------------------------|-----------------------------------------|
| <pre>; Set up a pointer to the first program memory location to be written<br/>; program memory selected, and writes enabled<br/>MOV #0x0000, W0 ;<br/>MOV #0x6000, W0 ; Initialize PM Page Boundary SFR<br/>MOV #0x6000, W0 ; An example program memory address<br/>; Perform the TBLWT instructions to write the latches<br/>; Oth_program_word<br/>MOV #LOW_WORD_0, W2 ;<br/>MOV #HIGH_BYTE_0, W3 ;<br/>TBLWTL W2, [W0] ; Write PM low word into program latch<br/>TBLWTL W2, [W0] ; Write PM high byte into program latch<br/>TBLWTL W2, [W0] ; Write PM high byte into program latch<br/>TBLWTL W2, [W0] ; Write PM high byte into program latch<br/>TBLWTL W2, [W0] ; Write PM high byte into program latch<br/>TBLWTL W3, [W0++] ; Write PM high byte into program latch<br/>TBLWTL W2, [W0] ; Write PM high byte into program latch<br/>TBLWTL W2, [W0] ; Write PM high byte into program latch<br/>TBLWTL W2, [W0] ; Write PM high byte into program latch<br/>TBLWTL W3, [W0++] ; Write PM high byte into program latch<br/>TBLWTL W3, [W0++] ; Write PM high byte into program latch<br/>TBLWTH W3, [W0++] ; Write PM high byte into program latch<br/>TBLWTH W3, [W0++] ; Write PM high byte into program latch<br/>TBLWTH W3, [W0++] ; Write PM high byte into program latch</pre>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | MOV            | #0x4001, W0                     | ;                                       |
| <pre>; program memory selected, and writes enabled<br/>MOV #0x0000, W0 ;<br/>MOV W0, TBLPAG ; Initialize PM Page Boundary SFR<br/>MOV #0x6000, W0 ; An example program memory address<br/>; Perform the TBLWT instructions to write the latches<br/>; Oth_program_word<br/>MOV #LOW_WORD_0, W2 ;<br/>MOV #HIGH_BYTE_0, W3 ;<br/>TBLWTL W2, [W0] ; Write PM low word into program latch<br/>TBLWTH W3, [W0++] ; Write PM high byte into program latch<br/>TBLWTL W2, [W0] ; Write PM high byte into program latch<br/>TBLWTL W2, [W0] ; Write PM low word into program latch<br/>TBLWTH W3, [W0++] ; Write PM high byte into program latch<br/>TBLWTH W3, [W0++] ; Write PM high byte into program latch<br/>; 2nd_program_word<br/>MOV #LOW_WORD_2, W2 ;<br/>MOV #LOW_WORD_2, W2 ;<br/>MOV #LOW_WORD_2, W2 ;<br/>MOV #LOW_WORD_1 ; Write PM high byte into program latch<br/>TBLWTH W3, [W0++] ; Write PM high byte into program latch<br/>TBLWTL W2, [W0] ; Write PM high byte into program latch<br/>TBLWTH W3, [W0++] ; Write PM high byte into program latch<br/>TBLWTT W2, [W0] ; Write PM high byte into program latch<br/>TBLWTH W3, [W0++] ; Write PM high byte into program latch<br/>TBLWTL W2, [W0] ; Write PM high byte into program latch</pre>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | MOV            | W0, NVMCON                      | ; Initialize NVMCON                     |
| <pre>MOV #0x0000, W0 ;<br/>MOV W0, TELPAG ; Initialize PM Page Boundary SFR<br/>MOV #0x6000, W0 ; An example program memory address<br/>Perform the TBLWT instructions to write the latches<br/>0th_program_word<br/>MOV #LOW_WORD_0, W2 ;<br/>MOV #HIGH_BYTE_0, W3 ;<br/>TBLWTL W2, [W0] ; Write PM low word into program latch<br/>TBLWTL W3, [W0++] ; Write PM high byte into program latch<br/>TBLWTL W3, [W0++] ; Write PM high byte into program latch<br/>ist_program_word<br/>MOV #LOW_WORD_1, W2 ;<br/>MOV #HIGH_BYTE_1, W3 ;<br/>TBLWTL W2, [W0] ; Write PM low word into program latch<br/>TBLWTH W3, [W0++] ; Write PM high byte into program latch<br/>TBLWTH W3, [W0++] ; Write PM high byte into program latch<br/>TBLWTL W2, [W0] ; Write PM high byte into program latch<br/>TBLWTL W2, [W0] ; Write PM low word into program latch<br/>ist_program_word<br/>MOV #LOW_WORD_2, W2 ;<br/>MOV #HIGH_BYTE_2, W3 ;<br/>TBLWTL W2, [W0] ; Write PM low word into program latch<br/>TBLWTL W3, [W0++] ; Write PM high byte into program latch<br/>ist_ist_ist_ist_ist_ist_ist_ist_ist_ist_</pre>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | ; Set up a poi | nter to the first program memo  | ory location to be written              |
| <pre>MOV W0, TELPAG ; Initialize PM Page Boundary SFR<br/>MOV #0x6000, W0 ; An example program memory address<br/>; Perform the TBLWT instructions to write the latches<br/>; Oth_program_word<br/>MOV #LOW_WORD_0, W2 ;<br/>MOV #HIGH_BYTE_0, W3 ;<br/>TELWTL W2, [W0] ; Write PM low word into program latch<br/>TBLWTH W3, [W0++] ; Write PM high byte into program latch<br/>; lst_program_word<br/>MOV #LOW_WORD_1, W2 ;<br/>MOV #HIGH_BYTE_1, W3 ;<br/>TELWTL W2, [W0] ; Write PM low word into program latch<br/>TBLWTL W2, [W0] ; Write PM high byte into program latch<br/>TBLWTL W3, [W0++] ; Write PM high byte into program latch<br/>; 2nd_program_word<br/>MOV #HIGH_BYTE_2, W3 ;<br/>TELWTL W2, [W0] ; Write PM low word into program latch<br/>; 2nd_program_word<br/>MOV #HIGH_BYTE_2, W3 ;<br/>TELWTL W2, [W0] ; Write PM low word into program latch<br/>; 63rd_program_word<br/>MOV #LOW_WORD_31, W2 ;<br/>MOV #HIGH_BYTE_31, W3 ;<br/>TELWTL W2, [W0] ; Write PM low word into program latch</pre>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | ; program memo | ory selected, and writes enable | ed                                      |
| <pre>MOV #0x6000, W0 ; An example program memory address ; Perform the TBLWT instructions to write the latches ; Oth_program_word     MOV #LOW_WORD_0, W2 ;     MOV #LIGH_BYTE_0, W3 ;     TBLWTL W2, [W0] ; Write PM low word into program latch     TBLWTH W3, [W0++] ; Write PM high byte into program latch     TBLWTL W2, [W0] ; Write PM low word into program latch     TBLWTL W2, [W0] ; Write PM low word into program latch     TBLWTL W2, [W0] ; Write PM low word into program latch     TBLWTL W2, [W0] ; Write PM low word into program latch     TBLWTL W2, [W0] ; Write PM high byte into program latch ; 2nd_program_word     MOV #LIGH_BYTE_2, W3 ;     TBLWTL W2, [W0] ; Write PM low word into program latch     TBLWTL W2, [W0] ; Write PM high byte into program latch     i     i     for a state of the program_word     MOV #LOW_WORD_31, W2 ;     MOV #LIGH_BYTE_31, W3 ;     TBLWTL W2, [W0] ; Write PM low word into program latch     i     to y = TBLWTL W2, [W0] ; Write PM low word into program latch     i     to y = TBLWTL W2, [W0] ; Write PM low word into program latch     to y = TBLWTL W2, [W0] ; Write PM low word into program latch     to y = TBLWTL W2, [W0] ; Write PM low word into program latch     to y = TBLWTL W2, [W0] ; Write PM low word into program latch     to y = TBLWTL W2, [W0] ; Write PM low word into program latch     to y = TBLWTL W2, [W0] ; Write PM low word into program latch     to y = TBLWTL W2, [W0] ; Write PM low word into program latch     to y = TBLWTL W2, [W0] ; Write PM low word into program latch     to y = TBLWTL W2, [W0] ; Write PM low word into program latch     to y = TBLWTL W2, [W0] ; Write PM low word into program latch     to y = TBLWTL W2, [W0] ; Write PM low word into program latch     to y = TBLWTL W2, [W0] ; Write PM low word into program latch     to y = TBLWTL W2, [W0] ; Write PM low word into program latch     to y = TBLWTL W2, [W0] ; Write PM low word into program latch     to y = TBLWTL W2, [W0] ; Write PM low word into program latch     to y = TBLWTL W2, [W0] ; Write PM low word into</pre> | MOV            | #0x0000, W0                     | ;                                       |
| <pre>; Perform the TBLWT instructions to write the latches<br/>; Oth_program_word</pre>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | MOV            | W0, TBLPAG                      | ; Initialize PM Page Boundary SFR       |
| <pre>; Oth_program_word<br/>MOV #LOW_WORD_0, W2 ;<br/>MOV #HIGH_BYTE_0, W3 ;<br/>TBLWTL W2, [W0] ; Write PM low word into program latch<br/>TBLWTH W3, [W0++] ; Write PM high byte into program latch<br/>; lst_program_word<br/>MOV #LOW_WORD_1, W2 ;<br/>MOV #LOW_WORD_1, W2 ;<br/>MOV #HIGH_BYTE_1, W3 ;<br/>TBLWTL W3, [W0++] ; Write PM low word into program latch<br/>TBLWTH W3, [W0++] ; Write PM high byte into program latch<br/>; 2nd_program_word<br/>MOV #LOW_WORD_2, W2 ;<br/>MOV #HIGH_BYTE_2, W3 ;<br/>TBLWTL W2, [W0] ; Write PM low word into program latch<br/>TBLWTH W3, [W0++] ; Write PM high byte into program latch<br/>; 63rd_program_word<br/>MOV #LOW_MORD_31, W2 ;<br/>MOV #HIGH_BYTE_31, W3 ;<br/>TBLWTL W2, [W0] ; Write PM low word into program latch</pre>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | MOV            | #0x6000, W0                     | ; An example program memory address     |
| <pre>MOV #LOW_WORD_0, W2 ;<br/>MOV #HIGH_BYTE_0, W3 ;<br/>TBLWTL W2, [W0] ; Write PM low word into program latch<br/>TBLWTH W3, [W0++] ; Write PM high byte into program latch<br/>; lst_program_word<br/>MOV #LOW_WORD_1, W2 ;<br/>MOV #HIGH_BYTE_1, W3 ;<br/>TBLWTL W2, [W0] ; Write PM low word into program latch<br/>TBLWTH W3, [W0++] ; Write PM high byte into program latch<br/>; 2nd_program_word<br/>MOV #LOW_WORD_2, W2 ;<br/>MOV #HIGH_BYTE_2, W3 ;<br/>TBLWTL W2, [W0] ; Write PM low word into program latch<br/>TBLWTH W3, [W0++] ; Write PM high byte into program latch<br/>; 63rd_program_word<br/>MOV #LOW_WORD_31, W2 ;<br/>MOV #HIGH_BYTE_31, W3 ;<br/>TBLWTL W2, [W0] ; Write PM low word into program latch</pre>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | ; Perform the  | TBLWT instructions to write th  | ne latches                              |
| <pre>MOV #HIGH_BYTE_0, W3 ;<br/>TBLWTL W2, [W0] ; Write PM low word into program latch<br/>TBLWTH W3, [W0++] ; Write PM high byte into program latch<br/>; lst_program_word<br/>MOV #LOW_WORD_1, W2 ;<br/>MOV #HIGH_BYTE_1, W3 ;<br/>TBLWTL W2, [W0] ; Write PM low word into program latch<br/>TBLWTH W3, [W0++] ; Write PM high byte into program latch<br/>; 2nd_program_word<br/>MOV #HIGH_BYTE_2, W2 ;<br/>MOV #HIGH_BYTE_2, W3 ;<br/>TBLWTL W2, [W0] ; Write PM low word into program latch<br/>TBLWTH W3, [W0++] ; Write PM high byte into program latch<br/>; 63rd_program_word<br/>MOV #LOW_WORD_31, W2 ;<br/>MOV #HIGH_BYTE_31, W3 ;<br/>TBLWTL W2, [W0] ; Write PM low word into program latch</pre>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | ; 0th_program_ | -                               |                                         |
| <pre>TBLWTL W2, [W0] ; Write PM low word into program latch<br/>TBLWTH W3, [W0++] ; Write PM high byte into program latch<br/>ist_program_word<br/>MOV #LOW_WORD_1, W2 ;<br/>MOV #HIGH_BYTE_1, W3 ;<br/>TBLWTL W2, [W0] ; Write PM low word into program latch<br/>TBLWTH W3, [W0++] ; Write PM high byte into program latch<br/>; 2nd_program_word<br/>MOV #HIGH_BYTE_2, W3 ;<br/>TBLWTL W2, [W0] ; Write PM low word into program latch<br/>TBLWTH W3, [W0++] ; Write PM low word into program latch<br/>• • •<br/>• •<br/>• •<br/>• •<br/>• •<br/>• •<br/>• •<br/>• •<br/>• •</pre>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | MOV            |                                 | ;                                       |
| <pre>TBLWTH W3, [W0++] ; Write PM high byte into program latch<br/>; lst_program_word<br/>MOV #LOW_WORD_1, W2 ;<br/>MOV #HIGH_BYTE_1, W3 ;<br/>TBLWTL W2, [W0] ; Write PM low word into program latch<br/>TBLWTH W3, [W0++] ; Write PM high byte into program latch<br/>; 2nd_program_word<br/>MOV #LOW_WORD_2, W2 ;<br/>MOV #HIGH_BYTE_2, W3 ;<br/>TBLWTL W2, [W0] ; Write PM low word into program latch<br/>TBLWTH W3, [W0++] ; Write PM high byte into program latch<br/>•<br/>•<br/>•<br/>•<br/>; 63rd_program_word<br/>MOV #LOW_WORD_31, W2 ;<br/>MOV #HIGH_BYTE_31, W3 ;<br/>TBLWTL W2, [W0] ; Write PM low word into program latch</pre>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                |                                 | ;                                       |
| <pre>; lst_program_word<br/>MOV #LOW_WORD_1, W2 ;<br/>MOV #HIGH_BYTE_1, W3 ;<br/>TBLWTL W2, [W0] ; Write PM low word into program latch<br/>TBLWTH W3, [W0++] ; Write PM high byte into program latch<br/>; 2nd_program_word<br/>MOV #LOW_WORD_2, W2 ;<br/>MOV #HIGH_BYTE_2, W3 ;<br/>TBLWTL W2, [W0] ; Write PM low word into program latch<br/>TBLWTH W3, [W0++] ; Write PM high byte into program latch<br/>•<br/>•<br/>•<br/>•<br/>; 63rd_program_word<br/>MOV #LOW_WORD_31, W2 ;<br/>MOV #HIGH_BYTE_31, W3 ;<br/>TBLWTL W2, [W0] ; Write PM low word into program latch</pre>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                | ,                               |                                         |
| <pre>MOV #LOW_WORD_1, W2 ;<br/>MOV #HIGH_BYTE_1, W3 ;<br/>TBLWTL W2, [W0] ; Write PM low word into program latch<br/>TBLWTH W3, [W0++] ; Write PM high byte into program latch<br/>? 2nd_program_word<br/>MOV #LOW_WORD_2, W2 ;<br/>MOV #HIGH_BYTE_2, W3 ;<br/>TBLWTL W2, [W0] ; Write PM low word into program latch<br/>TBLWTH W3, [W0++] ; Write PM high byte into program latch</pre>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                |                                 | ; Write PM high byte into program latch |
| <pre>MOV #HIGH_BYTE_1, W3 ;<br/>TBLWTL W2, [W0] ; Write PM low word into program latch<br/>TBLWTH W3, [W0++] ; Write PM high byte into program latch<br/>? 2nd_program_word<br/>MOV #LOW_WORD_2, W2 ;<br/>MOV #HIGH_BYTE_2, W3 ;<br/>TBLWTL W2, [W0] ; Write PM low word into program latch<br/>TBLWTH W3, [W0++] ; Write PM high byte into program latch<br/>•<br/>•<br/>•<br/>; 63rd_program_word<br/>MOV #LOW_WORD_31, W2 ;<br/>MOV #HIGH_BYTE_31, W3 ;<br/>TBLWTL W2, [W0] ; Write PM low word into program latch</pre>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                |                                 |                                         |
| <pre>TBLWTL W2, [W0] ; Write PM low word into program latch<br/>TBLWTH W3, [W0++] ; Write PM high byte into program latch<br/>; 2nd_program_word<br/>MOV #LOW_WORD_2, W2 ;<br/>MOV #HIGH_BYTE_2, W3 ;<br/>TBLWTL W2, [W0] ; Write PM low word into program latch<br/>TBLWTH W3, [W0++] ; Write PM high byte into program latch<br/>•<br/>•<br/>•<br/>; 63rd_program_word<br/>MOV #LOW_WORD_31, W2 ;<br/>MOV #HIGH_BYTE_31, W3 ;<br/>TBLWTL W2, [W0] ; Write PM low word into program latch</pre>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                |                                 | ;                                       |
| <pre>TBLWTH W3, [W0++] ; Write PM high byte into program latch ; 2nd_program_word MOV #LOW_WORD_2, W2 ; MOV #HIGH_BYTE_2, W3 ; TBLWTL W2, [W0] ; Write PM low word into program latch TBLWTH W3, [W0++] ; Write PM high byte into program latch ; 63rd_program_word MOV #LOW_WORD_31, W2 ; MOV #HIGH_BYTE_31, W3 ; TBLWTL W2, [W0] ; Write PM low word into program latch</pre>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                |                                 | 1                                       |
| <pre>; 2nd_program_word<br/>MOV #LOW_WORD_2, W2 ;<br/>MOV #HIGH_BYTE_2, W3 ;<br/>TBLWTL W2, [W0] ; Write PM low word into program latch<br/>TBLWTH W3, [W0++] ; Write PM high byte into program latch<br/>•<br/>•<br/>•<br/>; 63rd_program_word<br/>MOV #LOW_WORD_31, W2 ;<br/>MOV #HIGH_BYTE_31, W3 ;<br/>TBLWTL W2, [W0] ; Write PM low word into program latch</pre>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                | ,                               |                                         |
| <pre>MOV #LOW_WORD_2, W2 ;<br/>MOV #HIGH_BYTE_2, W3 ;<br/>TBLWTL W2, [W0] ; Write PM low word into program latch<br/>TBLWTH W3, [W0++] ; Write PM high byte into program latch<br/>•<br/>•<br/>•<br/>; 63rd_program_word<br/>MOV #LOW_WORD_31, W2 ;<br/>MOV #HIGH_BYTE_31, W3 ;<br/>TBLWTL W2, [W0] ; Write PM low word into program latch</pre>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                | ,                               | ; Write PM high byte into program latch |
| <pre>MOV #HIGH_BYTE_2, W3 ;<br/>TBLWTL W2, [W0] ; Write PM low word into program latch<br/>TBLWTH W3, [W0++] ; Write PM high byte into program latch<br/>; 63rd_program_word<br/>MOV #LOW_WORD_31, W2 ;<br/>MOV #HIGH_BYTE_31, W3 ;<br/>TBLWTL W2, [W0] ; Write PM low word into program latch</pre>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                | —                               |                                         |
| TBLWTL W2, [W0] ; Write PM low word into program latch<br>TBLWTH W3, [W0++] ; Write PM high byte into program latch<br>; 63rd_program_word<br>MOV #LOW_WORD_31, W2 ;<br>MOV #HIGH_BYTE_31, W3 ;<br>TBLWTL W2, [W0] ; Write PM low word into program latch                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                |                                 | ;                                       |
| TBLWTH W3, [W0++] ; Write PM high byte into program latch<br>; 63rd_program_word<br>MOV #LOW_WORD_31, W2 ;<br>MOV #HIGH_BYTE_31, W3 ;<br>TBLWTL W2, [W0] ; Write PM low word into program latch                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                |                                 |                                         |
| •<br>•<br>•<br>; 63rd_program_word<br>MOV #LOW_WORD_31, W2 ;<br>MOV #HIGH_BYTE_31, W3 ;<br>TBLWTL W2, [W0] ; Write PM low word into program latch                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                |                                 |                                         |
| MOV#LOW_WORD_31, W2;MOV#HIGH_BYTE_31, W3;TBLWTLW2, [W0];WritePM low word into program latch                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | TBLWTH         | W3, [W0++]                      | ; Write PM high byte into program latch |
| MOV#LOW_WORD_31, W2;MOV#HIGH_BYTE_31, W3;TBLWTLW2, [W0];WritePM low word into program latch                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | •              |                                 |                                         |
| MOV#LOW_WORD_31, W2;MOV#HIGH_BYTE_31, W3;TBLWTLW2, [W0];WritePM low word into program latch                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | •              |                                 |                                         |
| MOV#LOW_WORD_31, W2;MOV#HIGH_BYTE_31, W3;TBLWTLW2, [W0];WritePM low word into program latch                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | · 62md pmo     | word                            |                                         |
| MOV #HIGH_BYTE_31, W3 ;<br>TBLWTL W2, [W0] ; Write PM low word into program latch                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                | —                               |                                         |
| TBLWTL W2, [W0] ; Write PM low word into program latch                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                |                                 | :                                       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                |                                 | '                                       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                | ,                               | 1 5                                     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 101111         |                                 | , mile in high byce inco program racen  |

#### 6.0 RESETS

Note: This data sheet summarizes the features of this group of PIC24F devices. It is not intended to be a comprehensive reference source. For more information, refer to the "PIC24F Family Reference Manual", Section 7. "Reset" (DS39712).

The Reset module combines all Reset sources and controls the device Master Reset Signal, SYSRST. The following is a list of device Reset sources:

- POR: Power-on Reset
- MCLR: Pin Reset
- SWR: RESET Instruction
- · WDT: Watchdog Timer Reset
- · BOR: Brown-out Reset
- CM: Configuration Mismatch Reset
- TRAPR: Trap Conflict Reset
- IOPUWR: Illegal Opcode Reset
- UWR: Uninitialized W Register Reset

A simplified block diagram of the Reset module is shown in Figure 6-1.

Any active source of Reset will make the SYSRST signal active. Many registers associated with the CPU and peripherals are forced to a known Reset state. Most registers are unaffected by a Reset; their status is unknown on POR and unchanged by all other Resets.

Refer to the specific peripheral or CPU Note: section of this manual for register Reset states.

All types of device Reset will set a corresponding status bit in the RCON register to indicate the type of Reset (see Register 6-1). A Power-on Reset will clear all bits except for the BOR and POR bits (RCON<1:0>) which are set. The user may set or clear any bit at any time during code execution. The RCON bits only serve as status bits. Setting a particular Reset status bit in software will not cause a device Reset to occur.

The RCON register also has other bits associated with the Watchdog Timer and device power-saving states. The function of these bits is discussed in other sections of this data sheet.

Note: The status bits in the RCON register should be cleared after they are read so that the next RCON register value after a device Reset will be meaningful.



| R/W-0        | U-0                               | U-0                                   | U-0             | U-0               | U-0    | U-0              | U-0   |  |  |  |
|--------------|-----------------------------------|---------------------------------------|-----------------|-------------------|--------|------------------|-------|--|--|--|
| NSTDIS       | —                                 |                                       |                 | —                 | —      | —                | —     |  |  |  |
| bit 15       |                                   |                                       |                 |                   |        |                  | bit 8 |  |  |  |
|              |                                   |                                       |                 |                   |        |                  |       |  |  |  |
| U-0          | U-0                               | U-0                                   | R/W-0           | R/W-0             | R/W-0  | R/W-0            | U-0   |  |  |  |
|              | —                                 |                                       | MATHERR         | ADDRERR           | STKERR | OSCFAIL          | —     |  |  |  |
| bit 7        |                                   |                                       |                 |                   |        |                  | bit 0 |  |  |  |
|              |                                   |                                       |                 |                   |        |                  |       |  |  |  |
| Legend:      |                                   |                                       |                 |                   |        |                  |       |  |  |  |
| R = Readab   | ole bit                           | W = Writable                          | bit             | U = Unimplem      |        | d as '0'         |       |  |  |  |
| -n = Value a | at POR                            | '1' = Bit is set                      |                 | '0' = Bit is clea | ired   | x = Bit is unkno | own   |  |  |  |
|              |                                   |                                       |                 |                   |        |                  |       |  |  |  |
| bit 15       |                                   | NSTDIS: Interrupt Nesting Disable bit |                 |                   |        |                  |       |  |  |  |
|              |                                   | nesting is disat<br>nesting is enab   |                 |                   |        |                  |       |  |  |  |
| bit 14-5     | Unimplement                       | ted: Read as '                        | 0'              |                   |        |                  |       |  |  |  |
| bit 4        | MATHERR: A                        | rithmetic Error                       | Trap Status bi  | t                 |        |                  |       |  |  |  |
|              |                                   | trap has occur<br>trap has not oc     |                 |                   |        |                  |       |  |  |  |
| bit 3        |                                   | Address Error                         |                 |                   |        |                  |       |  |  |  |
| DIL D        |                                   | error trap has c                      | •               |                   |        |                  |       |  |  |  |
|              |                                   | error trap has c                      |                 |                   |        |                  |       |  |  |  |
| bit 2        | STKERR: Sta                       | ick Error Trap                        | Status bit      |                   |        |                  |       |  |  |  |
|              | 1 = Stack error trap has occurred |                                       |                 |                   |        |                  |       |  |  |  |
|              | 0 = Stack erro                    | or trap has not                       | occurred        |                   |        |                  |       |  |  |  |
| bit 1        |                                   |                                       | Trap Status bit | t                 |        |                  |       |  |  |  |
|              |                                   | failure trap ha                       |                 |                   |        |                  |       |  |  |  |
| 1.1.0        |                                   |                                       | s not occurred  |                   |        |                  |       |  |  |  |
| bit 0        | Unimplement                       | ted: Read as '                        | 0.              |                   |        |                  |       |  |  |  |

#### REGISTER 7-3: INTCON1: INTERRUPT CONTROL REGISTER 1

### 8.1 CPU Clocking Scheme

The system clock source can be provided by one of four sources:

- Primary Oscillator (POSC) on the OSCI and OSCO pins
- Secondary Oscillator (SOSC) on the SOSCI and SOSCO pins
- Fast Internal RC (FRC) Oscillator
- · Low-Power Internal RC (LPRC) Oscillator

The Primary Oscillator and FRC sources have the option of using the internal 4x PLL. The frequency of the FRC clock source can optionally be reduced by the programmable clock divider. The selected clock source generates the processor and peripheral clock sources.

The processor clock source is divided by two to produce the internal instruction cycle clock, FCY. In this document, the instruction cycle clock is also denoted by FOSC/2. The internal instruction cycle clock, FOSC/2, can be provided on the OSCO I/O pin for some operating modes of the Primary Oscillator.

### 8.2 Initial Configuration on POR

The oscillator source (and operating mode) that is used at a device Power-on Reset event is selected using Configuration bit settings. The oscillator Configuration bit settings are located in the Configuration registers in the program memory (refer to Section 25.1 "Configuration Bits" for further details). The Primary Configuration bits, POSCMD<1:0> Oscillator (Configuration Word 2<1:0>), and the Initial Oscillator Select Configuration bits. FNOSC<2:0> (Configuration Word 2<10:8>), select the oscillator source that is used at a Power-on Reset. The FRC Primary Oscillator with Postscaler (FRCDIV) is the default (unprogrammed) selection. The Secondary Oscillator, or one of the internal oscillators, may be chosen by programming these bit locations.

The Configuration bits allow users to choose between the various clock modes, shown in Table 8-1.

#### 8.2.1 CLOCK SWITCHING MODE CONFIGURATION BITS

The FCKSM Configuration bits (Configuration Word 2<7:6>) are used to jointly configure device clock switching and the Fail-Safe Clock Monitor (FSCM). Clock switching is enabled only when FCKSM1 is programmed ('0'). The FSCM is enabled only when FCKSM<1:0> are both programmed ('00').

| Oscillator Mode                                    | Oscillator Source | POSCMD<1:0> | FNOSC<2:0> | Note |
|----------------------------------------------------|-------------------|-------------|------------|------|
| Fast RC Oscillator with Postscaler (FRCDIV)        | Internal          | 11          | 111        | 1, 2 |
| (Reserved)                                         | Internal          | xx          | 110        | 1    |
| Low-Power RC Oscillator (LPRC)                     | Internal          | 11          | 101        | 1    |
| Secondary (Timer1) Oscillator<br>(SOSC)            | Secondary         | 11          | 100        | 1    |
| Primary Oscillator (XT) with PLL<br>Module (XTPLL) | Primary           | 01          | 011        |      |
| Primary Oscillator (EC) with PLL<br>Module (ECPLL) | Primary           | 00          | 011        |      |
| Primary Oscillator (HS)                            | Primary           | 10          | 010        |      |
| Primary Oscillator (XT)                            | Primary           | 01          | 010        |      |
| Primary Oscillator (EC)                            | Primary           | 00          | 010        |      |
| Fast RC Oscillator with PLL Module (FRCPLL)        | Internal          | 11          | 001        | 1    |
| Fast RC Oscillator (FRC)                           | Internal          | 11          | 000        | 1    |

### TABLE 8-1: CONFIGURATION BIT VALUES FOR CLOCK SELECTION

Note 1: OSCO pin function is determined by the OSCIOFCN Configuration bit.

2: This is the default oscillator mode for an unprogrammed (erased) device.

#### 10.4.6 PERIPHERAL PIN SELECT REGISTERS

The PIC24FJ256GA110 family of devices implements a total of 37 registers for remappable peripheral configuration:

- Input Remappable Peripheral Registers (21)
- Output Remappable Peripheral Registers (16)

Note: Input and output register values can only be changed if IOLOCK (OSCCON<6>) = 0. See Section 10.4.4.1 "Control Register Lock" for a specific command sequence.

#### REGISTER 10-1: RPINR0: PERIPHERAL PIN SELECT INPUT REGISTER 0

| U-0                                                                        | U-0                                                              | R/W-1  | R/W-1  | R/W-1  | R/W-1  | R/W-1  | R/W-1  |  |
|----------------------------------------------------------------------------|------------------------------------------------------------------|--------|--------|--------|--------|--------|--------|--|
| —                                                                          | —                                                                | INT1R5 | INT1R4 | INT1R3 | INT1R2 | INT1R1 | INT1R0 |  |
| bit 15                                                                     |                                                                  |        |        |        |        |        | bit 8  |  |
|                                                                            |                                                                  |        |        |        |        |        |        |  |
| U-0                                                                        | U-0                                                              | U-0    | U-0    | U-0    | U-0    | U-0    | U-0    |  |
| —                                                                          | —                                                                | —      | —      | —      | —      | —      | —      |  |
| bit 7                                                                      | bit 7 bit 0                                                      |        |        |        |        |        |        |  |
|                                                                            |                                                                  |        |        |        |        |        |        |  |
| Legend:                                                                    |                                                                  |        |        |        |        |        |        |  |
| R = Readable                                                               | Readable bit W = Writable bit U = Unimplemented bit, read as '0' |        |        |        |        |        |        |  |
| -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown |                                                                  |        |        | iown   |        |        |        |  |

| bit 15-14 | Unimplemented: Read as '0' |
|-----------|----------------------------|
|-----------|----------------------------|

bit 13-8 INT1R<5:0>: Assign External Interrupt 1 (INT1) to Corresponding RPn or RPIn Pin bits

bit 7-0 Unimplemented: Read as '0'

#### REGISTER 10-2: RPINR1: PERIPHERAL PIN SELECT INPUT REGISTER 1

| U-0    | U-0 | R/W-1  | R/W-1  | R/W-1  | R/W-1  | R/W-1  | R/W-1  |
|--------|-----|--------|--------|--------|--------|--------|--------|
| —      | —   | INT3R5 | INT3R4 | INT3R3 | INT3R2 | INT3R1 | INT3R0 |
| bit 15 |     |        |        |        |        |        | bit 8  |

| U-0   | U-0 | R/W-1  | R/W-1  | R/W-1  | R/W-1  | R/W-1  | R/W-1  |
|-------|-----|--------|--------|--------|--------|--------|--------|
| —     | —   | INT2R5 | INT2R4 | INT2R3 | INT2R2 | INT2R1 | INT2R0 |
| bit 7 |     |        |        |        |        |        | bit 0  |

| Legend:           |                  |                             |                    |
|-------------------|------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | d as '0'           |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

| bit 15-14 | Unimplemented: Read as '0'                                                           |
|-----------|--------------------------------------------------------------------------------------|
| bit 13-8  | INT3R<5:0>: Assign External Interrupt 3 (INT3) to Corresponding RPn or RPIn Pin bits |
| bit 7-6   | Unimplemented: Read as '0'                                                           |
| bit 5-0   | INT2R<5:0>: Assign External Interrupt 2 (INT2) to Corresponding RPn or RPIn Pin bits |



#### FIGURE 12-1: TIMER2/3 AND TIMER4/5 (32-BIT) BLOCK DIAGRAM

3: The ADC event trigger is available only on Timer2/3 in 32-bit mode and Timer3 in 16-bit mode.



FIGURE 12-3: TIMER3 AND TIMER5 (16-BIT ASYNCHRONOUS) BLOCK DIAGRAM



#### TyCON: TIMER3 AND TIMER5 CONTROL REGISTER<sup>(3)</sup> **REGISTER 12-2:** R/W-0 U-0 R/W-0 U-0 U-0 U-0 U-0 U-0 TON<sup>(1)</sup> TSIDL<sup>(1)</sup> \_\_\_ \_\_\_\_ bit 15 bit 8 U-0 R/W-0 R/W-0 R/W-0 U-0 U-0 R/W-0 U-0 TGATE<sup>(1)</sup> TCKPS1<sup>(1)</sup> TCKPS0<sup>(1)</sup> TCS<sup>(1,2)</sup> bit 7 bit 0 Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' '0' = Bit is cleared -n = Value at POR '1' = Bit is set x = Bit is unknown bit 15 TON: Timery On bit<sup>(1)</sup> 1 = Starts 16-bit Timery 0 = Stops 16-bit Timery Unimplemented: Read as '0' bit 14 TSIDL: Stop in Idle Mode bit<sup>(1)</sup> bit 13 1 = Discontinue module operation when device enters Idle mode 0 = Continue module operation in Idle mode bit 12-7 Unimplemented: Read as '0' TGATE: Timery Gated Time Accumulation Enable bit<sup>(1)</sup> bit 6 When TCS = 1: This bit is ignored. When TCS = 0: 1 = Gated time accumulation enabled 0 = Gated time accumulation disabled bit 5-4 TCKPS<1:0>: Timery Input Clock Prescale Select bits<sup>(1)</sup> 11 = 1:256 10 = 1:64 01 = 1:8 00 = 1:1 bit 3-2 Unimplemented: Read as '0' TCS: Timery Clock Source Select bit<sup>(1,2)</sup> bit 1 1 = External clock from pin TyCK (on the rising edge) 0 = Internal clock (Fosc/2) bit 0 Unimplemented: Read as '0' **Note 1:** When 32-bit operation is enabled (T2CON<3> or T4CON<3> = 1), these bits have no effect on Timery operation; all timer functions are set through T2CON and T4CON.

- 2: If TCS = 1, RPINRx (TyCK) must be configured to an available RPn pin. See Section 10.4 "Peripheral **Pin Select**" for more information.
- **3:** Changing the value of TyCON while the timer is running (TON = 1) causes the timer prescale counter to reset and is not recommended.

















### 19.0 REAL-TIME CLOCK AND CALENDAR (RTCC)

Note: This data sheet summarizes the features of this group of PIC24F devices. It is not intended to be a comprehensive reference source. For more information, refer to the "PIC24F Family Reference Manual", Section 29. "Real-Time Clock and Calendar (RTCC)" (DS39696).

The Real-Time Clock and Calendar (RTCC) provides on-chip, hardware-based clock and calendar functionality with little or no CPU overhead. It is intended for applications where accurate time must be maintained for extended periods with minimal CPU activity and with limited power resources, such as battery-powered applications. Key features include:

- Time data in hours, minutes and seconds, with a granularity of one-half second
- 24-hour format (military time) display option
- · Calendar data as date, month and year
- Automatic, hardware-based day of week and leap year calculations for dates from 2000 through 2099
- Time and calendar data in BCD format for compact firmware
- Highly configurable alarm function
- External output pin with selectable alarm signal or seconds "tick" signal output
- · User calibration feature with auto-adjust

A simplified block diagram of the module is shown in Figure 19-1.The SOSC and RTCC will both remain running while the device is held in Reset with MCLR and will continue running after MCLR is released.



#### FIGURE 19-1: RTCC BLOCK DIAGRAM



#### TABLE 28-13: EXTERNAL CLOCK TIMING REQUIREMENTS

| AC CHARACTERISTICS |               | $\begin{array}{llllllllllllllllllllllllllllllllllll$                    |                    |                    |                     |                          |                                      |
|--------------------|---------------|-------------------------------------------------------------------------|--------------------|--------------------|---------------------|--------------------------|--------------------------------------|
| Param<br>No.       | Sym           | Characteristic                                                          | Min                | Typ <sup>(1)</sup> | Max                 | Units                    | Conditions                           |
| OS10               | Fosc          | External CLKI Frequency<br>(external clocks allowed<br>only in EC mode) | DC<br>4            | _                  | 32<br>8             | MHz<br>MHz               | EC<br>ECPLL                          |
|                    |               | Oscillator Frequency                                                    | 3<br>4<br>10<br>31 | <br>               | 10<br>8<br>32<br>33 | MHz<br>MHz<br>MHz<br>kHz | XT<br>XTPLL<br>HS<br>SOSC            |
| OS20               | Tosc          | Tosc = 1/Fosc                                                           | _                  | —                  | —                   | -                        | See Parameter OS10<br>for Fosc value |
| OS25               | Тсү           | Instruction Cycle Time <sup>(2)</sup>                                   | 62.5               | _                  | DC                  | ns                       |                                      |
| OS30               | TosL,<br>TosH | External Clock in (OSCI)<br>High or Low Time                            | 0.45 x Tosc        | —                  | _                   | ns                       | EC                                   |
| OS31               | TosR,<br>TosF | External Clock in (OSCI)<br>Rise or Fall Time                           | -                  | —                  | 20                  | ns                       | EC                                   |
| OS40               | TckR          | CLKO Rise Time <sup>(3)</sup>                                           | —                  | 6                  | 10                  | ns                       |                                      |
| OS41               | TckF          | CLKO Fall Time <sup>(3)</sup>                                           | —                  | 6                  | 10                  | ns                       |                                      |

**Note 1:** Data in "Typ" column is at 3.3V, 25°C unless otherwise stated. Parameters are for design guidance only and are not tested.

- 2: Instruction cycle period (Tcr) equals two times the input oscillator time base period. All specified values are based on characterization data for that particular oscillator type under standard operating conditions with the device executing code. Exceeding these specified limits may result in an unstable oscillator operation and/or higher than expected current consumption. All devices are tested to operate at "Min." values with an external clock applied to the OSCI/CLKI pin. When an external clock input is used, the "Max." cycle time limit is "DC" (no clock) for all devices.
- **3:** Measurements are taken in EC mode. The CLKO signal is measured on the OSCO pin. CLKO is low for the Q1-Q2 period (1/2 TCY) and high for the Q3-Q4 period (1/2 TCY).



#### TABLE 28-31: I<sup>2</sup>C<sup>™</sup> BUS DATA TIMING REQUIREMENTS (MASTER MODE)

| AC CHARACTERISTICS |             |                            |                           | Standard Operatin<br>(unless otherwise<br>Operating tempera | stated) |       |                        |
|--------------------|-------------|----------------------------|---------------------------|-------------------------------------------------------------|---------|-------|------------------------|
| Param<br>No.       | Symbol      | Charac                     | teristic                  | Min <sup>(1)</sup>                                          | Max     | Units | Conditions             |
| IM10               | TLO:SCL     | Clock Low Time             | 100 kHz mode              | Tcy/2 (BRG + 1)                                             | _       | μs    | —                      |
|                    |             |                            | 400 kHz mode              | Tcy/2 (BRG + 1)                                             | _       | μS    | —                      |
|                    |             |                            | 1 MHz mode <sup>(2)</sup> | Tcy/2 (BRG + 1)                                             | _       | μs    | —                      |
| IM11               | THI:SCL     | Clock High Time            | 100 kHz mode              | Tcy/2 (BRG + 1)                                             | _       | μs    | _                      |
|                    |             |                            | 400 kHz mode              | Tcy/2 (BRG + 1)                                             | _       | μs    | —                      |
|                    |             |                            | 1 MHz mode <sup>(2)</sup> | Tcy/2 (BRG + 1)                                             | _       | μs    | _                      |
| IM20               | TF:SCL      | SDAx and SCLx<br>Fall Time | 100 kHz mode              | —                                                           | 300     | ns    | CB is specified to be  |
|                    |             |                            | 400 kHz mode              | 20 + 0.1 Св                                                 | 300     | ns    | from 10 to 400 pF      |
|                    |             |                            | 1 MHz mode <sup>(2)</sup> | —                                                           | 100     | ns    | -                      |
| IM21               | /I21 TR:SCL | SDAx and SCLx<br>Rise Time | 100 kHz mode              | —                                                           | 1000    | ns    | CB is specified to be  |
|                    |             |                            | 400 kHz mode              | 20 + 0.1 Св                                                 | 300     | ns    | from 10 to 400 pF      |
|                    |             |                            | 1 MHz mode <sup>(2)</sup> | —                                                           | 300     | ns    | -                      |
| IM25               | TSU:DAT     | Data Input<br>Setup Time   | 100 kHz mode              | 250                                                         | _       | ns    | —                      |
|                    |             |                            | 400 kHz mode              | 100                                                         | _       | ns    | -                      |
|                    |             |                            | 1 MHz mode <sup>(2)</sup> | TBD                                                         | _       | ns    |                        |
| IM26               | THD:DAT     | Data Input                 | 100 kHz mode              | 0                                                           | _       | ns    | —                      |
|                    |             | Hold Time                  | 400 kHz mode              | 0                                                           | 0.9     | μS    |                        |
|                    |             |                            | 1 MHz mode <sup>(2)</sup> | TBD                                                         |         | ns    |                        |
| IM40               | TAA:SCL     | Output Valid               | 100 kHz mode              | —                                                           | 3500    | ns    | _                      |
|                    |             | From Clock                 | 400 kHz mode              |                                                             | 1000    | ns    |                        |
|                    |             |                            | 1 MHz mode <sup>(2)</sup> | _                                                           |         | ns    | _                      |
| IM45               | TBF:SDA     | Bus Free Time              | 100 kHz mode              | 4.7                                                         | _       | μs    | Time the bus must be   |
|                    |             |                            | 400 kHz mode              | 1.3                                                         | _       | μS    | free before a new      |
|                    |             |                            | 1 MHz mode <sup>(2)</sup> | TBD                                                         | _       | μs    | transmission can start |
| IM50               | Св          | Bus Capacitive Lo          | bading                    | _                                                           | 400     | pF    | _                      |

Legend: TBD = To Be Determined

**Note 1:** BRG is the value of the I<sup>2</sup>C Baud Rate Generator. Refer to **Section 16.3 "Setting Baud Rate When Operating as a Bus Master"** for details.

2: Maximum pin capacitance = 10 pF for all I<sup>2</sup>C pins (for 1 MHz mode only).

#### FIGURE 28-19: I<sup>2</sup>C<sup>™</sup> BUS START/STOP BITS TIMING CHARACTERISTICS (SLAVE MODE)



### TABLE 28-32: I<sup>2</sup>C<sup>™</sup> BUS START/STOP BIT TIMING REQUIREMENTS (SLAVE MODE)

| АС СНА       | RACTERIS    | STICS                        |                           | (unless othe | erwise s | tated) | ons: 2.0V to 3.6V<br>C ≤ TA ≤ +85°C (Industrial) |
|--------------|-------------|------------------------------|---------------------------|--------------|----------|--------|--------------------------------------------------|
| Param<br>No. | Symbol      | Charac                       | teristic                  | Min          | Max      | Units  | Conditions                                       |
| IS30         | TSU:STA Sta | Start Condition              | 100 kHz mode              | 4.7          | _        | μS     | Only relevant for Repeated                       |
|              |             | Setup Time                   | 400 kHz mode              | 0.6          | _        | μs     | Start condition                                  |
|              |             |                              | 1 MHz mode <sup>(1)</sup> | 0.25         | —        | μs     |                                                  |
| IS31         | THD:STA     | Start Condition<br>Hold Time | 100 kHz mode              | 4.0          | —        | μs     | After this period, the first                     |
|              |             |                              | 400 kHz mode              | 0.6          | —        | μs     | clock pulse is generated                         |
|              |             |                              | 1 MHz mode <sup>(1)</sup> | 0.25         | —        | μs     |                                                  |
| IS33         | Tsu:sto     | Stop Condition               | 100 kHz mode              | 4.7          | —        | μs     | —                                                |
|              |             | Setup Time                   | 400 kHz mode              | 0.6          | —        | μs     |                                                  |
|              |             |                              | 1 MHz mode <sup>(1)</sup> | 0.6          | —        | μs     |                                                  |
| IS34         | THD:STO     | Stop Condition               | 100 kHz mode              | 4000         | _        | ns     | —                                                |
|              |             | Hold Time                    | 400 kHz mode              | 600          | _        | ns     |                                                  |
|              |             |                              | 1 MHz mode <sup>(1)</sup> | 250          | _        | ns     |                                                  |

**Note 1:** Maximum pin capacitance = 10 pF for all  $I^2C^{TM}$  pins (for 1 MHz mode only).

### INDEX

| Α                                          |     |
|--------------------------------------------|-----|
| A/D Converter                              |     |
| Analog Input Model                         | 233 |
| Transfer Function                          | 234 |
| AC Characteristics                         |     |
| A/D Specifications                         | 286 |
| Capacitive Loading Requirements on         |     |
| Output Pins                                | 282 |
| CLKO and I/O Requirements                  | 285 |
| Conversion Timing Requirements             | 287 |
| External Clock Requirements                | 283 |
| Internal RC Oscillator Accuracy            | 284 |
| Internal RC Oscillator Specifications      | 284 |
| Load Conditions and Requirements for       |     |
| Specifications                             | 282 |
| PLL Clock Specifications                   | 284 |
| Reset Specifications                       | 285 |
| Reset, Watchdog Timer, Oscillator Start-up |     |
| Timer, Power-up Timer, Brown-out Reset     |     |
| Requirements                               | 288 |
| AC Specifications                          | 289 |
| Alternate Interrupt Vector Table (AIVT)    | 71  |
| Assembler                                  |     |
| MPASM Assembler                            | 266 |

### В

| 226 |
|-----|
| 210 |
|     |
| 55  |
| 208 |
| 57  |
| 53  |
| 239 |
| 31  |
| 221 |
| 222 |
| 281 |
| 186 |
| 236 |
| 163 |
| 210 |
| 208 |
|     |
| 208 |
|     |
| 209 |
|     |
| 209 |
| 209 |
| 251 |
| 168 |
|     |
| 170 |
| 210 |
| 210 |
| 210 |
| 14  |
| 30  |
| 201 |
| 54  |
| 56  |
|     |

| Reset System                                | 65    |
|---------------------------------------------|-------|
| RTCC                                        | 211   |
| Shared I/O Port Structure                   | 127   |
| SPI Master, Frame Master Connection         | 183   |
| SPI Master, Frame Slave Connection          | . 183 |
| SPI Master/Slave Connection                 |       |
| (Enhanced Buffer Modes)                     | 182   |
| SPI Master/Slave Connection (Standard Mode) | 182   |
| SPI Slave, Frame Master Connection          | . 183 |
| SPI Slave, Frame Slave Connection           | . 183 |
| SPIx Module (Enhanced Mode)                 | 177   |
| SPIx Module (Standard Mode)                 | 176   |
| System Clock                                | 115   |
| Timer1                                      | 155   |
| Timer2 and Timer4 (16-Bit Synchronous)      | 159   |
| Timer2/3 and Timer4/5 (32-Bit)              | 158   |
| Timer3 and Timer5 (16-Bit Asynchronous)     | 159   |
| Triple Comparator Module                    | 235   |
| Typical CTMU Connections and Internal       |       |
| Configuration for Capacitance Measurement   | 241   |
| Typical CTMU Connections and Internal       |       |
| Configuration for Pulse Delay Generation    | 242   |
| Typical CTMU Connections and Internal       |       |
| Configuration for Time Measurement          | 242   |
| UART (Simplified)                           |       |
| Watchdog Timer (WDT)                        | 253   |

#### С

| C Compilers                                     |     |
|-------------------------------------------------|-----|
| MPLAB C18                                       | 266 |
| Charge Time Measurement Unit. See CTMU.         |     |
| Clock Frequency                                 | 125 |
| Clock Switching                                 | 125 |
| Code Examples                                   |     |
| Basic Sequence for Clock Switching              | 121 |
| Configuring UART1 Input and Output Functions    | 134 |
| Erasing a Program Memory Block, Assembly        |     |
| Erasing a Program Memory Block, C Language      | 61  |
| I/O Port Read/Write                             | 128 |
| Initiating a Programming Sequence, Assembly     | 62  |
| Initiating a Programming Sequence, C Language . | 62  |
| Loading the Write Buffers, Assembly             | 61  |
| Loading the Write Buffers, C Language           | 62  |
| Setting the RTCWREN Bit                         | 212 |
| Single-Word Flash Programming, Assembly         | 63  |
| Single-Word Flash Programming, C Language       | 63  |
| Code Protection                                 |     |
| Code Segment                                    | 254 |
| Configuration Options                           | 254 |
| Configuration Registers                         | 254 |
| General Segment                                 | 253 |
| Comparator Voltage Reference Module             | 239 |
| Configuring                                     | 239 |
| Configuration Bits                              | 245 |
| CPU                                             |     |
| ALU                                             | 34  |
| Control Registers                               | 32  |
| Core Registers                                  | 31  |
| CRC                                             |     |
| Operation in Power Save Modes                   | 222 |
| Setup Example                                   | 221 |
| User Interface                                  | 222 |
|                                                 |     |

#### CTMU

### D

| Data Memory                               |    |
|-------------------------------------------|----|
| Address Space                             |    |
| Memory Map                                |    |
| Near Data Space                           |    |
| SFR Space                                 |    |
| Software Stack                            | 53 |
| Space Organization, Alignment             |    |
| DC Characteristics                        |    |
| I/O Pin Input Specifications              |    |
| I/O Pin Output Specifications             |    |
| Idle Current                              |    |
| Internal Voltage Regulator Specifications |    |
| Operating Current                         |    |
| Power-Down Current                        |    |
| Program Memory                            |    |
| Temperature and Voltage Specifications    |    |
| Development Support                       |    |
| Device Features (Summary)                 |    |
| 100-Pin                                   | 13 |
| 64-Pin                                    | 11 |
| 80-Pin                                    | 12 |
| Device Overview                           |    |
| Core Features                             |    |
| Family Member Details                     | 10 |
| Other Special Features                    | 10 |

### Е

| Electrical Characteristics             |     |
|----------------------------------------|-----|
| Absolute Maximum Ratings               |     |
| Thermal Operating Conditions           |     |
| V/F Graph                              |     |
| ENVREG Pin                             |     |
| Equations                              |     |
| A/D Conversion Clock Period            |     |
| Calculating the PWM Period             | 170 |
| Calculation for Maximum PWM Resolution | 171 |
| Computing Baud Rate Reload Value       | 187 |
| Relationship Between Device and        |     |
| SPI Clock Speed                        | 184 |
| RTCC Calibration                       |     |
| UART Baud Rate with BRGH = 0           | 194 |
| UART Baud Rate with BRGH = 1           | 194 |
| Errata                                 | 8   |

#### F

| Flash Configuration Words<br>Flash Program Memory |    |
|---------------------------------------------------|----|
| and Table Instructions                            | 57 |
| Enhanced ICSP Operation                           |    |
| JTAG Operation                                    | 58 |
| Operations                                        | 58 |
| Programming Algorithm                             | 60 |
| RTSP Operation                                    |    |
| Single-Word Programming                           | 63 |

#### L

| 1                                               |     |
|-------------------------------------------------|-----|
| I/O Ports                                       | 127 |
| Analog Port Configuration                       | 128 |
| Configuring Analog Pins                         |     |
| Input Change Notification                       |     |
| Open-Drain Configuration                        |     |
| Parallel (PIO)                                  |     |
| Peripheral Pin Select                           | 129 |
| Pull-ups and Pull-Downs                         |     |
| l <sup>2</sup> C                                |     |
| Clock Rates                                     | 187 |
| Communicating as Master in Single Master        |     |
| Environment                                     | 185 |
| Peripheral Remapping Options                    |     |
| Reserved Addresses                              |     |
| Setting Baud Rate When Operating as             | 107 |
| Bus Master                                      | 107 |
| Slave Address Masking                           |     |
| 0                                               | 107 |
| Input Capture                                   | 404 |
| 32-Bit Cascaded Mode                            |     |
| Operations                                      |     |
| Synchronous and Trigger Modes                   |     |
| Input Capture with Dedicated Timer              | 163 |
| Instruction Set                                 |     |
| Overview                                        |     |
| Summary                                         |     |
| Inter-Integrated Circuit (I <sup>2</sup> C)     | 185 |
| Inter-Integrated Circuit. See I <sup>2</sup> C. |     |
| Internet Address                                |     |
| Interrupt Controller                            | 71  |
| Interrupt Vector Table (IVT)                    | 71  |
| Interrupts                                      |     |
| Implemented Vectors                             | 73  |
| Reset Sequence                                  | 71  |
| Setup and Service Procedures                    |     |
| Trap Vectors                                    | 72  |
| Vector Table                                    |     |
|                                                 |     |
| J                                               |     |
| JTAG Interface                                  | 255 |
|                                                 |     |
| М                                               |     |
| Microchip Internet Web Site                     | 326 |
| MPLAB ASM30 Assembler, Linker, Librarian        | 266 |
| MPLAB Integrated Development Environment        |     |
| Software                                        | 265 |
| MPLAB PM3 Device Programmer                     | 268 |
| MPLAB REAL ICE In-Circuit Emulator System       | 267 |
| MPLINK Object Linker/MPLIB Object Librarian     |     |
| N                                               |     |
| Near Data Space                                 | 38  |
|                                                 | 50  |
| 0                                               |     |

| Oscillator Configuration       |     |
|--------------------------------|-----|
| Bit Values for Clock Selection | 116 |
| Clock Switching                | 120 |
| Sequence                       | 121 |
| CPU Clocking Scheme            | 116 |
| Initial Configuration on POR   | 116 |
| Reference Clock Output         | 122 |
|                                |     |

NOTES: