



#### Welcome to E-XFL.COM

### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                    |
|----------------------------|-----------------------------------------------------------|
| Core Processor             | ZNEO                                                      |
| Core Size                  | 16-Bit                                                    |
| Speed                      | 20MHz                                                     |
| Connectivity               | EBI/EMI, I <sup>2</sup> C, IrDA, LINbus, SPI, UART/USART  |
| Peripherals                | Brown-out Detect/Reset, DMA, POR, PWM, WDT                |
| Number of I/O              | 60                                                        |
| Program Memory Size        | 128KB (128K x 8)                                          |
| Program Memory Type        | FLASH                                                     |
| EEPROM Size                | -                                                         |
| RAM Size                   | 4K x 8                                                    |
| Voltage - Supply (Vcc/Vdd) | 2.7V ~ 3.6V                                               |
| Data Converters            | A/D 12x10b                                                |
| Oscillator Type            | Internal                                                  |
| Operating Temperature      | -40°C ~ 125°C (TA)                                        |
| Mounting Type              | Surface Mount                                             |
| Package / Case             | 80-BQFP                                                   |
| Supplier Device Package    | -                                                         |
| Purchase URL               | https://www.e-xfl.com/product-detail/zilog/z16f2811fi20ag |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# **Document Objectives**

This product specification provides detailed operating information about the Z16F2810, Z16F2811, Z16F3211, and Z16F6411 devices within Zilog's ZNEO Family of products. In this document, these four devices are collectively referred as the ZNEO or the ZNEO Z16F Series, unless specifically stated otherwise.

# **About This Manual**

Zilog recommends that you read and understand the content contained in this product specification before setting up and using your ZNEO Z16F Series products. However, because we recognize that there are different styles of learning, this specification is designed to be used either as a procedural manual or a reference guide to important data.

# **Intended Audience**

This document is written for Zilog customers who are experienced at working with microcontrollers, integrated circuits, or printed circuit assemblies.

# **Manual Conventions**

The following assumptions and conventions are adopted to provide clarity and ease of use.

## **Courier New Typeface**

Commands, code lines and fragments, hexadecimal addresses, and various executable items are distinguished from general text by the use of the Courier New typeface. Where the use of the font is not indicated, as in the Index, the name of the entity is presented in upper case.

Example. FLAGS[1] is SMRF.

## **Hexadecimal Values**

Hexadecimal values are designated by lowercase h suffix and appear in the Courier New typeface.

**Example.** R1 is set to F8h.

| Address (Hex)   | <b>Register Description</b> | Register Mnemonic |
|-----------------|-----------------------------|-------------------|
| FF_E004-FF_E007 | Program counter overflow    | PCOV              |
| FF_E00C-FF_E00F | Stack pointer overflow      | SPOV              |
| FF_E010         | Flags                       | FLAGS             |
| FF_E012         | CPU control                 | CPUCTL            |
|                 |                             |                   |

### Table 5. ZNEO CPU Control Registers

# **External Memory**

Many ZNEO CPU products support external data and address buses for connecting to additional external memories and/or memory-mapped peripherals. The external addresses are used for storing program code, data, constants and stack, etc. Attempts to read from or write to unavailable external addresses is undefined.

## **Endianness**

The ZNEO CPU accesses data in big endian order, that is, the address of a multi-byte word or quad points to the most significant byte. Figure 7 displays the Endianness of the ZNEO CPU.

version already in progress, the Start bit is read to indicate ADC operation status (busy or available).

## **ADC** Timing

Each ADC measurement consists of three phases:

- 1. Input sampling (programmable, minimum of 1.0 µs).
- 2. Sample-and-hold amplifier settling (programmable, minimum of 0.5 µs).
- 3. Conversion is 12 ADCLK cycles.

Figure 53 displays the timing of an ADC conversion.



Figure 53. ADC Timing Diagram

Figure 54 displays the timing of convert period showing the 10 bit progression of the output.

# **ADC Timer 0 Capture Register**

The ADC Timer 0 Capture Register contains the sixteen bits of the ADC Timer 0 count. The access to the ADC Timer 0 Capture Register is read-only. It reads 8 bits at a time or as a 16-bit word.

### Table 133. ADC Timer 0 Capture Register, High Byte (ADCTCAP\_H)

| Bits  | 7        | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------|----------|---|---|---|---|---|---|---|
| Field | ADCTCAPH |   |   |   |   |   |   |   |
| RESET | X        |   |   |   |   |   |   |   |
| R/W   | R        |   |   |   |   |   |   |   |
| Addr  | FF–E512h |   |   |   |   |   |   |   |

| Bit               | Description                                                                                                                                  |
|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------|
| [7:0]<br>ADCTCAPH | <b>ADC Timer 0 Count High Byte</b><br>00h–FFh = The Timer 0 count is held in the data registers until the next ADC conversion is<br>started. |

### Table 134. ADC Timer 0 Capture Register, Low Byte (ADCTCAP\_L)

| Bits  | 7        | 6        | 5 | 4 | 3 | 2 | 1 | 0 |
|-------|----------|----------|---|---|---|---|---|---|
| Field |          | ADCTCAPL |   |   |   |   |   |   |
| RESET | Х        |          |   |   |   |   |   |   |
| R/W   | R        |          |   |   |   |   |   |   |
| Addr  | FF–E513h |          |   |   |   |   |   |   |
| Bit   | Descrip  | tion     |   |   |   |   |   |   |

| Dit      | Description                                                                                |
|----------|--------------------------------------------------------------------------------------------|
| [7:0]    | ADC Timer 0 Count Low Byte                                                                 |
| ADCTCAPL | 00h–FFh = The Timer 0 count is held in the data registers until the next ADC conversion is |
|          | started.                                                                                   |

# **Comparator and Operational Amplifier Overview**

ZNeo devices feature a general-purpose comparator and an operational amplifier. The comparator is a moderate speed (200ns propagation delay) device which is designed for a maximum input offset of 5mV. The comparator is used to compare two analog input signals. General-purpose input pins (CINP and CINN) provides the comparator inputs. The output is available as an interrupt source.

# B

Option bits allow user configuration of certain aspects of the ZNEO<sup>®</sup> Z16F Series operation. The feature configuration data is stored in the Program memory and read during Reset. The features available for control using the option bits are:

- WDT time-out response selection-interrupt or Reset
- WDT enabled at Reset
- The ability to prevent unwanted read access to user code in Program memory
- The ability to prevent accidental programming and erasure of the user code in Program memory
- Voltage Brown-Out (VBO) configuration—always enabled or disabled during Stop Mode to reduce Stop Mode power consumption
- Oscillator mode selection for high, medium and low power crystal oscillators, or external RC oscillator
- PWM pin setup for motor control application

## Operation

Each time the option bits are programmed or erased, the device must be Reset for the change to take place. During any reset operation (System Reset, Short Reset, or Stop Mode Recovery), the option bits are automatically read from the Program memory and written to Option Configuration registers. The Option Configuration registers control operation of the device. Option Bit Control Register are loaded before the device exits Reset and the ZNEO CPU begins code execution. The Option Configuration registers are not part of the Register file and are not accessible for read or write access.

## **Option Bit Address Space**

The first four bytes of Program Memory at addresses 0000h through 0003h, shown in Tables 161 and 162, respectively, are reserved for the user option bits. These bytes are used to configure user specific options. You can change the option bits to meet application requirements.

### Program Memory Address 0000h

Option bits in this space are altered to change the chip configuration at reset.

310

DBG <<- regdata[23:16] DBG <<- regdata[15:8] DBG <<- regdata[7:0] DBG --> CRC[0:7]

Read PC. 7KH 5HDG 3URJUDP & RXQWHU FRPPDQG UHWXUQV WK

DBG <-- 0000\_0110 DBG --> 00h DBG --> PC[23:16] DBG --> PC[15:8] DBG --> PC[7:0] DBG --> CRC[0:7]

Write PC. 7 KH : ULWH 3 UR JUDP & RE WOOHWHGUD FWRDP FWDRQVG KZHUS UR JUD

DBG <-- 0000\_0111 DBG <-- 00h DBG <-- PC[23:16] DBG <-- PC[15:8] DBG <-- PC[7:0] DBG --> CRC[0:7]

Read Flags. 7KH 5HDG )ODJV FRPPDQG UHWXUQV WKH FRQWH

DBG <-- 0000\_1000 DBG --> 00h DBG --> flags[7:0] DBG --> CRC[0:7]

Write Instruction. 7KH : ULWH , QVWUXFWLRQ FRPPDQG ZULWHV RQI

DBG <-- 0000\_1001 DBG <-- opcode[15:8] DBG <-- opcode[7:0] DBG --> CRC[0:7]

Read Register. 7KH 5HDG 5HJLVWHU FRPPDQG UHWXUQV WKH FR

DBG <-- {0100,regno[3:0]} DBG --> regdata[31:24] DBG --> regdata[23:16] DBG --> regdata[15:8] DBG --> regdata[7:0] DBG --> CRC[0:7]

Write Register. 7KH : ULWH 5HJLVWHU FRPPDQG ZULWHV GDWD V

DBG <-- {0101,regno[3:0]} DBG <-- regdata[31:24] DBG <-- regdata[23:16] DBG <-- regdata[15:8] DBG <-- regdata[7:0] DBG --> CRC[0:7]

currently in progress, transmits a Serial Break condition for 4096 system clocks and sets the ABSRCH bit in the DBGCTL Register. This break is sent to ensure the host also detects the error.

A clock change invalidates the baud reload value. Communication cannot continue until a new autobaud reload value is set. As a result, the device automatically sends a serial break to reset the communication link whenever a clock change occurs.

## **DEBUG Halt Mode**

During debugging, it is appropriate to stop the CPU from executing instructions by placing the device in DEBUG Halt Mode. The operating characteristics of the ZNEO Z16F Series devices in DEBUG Halt Mode are:

- The ZNEO CPU fetch unit stops, idling the ZNEO CPU
- All enabled on-chip peripherals operate unless in Stop Mode
- Constantly refreshes the WDT, if enabled

### **Entering DEBUG Halt Mode**

The device enters DEBUG Halt Mode by any of the following operations:

- Write the DBGHALT bit in the DBGCTL Register to 1 using the OCD interface
- ZNEO CPU execution of BRK instruction (when enabled)
- Hardware breakpoint match.

### **Exiting DEBUG Halt Mode**

The device exits DEBUG Halt Mode by any of the following operations:

- Clearing the DBGHALT bit in the DBGCTL Register to 0
- Power-On Reset
- Voltage Brown-Out reset
- Asserting the **RESET** pin Low to initiate a Reset

## **Reading and Writing Memory**

Most debugging functions are accomplished by reading and writing control registers. The OCD hardware has the capability of reading and writing memory when the CPU is running.

When a read or write request from the OCD hardware occurs, the OCD steals the bus for the number of cycles required to complete the read or write operation. This bus stealing

| Bit         | Description (Continued)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [6]<br>TDH  | Transmit Drive High<br>This control bit causes the interface to drive the line high when a logic 1 is being transmitted. If<br>OE is zero, the line stops being driven when the input is high or at the center of the bit, which-<br>ever is first. If OE is one, the line is driven high for one clock cycle. This bit is ignored if Debug<br>Mode is zero and the UART is disabled.<br>0 = Transmit Drive High disabled.<br>1 = Transmit Drive High enabled.                                                                                                   |
| [5]<br>HDS  | High Drive Strength<br>This control bit enabled high drive strength for the output driver.<br>0 = Low Drive Strength<br>1 = High Drive Strength                                                                                                                                                                                                                                                                                                                                                                                                                  |
| [4]<br>TXFC | <ul> <li>Transmitter Start Bit Flow Control</li> <li>This control bit enables start bit flow control on the transmitter. The transmitter waits until a remote device sends a start bit before transmitting its data.</li> <li>0 = Transmitter start bit flow control disabled.</li> <li>1 = Transmitter start bit flow control enabled.</li> </ul>                                                                                                                                                                                                               |
| [3]<br>NBEN | <ul> <li>9-Bit Mode Enable</li> <li>This control bit enables transmission and reception of a ninth data bit.</li> <li>0 = Nine bit mode disabled.</li> <li>1 = Nine bit mode enabled.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                 |
| [2]<br>NB   | <ul> <li>Value Of Ninth Bit</li> <li>This bit is the value of the ninth data bit. When written, this reflects the ninth data bit that will be transmitted if nine bit mode is enabled. When read, this bit reflects the value of the ninth bit of the last nine bit character received.</li> <li>0 = Ninth bit is zero.</li> <li>1 = Ninth bit is one.</li> </ul>                                                                                                                                                                                                |
| [1]<br>OUT  | <ul> <li>Output State</li> <li>This control bit sets the state of the output transceiver. If the UART is enabled, this bit must be set to 1 to idle high. Clearing this bit to 0 when the UART is enabled will transmit a break condition. If the UART is disabled, this logic value will be driven onto the pin if OE is set. This bit is ignored in Debug Mode.</li> <li>0 = Transmit Break if UART enabled. Drive Low if UART disabled and output enabled.</li> <li>1 = Idle High if UART enabled. Drive high if UART disabled and output enabled.</li> </ul> |
| [0]<br>PIN  | <b>Debug Pin</b><br>This bit reflects the state of the DBG pin.<br>0 = DBG pin is Low.                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |

1 = DBG pin is High.

## **Oscillator Operation with an External RC Network**

Figure 71 displays a recommended configuration for connection with an external resistor-capacitor (RC) network.



### Figure 71. Connecting the On-Chip Oscillator to an External RC Network

An external resistance value of 15 k $\Omega$  is recommended for oscillator operation with an external RC network. The minimum resistance value to ensure operation is 10 k $\Omega$ . The typical oscillator frequency is estimated from the values of the resistor (*R* in k $\Omega$ ) and capacitor (*C* in pF) elements using the following equation:

Oscillator Frequency (kHz) = 
$$\frac{1 \times 10^6}{(1.5 \times R \times C)}$$

Figure 3 displays the typical (3.3 V and 25°C) oscillator frequency as a function of the capacitor (*C* in pF) employed in the RC network assuming a 15k $\Omega$  external resistor. For very small values of C, the parasitic capacitance of the oscillator X<sub>IN</sub> pin and the printed circuit board must be included in the estimation of the oscillator frequency.

## **Oscillator Divide Register**

The Oscillator Divide Register (OSCDIV), shown in Table 184, provides the value to divide the system clock by. The Oscillator Divide Register must be unlocked before writing. Writing the two-step sequence E7h followed by 18h to the Oscillator Control Register address unlocks it. The register locks after completion of a register write to the OSCDIV.

| Bits       | 7             | 6               | 5             | 4        | 3 | 2 | 1 | 0 |
|------------|---------------|-----------------|---------------|----------|---|---|---|---|
| Field      | DIV           |                 |               |          |   |   |   |   |
| RESET      | 00h*          |                 |               |          |   |   |   |   |
| R/W        | R/W           |                 |               |          |   |   |   |   |
| Addr       | FF_E0A1h      |                 |               |          |   |   |   |   |
| Note: *The | e reset value | is 08h if the o | ption bit LPO | PT is 0. |   |   |   |   |
|            |               |                 |               |          |   |   |   |   |

### Table 184. Oscillator Divide Register (OSCDIV)

| Bit          | Value (H) | Description                                                                                                                    |
|--------------|-----------|--------------------------------------------------------------------------------------------------------------------------------|
| [7:0]<br>DIV | 00h–FFh   | <b>Oscillator Divide</b><br>00h–divider is disabled; all other entries are the divide value for scaling the sys-<br>tem clock. |

Figure 73 displays the typical current consumption while operating at 3.3 V at 30 °C versus the system clock frequency.



## Active I<sub>dd</sub> vs CLK Freq at 30 °C

Figure 73. Typical  $\mathrm{I}_{\mathrm{DD}}$  Versus System Clock Frequency