



Welcome to E-XFL.COM

#### Understanding <u>Embedded - CPLDs (Complex</u> <u>Programmable Logic Devices)</u>

Embedded - CPLDs, or Complex Programmable Logic Devices, are highly versatile digital logic devices used in electronic systems. These programmable components are designed to perform complex logical operations and can be customized for specific applications. Unlike fixedfunction ICs, CPLDs offer the flexibility to reprogram their configuration, making them an ideal choice for various embedded systems. They consist of a set of logic gates and programmable interconnects, allowing designers to implement complex logic circuits without needing custom hardware.

#### **Applications of Embedded - CPLDs**

#### Details

| Product Status                  | Active                                                   |
|---------------------------------|----------------------------------------------------------|
| Programmable Type               | In System Programmable                                   |
| Delay Time tpd(1) Max           | 5.4 ns                                                   |
| Voltage Supply - Internal       | 2.5V, 3.3V                                               |
| Number of Logic Elements/Blocks | 570                                                      |
| Number of Macrocells            | 440                                                      |
| Number of Gates                 | -                                                        |
| Number of I/O                   | 160                                                      |
| Operating Temperature           | 0°C ~ 85°C (TJ)                                          |
| Mounting Type                   | Surface Mount                                            |
| Package / Case                  | 256-BGA                                                  |
| Supplier Device Package         | 256-FBGA (17x17)                                         |
| Purchase URL                    | https://www.e-xfl.com/product-detail/intel/epm570f256c3n |
|                                 |                                                          |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# 1. Introduction

## Introduction

The MAX® II family of instant-on, non-volatile CPLDs is based on a 0.18-µm, 6-layer-metal-flash process, with densities from 240 to 2,210 logic elements (LEs) (128 to 2,210 equivalent macrocells) and non-volatile storage of 8 Kbits. MAX II devices offer high I/O counts, fast performance, and reliable fitting versus other CPLD architectures. Featuring MultiVolt core, a user flash memory (UFM) block, and enhanced in-system programmability (ISP), MAX II devices are designed to reduce cost and power while providing programmable solutions for applications such as bus bridging, I/O expansion, power-on reset (POR) and sequencing control, and device configuration control.

## **Features**

The MAX II CPLD has the following features:

- Low-cost, low-power CPLD
- Instant-on, non-volatile architecture
- Standby current as low as 25 μA
- Provides fast propagation delay and clock-to-output times
- Provides four global clocks with two clocks available per logic array block (LAB)
- UFM block up to 8 Kbits for non-volatile storage
- MultiVolt core enabling external supply voltages to the device of either 3.3 V/2.5 V or 1.8 V
- MultiVolt I/O interface supporting 3.3-V, 2.5-V, 1.8-V, and 1.5-V logic levels
- Bus-friendly architecture including programmable slew rate, drive strength, bus-hold, and programmable pull-up resistors
- Schmitt triggers enabling noise tolerant inputs (programmable per pin)
- I/Os are fully compliant with the Peripheral Component Interconnect Special Interest Group (PCI SIG) PCI Local Bus Specification, Revision 2.2 for 3.3-V operation at 66 MHz
- Supports hot-socketing
- Built-in Joint Test Action Group (JTAG) boundary-scan test (BST) circuitry compliant with IEEE Std. 1149.1-1990
- ISP circuitry compliant with IEEE Std. 1532

MAX II devices have an internal linear voltage regulator which supports external supply voltages of 3.3 V or 2.5 V, regulating the supply down to the internal operating voltage of 1.8 V. MAX IIG and MAX IIZ devices only accept 1.8 V as the external supply voltage. MAX IIZ devices are pin-compatible with MAX IIG devices in the 100-pin Micro FineLine BGA and 256-pin Micro FineLine BGA packages. Except for external supply voltage requirements, MAX II and MAX II G devices have identical pin-outs and timing specifications. Table 1–5 shows the external supply voltages supported by the MAX II family.

Table 1–5. MAX II External Supply Voltages

| Devices                                                     | EPM240<br>EPM570<br>EPM1270<br>EPM2210 | EPM240G<br>EPM570G<br>EPM1270G<br>EPM2210G<br>EPM240Z<br>EPM570Z <i>(1)</i> |
|-------------------------------------------------------------|----------------------------------------|-----------------------------------------------------------------------------|
| MultiVolt core external supply voltage ( $V_{CCINT}$ ) (2)  | 3.3 V, 2.5 V                           | 1.8 V                                                                       |
| MultiVolt I/O interface voltage levels (V <sub>ccio</sub> ) | 1.5 V, 1.8 V, 2.5 V, 3.3 V             | 1.5 V, 1.8 V, 2.5 V, 3.3 V                                                  |

Notes to Table 1-5:

(1) MAX IIG and MAX IIZ devices only accept 1.8 V on their VCCINT pins. The 1.8-V V<sub>CCINT</sub> external supply powers the device core directly.

(2) MAX II devices operate internally at 1.8 V.

# **Referenced Documents**

This chapter references the following documents:

- DC and Switching Characteristics chapter in the MAX II Device Handbook
- MAX II Logic Element to Macrocell Conversion Methodology white paper

# **Document Revision History**

Table 1–6 shows the revision history for this chapter.

 Table 1–6.
 Document Revision History

| Date and Revision           | Changes Made                                              | Summary of Changes                         |
|-----------------------------|-----------------------------------------------------------|--------------------------------------------|
| August 2009,<br>version 1.9 | ■ Updated Table 1–2.                                      | Added information for speed grade –8       |
| October 2008,               | <ul> <li>Updated "Introduction" section.</li> </ul>       | —                                          |
| version 1.8                 | <ul> <li>Updated new Document Format.</li> </ul>          |                                            |
| December 2007,              | ■ Updated Table 1–1 through Table 1–5.                    | Updated document with MAX IIZ information. |
| version1.7                  | <ul> <li>Added "Referenced Documents" section.</li> </ul> |                                            |
| December 2006, version 1.6  | <ul> <li>Added document revision history.</li> </ul>      | _                                          |
| August 2006,<br>version 1.5 | <ul> <li>Minor update to features list.</li> </ul>        | _                                          |
| July 2006,<br>version 1.4   | <ul> <li>Minor updates to tables.</li> </ul>              | _                                          |



Figure 2–1 shows a functional block diagram of the MAX II device.

Each MAX II device contains a flash memory block within its floorplan. On the EPM240 device, this block is located on the left side of the device. On the EPM570, EPM1270, and EPM2210 devices, the flash memory block is located on the bottom-left area of the device. The majority of this flash memory storage is partitioned as the dedicated configuration flash memory (CFM) block. The CFM block provides the non-volatile storage for all of the SRAM configuration information. The CFM automatically downloads and configures the logic and I/O at power-up, providing instant-on operation.

• For more information about configuration upon power-up, refer to the *Hot Socketing and Power-On Reset in MAX II Devices* chapter in the *MAX II Device Handbook*.

A portion of the flash memory within the MAX II device is partitioned into a small block for user data. This user flash memory (UFM) block provides 8,192 bits of general-purpose user storage. The UFM provides programmable port connections to the logic array for reading and writing. There are three LAB rows adjacent to this block, with column numbers varying by device.

Table 2–1 shows the number of LAB rows and columns in each device, as well as the number of LAB rows and columns adjacent to the flash memory area in the EPM570, EPM1270, and EPM2210 devices. The long LAB rows are full LAB rows that extend from one side of row I/O blocks to the other. The short LAB rows are adjacent to the UFM block; their length is shown as width in LAB columns.

| Table 2-1. | MAX II | Device Resources | , |
|------------|--------|------------------|---|
|------------|--------|------------------|---|

|         |            |             | LAB Rows      |                                      |            |
|---------|------------|-------------|---------------|--------------------------------------|------------|
| Devices | UFM Blocks | LAB Columns | Long LAB Rows | Short LAB Rows<br>(Width) <i>(1)</i> | Total LABs |
| EPM240  | 1          | 6           | 4             | —                                    | 24         |
| EPM570  | 1          | 12          | 4             | 3 (3)                                | 57         |
| EPM1270 | 1          | 16          | 7             | 3 (5)                                | 127        |
| EPM2210 | 1          | 20          | 10            | 3 (7)                                | 221        |

Note to Table 2–1:

(1) The width is the number of LAB columns in length.

Figure 2–2 shows a floorplan of a MAX II device.





#### Note to Figure 2-2:

(1) The device shown is an EPM570 device. EPM1270 and EPM2210 devices have a similar floorplan with more LABs. For EPM240 devices, the CFM and UFM blocks are located on the left side of the device.

#### **Normal Mode**

The normal mode is suitable for general logic applications and combinational functions. In normal mode, four data inputs from the LAB local interconnect are inputs to a four-input LUT (see Figure 2–7). The Quartus II Compiler automatically selects the carry-in or the data3 signal as one of the inputs to the LUT. Each LE can use LUT chain connections to drive its combinational output directly to the next LE in the LAB. Asynchronous load data for the register comes from the data3 input of the LE. LEs in normal mode support packed registers.





#### Note to Figure 2-7:

(1) This signal is only allowed in normal mode if the LE is at the end of an adder/subtractor chain.

#### **Dynamic Arithmetic Mode**

The dynamic arithmetic mode is ideal for implementing adders, counters, accumulators, wide parity functions, and comparators. An LE in dynamic arithmetic mode uses four 2-input LUTs configurable as a dynamic adder/subtractor. The first two 2-input LUTs compute two summations based on a possible carry-in of 1 or 0; the other two LUTs generate carry outputs for the two chains of the carry-select circuitry. As shown in Figure 2–8, the LAB carry-in signal selects either the carry-in0 or carry-in1 chain. The selected chain's logic level in turn determines which parallel sum is generated as a combinational or registered output. For example, when implementing an adder, the sum output is the selection of two possible calculated sums:

```
data1 + data2 + carry in0
or
data1 + data2 + carry-in1
```

The other two LUTs use the data1 and data2 signals to generate two possible carry-out signals: one for a carry of 1 and the other for a carry of 0. The carry-in0 signal acts as the carry-select for the carry-out0 output and carry-in1 acts as the carry-select for the carry-out1 output. LEs in arithmetic mode can drive out registered and unregistered versions of the LUT output.

The dynamic arithmetic mode also offers clock enable, counter enable, synchronous up/down control, synchronous clear, synchronous load, and dynamic adder/subtractor options. The LAB local interconnect data inputs generate the counter enable and synchronous up/down control signals. The synchronous clear and synchronous load options are LAB-wide signals that affect all registers in the LAB. The Quartus II software automatically places any registers that are not used by the counter into other LABs. The addnsub LAB-wide signal controls whether the LE acts as an adder or subtractor.

Figure 2–8. LE in Dynamic Arithmetic Mode



#### Note to Figure 2-8:

(1) The addnsub signal is tied to the carry input for the first LE of a carry chain only.

#### **Carry-Select Chain**

The carry-select chain provides a very fast carry-select function between LEs in dynamic arithmetic mode. The carry-select chain uses the redundant carry calculation to increase the speed of carry functions. The LE is configured to calculate outputs for a possible carry-in of 0 and carry-in of 1 in parallel. The carry-in0 and carry-in1 signals from a lower-order bit feed forward into the higher-order bit via the parallel carry chain and feed into both the LUT and the next portion of the carry chain. Carry-select chains can begin in any LE within an LAB.

### **Internal Oscillator**

As shown in Figure 2–15, the dedicated circuitry within the UFM block contains an oscillator. The dedicated circuitry uses this internally for its read and program operations. This oscillator's divide by 4 output can drive out of the UFM block as a logic interface clock source or for general-purpose logic clocking. The typical OSC output signal frequency ranges from 3.3 to 5.5 MHz, and its exact frequency of operation is not programmable.

## Program, Erase, and Busy Signals

The UFM block's dedicated circuitry automatically generates the necessary internal program and erase algorithm once the PROGRAM or ERASE input signals have been asserted. The PROGRAM or ERASE signal must be asserted until the busy signal deasserts, indicating the UFM internal program or erase operation has completed. The UFM block also supports JTAG as the interface for programming and/or reading.



• For more information about programming and erasing the UFM block, refer to the *Using User Flash Memory in MAX II Devices* chapter in the *MAX II Device Handbook*.

## **Auto-Increment Addressing**

The UFM block supports standard read or stream read operations. The stream read is supported with an auto-increment address feature. Deasserting the ARSHIFT signal while clocking the ARCLK signal increments the address register value to read consecutive locations from the UFM array.

## **Serial Interface**

The UFM block supports a serial interface with serial address and data signals. The internal shift registers within the UFM block for address and data are 9 bits and 16 bits wide, respectively. The Quartus II software automatically generates interface logic in LEs for a parallel address and data interface to the UFM block. Other standard protocol interfaces such as SPI are also automatically generated in LE logic by the Quartus II software.

• For more information about the UFM interface signals and the Quartus II LE-based alternate interfaces, refer to the *Using User Flash Memory in MAX II Devices* chapter in the *MAX II Device Handbook*.

#### **UFM Block to Logic Array Interface**

The UFM block is a small partition of the flash memory that contains the CFM block, as shown in Figure 2–1 and Figure 2–2. The UFM block for the EPM240 device is located on the left side of the device adjacent to the left most LAB column. The UFM block for the EPM570, EPM1270, and EPM2210 devices is located at the bottom left of the device. The UFM input and output signals interface to all types of interconnects (R4 interconnect, C4 interconnect, and DirectLink interconnect to/from adjacent LAB rows). The UFM signals can also be driven from global clocks, GCLK[3..0]. The interface region for the EPM240 device is shown in Figure 2–16. The interface regions for EPM570, EPM1270, and EPM2210 devices are shown in Figure 2–17.

# **Document Revision History**

Table 2–8 shows the revision history for this chapter.

 Table 2–8.
 Document Revision History

| Date and Revision             | Changes Made                                                                                            | Summary of Changes    |
|-------------------------------|---------------------------------------------------------------------------------------------------------|-----------------------|
| October 2008,                 | ■ Updated Table 2–4 and Table 2–6.                                                                      | —                     |
| version 2.2                   | <ul> <li>Updated "I/O Standards and Banks" section.</li> </ul>                                          |                       |
|                               | <ul> <li>Updated New Document Format.</li> </ul>                                                        |                       |
| March 2008,<br>version 2.1    | <ul> <li>Updated "Schmitt Trigger" section.</li> </ul>                                                  | _                     |
| December 2007,                | <ul> <li>Updated "Clear and Preset Logic Control" section.</li> </ul>                                   | Updated document with |
| version 2.0                   | <ul> <li>Updated "MultiVolt Core" section.</li> </ul>                                                   | MAX IIZ information.  |
|                               | <ul> <li>Updated "MultiVolt I/O Interface" section.</li> </ul>                                          |                       |
|                               | ■ Updated Table 2–7.                                                                                    |                       |
|                               | <ul> <li>Added "Referenced Documents" section.</li> </ul>                                               |                       |
| December 2006,<br>version 1.7 | <ul> <li>Minor update in "Internal Oscillator" section. Added document<br/>revision history.</li> </ul> | _                     |
| August 2006,<br>version 1.6   | <ul> <li>Updated functional description and I/O structure sections.</li> </ul>                          | _                     |
| July 2006,<br>vervion 1.5     | <ul> <li>Minor content and table updates.</li> </ul>                                                    | _                     |
| February 2006,                | <ul> <li>Updated "LAB Control Signals" section.</li> </ul>                                              | _                     |
| version 1.4                   | <ul> <li>Updated "Clear and Preset Logic Control" section.</li> </ul>                                   |                       |
|                               | <ul> <li>Updated "Internal Oscillator" section.</li> </ul>                                              |                       |
|                               | ■ Updated Table 2–5.                                                                                    |                       |
| August 2005,<br>version 1.3   | <ul> <li>Removed Note 2 from Table 2-7.</li> </ul>                                                      | _                     |
| December 2004,<br>version 1.2 | <ul> <li>Added a paragraph to page 2-15.</li> </ul>                                                     | -                     |
| June 2004,<br>version 1.1     | <ul> <li>Added CFM acronym. Corrected Figure 2-19.</li> </ul>                                           | -                     |

# 4. Hot Socketing and Power-On Reset in MAX II Devices

#### MII51004-2.1

## Introduction

MAX<sup>®</sup> II devices offer hot socketing, also known as hot plug-in or hot swap, and power sequencing support. Designers can insert or remove a MAX II board in a system during operation without undesirable effects to the system bus. The hot socketing feature removes some of the difficulties designers face when using components on printed circuit boards (PCBs) that contain a mixture of 3.3-, 2.5-, 1.8-, and 1.5-V devices.

The MAX II device hot socketing feature provides:

- Board or device insertion and removal
- Support for any power-up sequence
- Non-intrusive I/O buffers to system buses during hot insertion

This chapter contains the following sections:

- "MAX II Hot-Socketing Specifications" on page 4–1
- "Power-On Reset Circuitry" on page 4–5

## **MAX II Hot-Socketing Specifications**

MAX II devices offer all three of the features required for the hot-socketing capability listed above without any external components or special design requirements. The following are hot-socketing specifications:

- The device can be driven before and during power-up or power-down without any damage to the device itself.
- I/O pins remain tri-stated during power-up. The device does not drive out before or during power-up, thereby affecting other buses in operation.
- Signal pins do not drive the  $V_{CCIO}$  or  $V_{CCINT}$  power supplies. External input signals to device I/O pins do not power the device  $V_{CCIO}$  or  $V_{CCINT}$  power supplies via internal paths. This is true if the  $V_{CCINT}$  and the  $V_{CCIO}$  supplies are held at GND.

#### **Devices Can Be Driven before Power-Up**

Signals can be driven into the MAX II device I/O pins and GCLK[3..0] pins before or during power-up or power-down without damaging the device. MAX II devices support any power-up or power-down sequence ( $V_{CCIO1}$ ,  $V_{CCIO2}$ ,  $V_{CCIO3}$ ,  $V_{CCIO4}$ ,  $V_{CCINT}$ ), simplifying the system-level design.

#### **Power-Up Characteristics**

When power is applied to a MAX II device, the POR circuit monitors  $V_{CCINT}$  and begins SRAM download at an approximate voltage of 1.7 V or 1.55 V for MAX IIG and MAX IIZ devices. From this voltage reference, SRAM download and entry into user mode takes 200 to 450 µs maximum, depending on device density. This period of time is specified as  $t_{CONFIG}$  in the power-up timing section of the *DC and Switching Characteristics* chapter in the *MAX II Device Handbook*.

Entry into user mode is gated by whether all  $V_{\text{CCIO}}$  banks are powered with sufficient operating voltage. If  $V_{\text{CCIN}}T$  and  $V_{\text{CCIO}}$  are powered simultaneously, the device enters user mode within the  $t_{\text{CONFIG}}$  specifications. If  $V_{\text{CCIO}}$  is powered more than  $t_{\text{CONFIG}}$  after  $V_{\text{CCINT}}$ , the device does not enter user mode until 2  $\mu$ s after all  $V_{\text{CCIO}}$  banks are powered.

For MAX II and MAX IIG devices, when in user mode, the POR circuitry continues to monitor the  $V_{CCINT}$  (but not  $V_{CCIO}$ ) voltage level to detect a brown-out condition. If there is a  $V_{CCINT}$  voltage sag at or below 1.4 V during user mode, the POR circuit resets the SRAM and tri-states the I/O pins. Once  $V_{CCINT}$  rises back to approximately 1.7 V (or 1.55 V for MAX IIG devices), the SRAM download restarts and the device begins to operate after  $t_{CONFIG}$  time has passed.

For MAX IIZ devices, the POR circuitry does not monitor the V<sub>CCINT</sub> and V<sub>CCIO</sub> voltage levels after the device enters user mode. If there is a V<sub>CCINT</sub> voltage sag below 1.4 V during user mode, the functionality of the device will not be guaranteed and you must power down the V<sub>CCINT</sub> to 0 V for a minimum of 10 µs before powering the V<sub>CCINT</sub> and V<sub>CCIO</sub> up again. Once V<sub>CCINT</sub> rises from 0 V back to approximately 1.55 V, the SRAM download restarts and the device begins to operate after t<sub>CONFIG</sub> time has passed.

Figure 4–5 shows the voltages for POR of MAX II, MAX IIG, and MAX IIZ devices during power-up into user mode and from user mode to power-down or brown-out.

 $\label{eq:linear} \begin{tabular}{ll} \hline \end{tabular} \end{tabular} All \ V_{\text{CCINT}} \ and \ V_{\text{CCINT}} \ pins \ of \ all \ banks \ must \ be \ powered \ on \ MAX \ II \ devices \ before \ entering \ user \ mode. \end{tabular}$ 

# **Referenced Documents**

This chapter refereces the following documents:

- *DC and Switching Characteristics* chapter in the *MAX II Device Handbook*
- Using MAX II Devices in Multi-Voltage Systems chapter in the MAX II Device Handbook

# **Document Revision History**

Table 4–1 shows the revision history for this chapter.

| Table 4-1 | Document Revision History |
|-----------|---------------------------|
|           | Document newslon matery   |

| Date and Revision             | Changes Made                                                                                                   | Summary of Changes                         |
|-------------------------------|----------------------------------------------------------------------------------------------------------------|--------------------------------------------|
| October 2008,                 | <ul> <li>Updated "MAX II Hot-Socketing Specifications" and "Power-On<br/>Reset Circuitry" sections.</li> </ul> | —                                          |
| version2.1                    | <ul> <li>Updated New Document Format.</li> </ul>                                                               |                                            |
| December 2007, version 2.0    | <ul> <li>Updated "Hot Socketing Feature Implementation in MAX II<br/>Devices" section.</li> </ul>              | Updated document with MAX IIZ information. |
|                               | <ul> <li>Updated "Power-On Reset Circuitry" section.</li> </ul>                                                |                                            |
|                               | ■ Updated Figure 4–5.                                                                                          |                                            |
|                               | Added "Referenced Documents" section.                                                                          |                                            |
| December 2006,<br>version 1.5 | <ul> <li>Added document revision history.</li> </ul>                                                           | -                                          |
| February 2006,                | Updated "MAX II Hot-Socketing Specifications" section.                                                         | _                                          |
| version 1.4                   | <ul> <li>Updated "AC and DC Specifications" section.</li> </ul>                                                |                                            |
|                               | <ul> <li>Updated "Power-On Reset Circuitry" section.</li> </ul>                                                |                                            |
| June 2005,<br>version 1.3     | Updated AC and DC specifications on page 4-2.                                                                  | _                                          |
| December 2004,                | Added content to Power-Up Characteristics section.                                                             | _                                          |
| version 1.2                   | ■ Updated Figure 4-5.                                                                                          |                                            |
| June 2004,<br>version 1.1     | Corrected Figure 4-2.                                                                                          | _                                          |

## **Output Drive Characteristics**

Figure 5–1 shows the typical drive strength characteristics of MAX II devices.





#### Note to Figure 5–1:

(1) The DC output current per pin is subject to the absolute maximum rating of Table 5-1.

## I/O Standard Specifications

Table 5–5 through Table 5–10 show the MAX II device family I/O standard specifications.

| Symbol            | Parameter                 | Conditions      | Minimum | Maximum | Unit |
|-------------------|---------------------------|-----------------|---------|---------|------|
| V <sub>CCIO</sub> | I/O supply voltage        | —               | 3.0     | 3.6     | V    |
| V <sub>IH</sub>   | High-level input voltage  | —               | 1.7     | 4.0     | V    |
| V <sub>IL</sub>   | Low-level input voltage   | —               | -0.5    | 0.8     | V    |
| V <sub>OH</sub>   | High-level output voltage | IOH = -4 mA (1) | 2.4     |         | V    |
| V <sub>OL</sub>   | Low-level output voltage  | IOL = 4 mA (1)  |         | 0.45    | V    |

Table 5–6. 3.3-V LVCMOS Specifications (Part 1 of 2)

| Symbol            | Parameter                | Conditions | Minimum | Maximum | Unit |
|-------------------|--------------------------|------------|---------|---------|------|
| V <sub>CCIO</sub> | I/O supply voltage       | —          | 3.0     | 3.6     | V    |
| V <sub>IH</sub>   | High-level input voltage |            | 1.7     | 4.0     | V    |
| VIL               | Low-level input voltage  |            | -0.5    | 0.8     | V    |

| Device  | Preliminary | Final        |
|---------|-------------|--------------|
| EPM1270 | _           | $\checkmark$ |
| EPM2210 | _           | $\checkmark$ |
| N       | •           | •            |

 Table 5–13.
 MAX II Device Timing Model Status
 (Part 2 of 2)

Note to Table 5-13:

(1) The MAX IIZ device timing models are only available in the Quartus II software version 8.0 and later.

### Performance

Table 5–14 shows the MAX II device performance for some common designs. All performance values were obtained with the Quartus II software compilation of megafunctions. Performance values for –3, –4, and –5 speed grades are based on an EPM1270 device target, while –6, –7, and –8 speed grades are based on an EPM570Z device target.

Table 5–14. MAX II Device Performance

|                  |                                         |                        |        |               |                      |                      | Perfor               | mance                |                      |                      |      |
|------------------|-----------------------------------------|------------------------|--------|---------------|----------------------|----------------------|----------------------|----------------------|----------------------|----------------------|------|
|                  |                                         | Reso                   | ources | Used          | MA                   | X II / MAX           | ( IIG                |                      |                      |                      |      |
| Resource<br>Used | Design Size and<br>Function             | Mode                   | LEs    | UFM<br>Blocks | –3<br>Speed<br>Grade | –4<br>Speed<br>Grade | –5<br>Speed<br>Grade | –6<br>Speed<br>Grade | –7<br>Speed<br>Grade | –8<br>Speed<br>Grade | Unit |
| LE               | 16-bit counter (1)                      | —                      | 16     | 0             | 304.0                | 247.5                | 201.1                | 184.1                | 123.5                | 118.3                | MHz  |
|                  | 64-bit counter (1)                      | —                      | 64     | 0             | 201.5                | 154.8                | 125.8                | 83.2                 | 83.2                 | 80.5                 | MHz  |
|                  | 16-to-1 multiplexer                     | _                      | 11     | 0             | 6.0                  | 8.0                  | 9.3                  | 17.4                 | 17.3                 | 20.4                 | ns   |
|                  | 32-to-1 multiplexer                     | _                      | 24     | 0             | 7.1                  | 9.0                  | 11.4                 | 12.5                 | 22.8                 | 25.3                 | ns   |
|                  | 16-bit XOR function                     | _                      | 5      | 0             | 5.1                  | 6.6                  | 8.2                  | 9.0                  | 15.0                 | 16.1                 | ns   |
|                  | 16-bit decoder with single address line |                        | 5      | 0             | 5.2                  | 6.6                  | 8.2                  | 9.2                  | 15.0                 | 16.1                 | ns   |
| UFM              | 512 × 16                                | None                   | 3      | 1             | 10.0                 | 10.0                 | 10.0                 | 10.0                 | 10.0                 | 10.0                 | MHz  |
|                  | 512 × 16                                | SPI <i>(2)</i>         | 37     | 1             | 8.0                  | 8.0                  | 8.0                  | 9.7                  | 9.7                  | 9.7                  | MHz  |
|                  | 512 × 8                                 | Parallel<br><i>(3)</i> | 73     | 1             | (4)                  | (4)                  | (4)                  | (4)                  | (4)                  | (4)                  | MHz  |
|                  | 512 × 16                                | I²C <i>(3)</i>         | 142    | 1             | 100<br><i>(5)</i>    | 100<br><i>(5)</i>    | 100<br><i>(5)</i>    | 100<br><i>(5)</i>    | 100<br><i>(5)</i>    | 100<br><i>(5)</i>    | kHz  |

#### Notes to Table 5-14:

(1) This design is a binary loadable up counter.

(2) This design is configured for read-only operation in Extended mode. Read and write ability increases the number of LEs used.

(3) This design is configured for read-only operation. Read and write ability increases the number of LEs used.

(4) This design is asynchronous.

(5) The I<sup>2</sup>C megafunction is verified in hardware up to 100-kHz serial clock line (SCL) rate.

|               |       |                                | MAX II / MAX IIG |     |     |     |      |                   | MAX IIZ |                   |       |                   |       |      |  |
|---------------|-------|--------------------------------|------------------|-----|-----|-----|------|-------------------|---------|-------------------|-------|-------------------|-------|------|--|
|               |       | –3 Speed –4 Spe<br>Grade Grade |                  |     | -   |     |      | –6 Speed<br>Grade |         | –7 Speed<br>Grade |       | –8 Speed<br>Grade |       |      |  |
| Standard      | ł     | Min                            | Max              | Min | Max | Min | Max  | Min               | Max     | Min               | Max   | Min               | Max   | Unit |  |
| 3.3-V LVTTL   | 16 mA | —                              | 206              | —   | -20 | _   | -247 | —                 | 1,433   |                   | 1,446 | —                 | 1,454 | ps   |  |
|               | 8 mA  | _                              | 891              | _   | 665 |     | 438  | _                 | 1,332   |                   | 1,345 | _                 | 1,348 | ps   |  |
| 3.3-V LVCMOS  | 8 mA  | _                              | 206              | _   | -20 |     | -247 | —                 | 1,433   |                   | 1,446 | —                 | 1,454 | ps   |  |
|               | 4 mA  | _                              | 891              | _   | 665 | —   | 438  | —                 | 1,332   | _                 | 1,345 | —                 | 1,348 | ps   |  |
| 2.5-V LVTTL / | 14 mA |                                | 222              |     | -4  | _   | -231 | —                 | 213     |                   | 208   | —                 | 213   | ps   |  |
| LVCMOS        | 7 mA  | _                              | 943              |     | 717 | —   | 490  | —                 | 166     |                   | 161   | —                 | 166   | ps   |  |
| 3.3-V PCI     | 20 mA | _                              | 161              |     | 210 |     | 258  | —                 | 1,332   |                   | 1,345 | —                 | 1,348 | ps   |  |

Table 5–20.  $t_{\text{XZ}}$  IOE Microparameter Adders for Slow Slew Rate

The default slew rate setting for MAX II devices in the Quartus II design software is "fast".

|            |                          | MAX II / MAX IIG                   |  |
|------------|--------------------------|------------------------------------|--|
| Table 5-21 | I. UFM Block Internal Ti | ming Microparameters (Part 1 of 3) |  |

|                   |                                                                     | MAX II / MAX IIG |     |     |                   |     |                   |     |             |                   |     |                   |     |      |
|-------------------|---------------------------------------------------------------------|------------------|-----|-----|-------------------|-----|-------------------|-----|-------------|-------------------|-----|-------------------|-----|------|
|                   |                                                                     | –3 Sp<br>Gra     |     |     | –4 Speed<br>Grade |     | –5 Speed<br>Grade |     | peed<br>ade | –7 Speed<br>Grade |     | –8 Speed<br>Grade |     |      |
| Symbol            | Parameter                                                           | Min              | Max | Min | Max               | Min | Max               | Min | Max         | Min               | Max | Min               | Max | Unit |
| t <sub>aclk</sub> | Address register clock<br>period                                    | 100              | -   | 100 | -                 | 100 | -                 | 100 | —           | 100               | -   | 100               | _   | ns   |
| t <sub>asu</sub>  | Address register shift<br>signal setup to<br>address register clock | 20               | —   | 20  | —                 | 20  | —                 | 20  | _           | 20                | -   | 20                |     | ns   |
| t <sub>an</sub>   | Address register shift<br>signal hold to address<br>register clock  | 20               | _   | 20  | _                 | 20  | _                 | 20  | _           | 20                | _   | 20                |     | ns   |
| t <sub>ADS</sub>  | Address register data<br>in setup to address<br>register clock      | 20               | -   | 20  | -                 | 20  | -                 | 20  | _           | 20                | -   | 20                |     | ns   |
| t <sub>adh</sub>  | Address register data<br>in hold from address<br>register clock     | 20               | _   | 20  | _                 | 20  | _                 | 20  | _           | 20                | _   | 20                |     | ns   |
| $t_{\text{dclk}}$ | Data register clock<br>period                                       | 100              | -   | 100 | -                 | 100 | -                 | 100 | -           | 100               | -   | 100               | _   | ns   |
| $t_{\text{DSS}}$  | Data register shift<br>signal setup to data<br>register clock       | 60               | -   | 60  | -                 | 60  | -                 | 60  | —           | 60                | -   | 60                | _   | ns   |
| t <sub>dsh</sub>  | Data register shift<br>signal hold from data<br>register clock      | 20               | _   | 20  | _                 | 20  | _                 | 20  | _           | 20                | _   | 20                |     | ns   |

|                  |                                                            |           |     | N                   | II XAN | / MAX I      | IG  |              |     |              | MA  | X IIZ         |     |               |      |
|------------------|------------------------------------------------------------|-----------|-----|---------------------|--------|--------------|-----|--------------|-----|--------------|-----|---------------|-----|---------------|------|
|                  |                                                            |           |     | Speed<br>rade       | 1      | Speed<br>ade |     | Speed<br>ade |     | Speed<br>ade |     | Speed<br>rade |     | Speed<br>rade |      |
| Symbol           | Parameter                                                  | Condition | Min | Max                 | Min    | Max          | Min | Max          | Min | Max          | Min | Max           | Min | Max           | Unit |
| f <sub>cnt</sub> | Maximum<br>global clock<br>frequency for<br>16-bit counter |           |     | 304.0<br><i>(1)</i> |        | 247.5        |     | 201.1        |     | 184.1        |     | 123.5         |     | 118.3         | MHz  |

 Table 5–24.
 EPM570 Global Clock External I/O Timing Parameters
 (Part 2 of 2)

Note to Table 5-24:

(1) The maximum frequency is limited by the I/O standard on the clock input pin. The 16-bit counter critical delay performs faster than this global clock input pin maximum frequency.

Table 5–25 shows the external I/O timing parameters for EPM1270 devices.

Table 5-25. EPM1270 Global Clock External I/O Timing Parameters

|                  |                                                                 |           |       | Γ         | MAX II / N | IAX IIG  |         |          |      |
|------------------|-----------------------------------------------------------------|-----------|-------|-----------|------------|----------|---------|----------|------|
|                  |                                                                 |           | -3 Sp | eed Grade | –4 Spec    | ed Grade | –5 Spee | ed Grade |      |
| Symbol           | Parameter                                                       | Condition | Min   | Max       | Min        | Max      | Min     | Max      | Unit |
| t <sub>PD1</sub> | Worst case pin-to-pin<br>delay through 1 look-up<br>table (LUT) | 10 pF     | _     | 6.2       | -          | 8.1      | —       | 10.0     | ns   |
| t <sub>PD2</sub> | Best case pin-to-pin<br>delay through 1 LUT                     | 10 pF     |       | 3.7       | —          | 4.8      |         | 5.9      | ns   |
| t <sub>su</sub>  | Global clock setup time                                         | _         | 1.2   | _         | 1.5        | —        | 1.9     | —        | ns   |
| t <sub>H</sub>   | Global clock hold time                                          | _         | 0     | _         | 0          | _        | 0       | —        | ns   |
| t <sub>co</sub>  | Global clock to output delay                                    | 10 pF     | 2.0   | 4.6       | 2.0        | 5.9      | 2.0     | 7.3      | ns   |
| t <sub>сн</sub>  | Global clock high time                                          | _         | 166   |           | 216        |          | 266     |          | ps   |
| t <sub>cL</sub>  | Global clock low time                                           | _         | 166   |           | 216        | _        | 266     | _        | ps   |
| t <sub>cnt</sub> | Minimum global clock<br>period for<br>16-bit counter            | _         | 3.3   | _         | 4.0        | _        | 5.0     | _        | ns   |
| f <sub>cnt</sub> | Maximum global clock<br>frequency for 16-bit<br>counter         | —         |       | 304.0 (1) |            | 247.5    |         | 201.1    | MHz  |

Note to Table 5-25:

(1) The maximum frequency is limited by the I/O standard on the clock input pin. The 16-bit counter critical delay performs faster than this global clock input pin maximum frequency.

|                         |                            |     | N                 | iax II / | / MAX I           | IG  |                   |     |             | MA                | X IIZ |                   |     |      |
|-------------------------|----------------------------|-----|-------------------|----------|-------------------|-----|-------------------|-----|-------------|-------------------|-------|-------------------|-----|------|
|                         |                            |     | –3 Speed<br>Grade |          | –4 Speed<br>Grade |     | –5 Speed<br>Grade |     | peed<br>ade | –7 Speed<br>Grade |       | –8 Speed<br>Grade |     |      |
| I/0 St                  | andard                     | Min | Max               | Min      | Max               | Min | Max               | Min | Max         | Min               | Max   | Min               | Max | Unit |
| 3.3-V LVCMOS            | Without Schmitt<br>Trigger | —   | 0                 | —        | 0                 | _   | 0                 | —   | 0           | —                 | 0     | —                 | 0   | ps   |
|                         | With Schmitt<br>Trigger    | _   | 334               | _        | 434               | _   | 535               | _   | 387         | _                 | 434   | _                 | 442 | ps   |
| 2.5-V LVTTL /<br>LVCMOS | Without Schmitt<br>Trigger | —   | 23                | _        | 30                | —   | 37                | —   | 42          | _                 | 43    | —                 | 43  | ps   |
|                         | With Schmitt<br>Trigger    | —   | 339               | _        | 441               | —   | 543               | —   | 429         | _                 | 476   | —                 | 483 | ps   |
| 1.8-V LVTTL /<br>LVCMOS | Without Schmitt<br>Trigger | _   | 291               | _        | 378               | —   | 466               | —   | 378         | _                 | 373   | _                 | 373 | ps   |
| 1.5-V LVCMOS            | Without Schmitt<br>Trigger | _   | 681               | _        | 885               | _   | 1,090             | _   | 681         | _                 | 622   | _                 | 658 | ps   |
| 3.3-V PCI               | Without Schmitt<br>Trigger | —   | 0                 | _        | 0                 | _   | 0                 | _   | 0           | _                 | 0     | —                 | 0   | ps   |

#### Table 5–27. External Timing Input Delay Adders (Part 2 of 2)

|                         |                            |                   | ſ   | II XAN            | / MAX II | G                 |       |                   |     | MA                | X IIZ |                   |     |      |
|-------------------------|----------------------------|-------------------|-----|-------------------|----------|-------------------|-------|-------------------|-----|-------------------|-------|-------------------|-----|------|
|                         |                            | –3 Speed<br>Grade |     | –4 Speed<br>Grade |          | –5 Speed<br>Grade |       | –6 Speed<br>Grade |     | –7 Speed<br>Grade |       | –8 Speed<br>Grade |     |      |
| I/O St                  | andard                     | Min               | Max | Min               | Max      | Min               | Max   | Min               | Max | Min               | Max   | Min               | Max | Unit |
| 3.3-V LVTTL             | Without Schmitt<br>Trigger | —                 | 0   | -                 | 0        | —                 | 0     | -                 | 0   | —                 | 0     | —                 | 0   | ps   |
|                         | With Schmitt<br>Trigger    | —                 | 308 | -                 | 400      | _                 | 493   | _                 | 387 | _                 | 434   | —                 | 442 | ps   |
| 3.3-V LVCMOS            | Without Schmitt<br>Trigger | —                 | 0   | -                 | 0        | _                 | 0     | —                 | 0   | _                 | 0     | —                 | 0   | ps   |
|                         | With Schmitt<br>Trigger    | —                 | 308 | -                 | 400      | —                 | 493   | —                 | 387 | _                 | 434   | —                 | 442 | ps   |
| 2.5-V LVTTL /<br>LVCMOS | Without Schmitt<br>Trigger | —                 | 21  | -                 | 27       | _                 | 33    | _                 | 42  | _                 | 43    | —                 | 43  | ps   |
|                         | With Schmitt<br>Trigger    | _                 | 423 | -                 | 550      | _                 | 677   | _                 | 429 | _                 | 476   | _                 | 483 | ps   |
| 1.8-V LVTTL /<br>LVCMOS | Without Schmitt<br>Trigger | —                 | 353 | -                 | 459      | —                 | 565   | —                 | 378 | _                 | 373   | —                 | 373 | ps   |
| 1.5-V LVCMOS            | Without Schmitt<br>Trigger | —                 | 855 | -                 | 1,111    | —                 | 1,368 | -                 | 681 | —                 | 622   | —                 | 658 | ps   |
| 3.3-V PCI               | Without Schmitt<br>Trigger | —                 | 6   | _                 | 7        | _                 | 9     | _                 | 0   | _                 | 0     | _                 | 0   | ps   |

#### Table 5–31. MAX II IOE Programmable Delays

|                                               | MAX II / MAX IIG  |       |                   |       |                   |       | MAX IIZ           |       |                   |       |                   |       |      |  |
|-----------------------------------------------|-------------------|-------|-------------------|-------|-------------------|-------|-------------------|-------|-------------------|-------|-------------------|-------|------|--|
|                                               | –3 Speed<br>Grade |       | –4 Speed<br>Grade |       | –5 Speed<br>Grade |       | –6 Speed<br>Grade |       | –7 Speed<br>Grade |       | –8 Speed<br>Grade |       |      |  |
| Parameter                                     | Min               | Max   | Unit |  |
| Input Delay from Pin to<br>Internal Cells = 1 | _                 | 1,225 | -                 | 1,592 | -                 | 1,960 | _                 | 1,858 | _                 | 2,171 | _                 | 2,214 | ps   |  |
| Input Delay from Pin to<br>Internal Cells = 0 | —                 | 89    | -                 | 115   | —                 | 142   | _                 | 569   | —                 | 609   | —                 | 616   | ps   |  |

## **Maximum Input and Output Clock Rates**

Table 5–32 and Table 5–33 show the maximum input and output clock rates for standard I/O pins in MAX II devices.

Table 5-32. MAX II Maximum Input Clock Rate for I/O

|              |                            | м                 | AX II / MAX       | liG               |                   |                   |                   |      |
|--------------|----------------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------|
| I/O S        | tandard                    | –3 Speed<br>Grade | –4 Speed<br>Grade | –5 Speed<br>Grade | –6 Speed<br>Grade | –7 Speed<br>Grade | –8 Speed<br>Grade | Unit |
| 3.3-V LVTTL  | Without Schmitt<br>Trigger | 304               | 304               | 304               | 304               | 304               | 304               | MHz  |
|              | With Schmitt<br>Trigger    | 250               | 250               | 250               | 250               | 250               | 250               | MHz  |
| 3.3-V LVCMOS | Without Schmitt<br>Trigger | 304               | 304               | 304               | 304               | 304               | 304               | MHz  |
|              | With Schmitt<br>Trigger    | 250               | 250               | 250               | 250               | 250               | 250               | MHz  |
| 2.5-V LVTTL  | Without Schmitt<br>Trigger | 220               | 220               | 220               | 220               | 220               | 220               | MHz  |
|              | With Schmitt<br>Trigger    | 188               | 188               | 188               | 188               | 188               | 188               | MHz  |
| 2.5-V LVCMOS | Without Schmitt<br>Trigger | 220               | 220               | 220               | 220               | 220               | 220               | MHz  |
|              | With Schmitt<br>Trigger    | 188               | 188               | 188               | 188               | 188               | 188               | MHz  |
| 1.8-V LVTTL  | Without Schmitt<br>Trigger | 200               | 200               | 200               | 200               | 200               | 200               | MHz  |
| 1.8-V LVCMOS | Without Schmitt<br>Trigger | 200               | 200               | 200               | 200               | 200               | 200               | MHz  |
| 1.5-V LVCMOS | Without Schmitt<br>Trigger | 150               | 150               | 150               | 150               | 150               | 150               | MHz  |
| 3.3-V PCI    | Without Schmitt<br>Trigger | 304               | 304               | 304               | 304               | 304               | 304               | MHz  |

# 6. Reference and Ordering Information

## Software

MAX® II devices are supported by the Altera® Quartus® II design software with new, optional MAX+PLUS® II look and feel, which provides HDL and schematic design entry, compilation and logic synthesis, full simulation and advanced timing analysis, and device programming. Refer to the Design Software Selector Guide for more details about the Quartus II software features.

The Quartus II software supports the Windows XP/2000/NT, Sun Solaris, Linux Red Hat v8.0, and HP-UX operating systems. It also supports seamless integration with industry-leading EDA tools through the NativeLink interface.

## **Device Pin-Outs**

Printed device pin-outs for MAX II devices are available on the Altera website (www.altera.com).

## **Ordering Information**

Figure 6–1 describes the ordering codes for MAX II devices. For more information about a specific package, refer to the *Package Information* chapter in the *MAX II Device Handbook*.



Figure 6-1. MAX II Device Packaging Ordering Information

# **Referenced Documents**

This chapter references the following document:

■ *Package Information* chapter in the MAX II Device Handbook

# **Document Revision History**

Table 6–1 shows the revision history for this chapter.

| Date and Revision             | Changes Made                                         | Summary of Changes                   |
|-------------------------------|------------------------------------------------------|--------------------------------------|
| August 2009,<br>version 1.6   | ■ Updated Figure 6–1.                                | Added information for speed grade –8 |
| October 2008,<br>version 1.5  | <ul> <li>Updated New Document Format.</li> </ul>     | _                                    |
| December 2007,                | Added "Referenced Documents" section.                | Updated document with                |
| version 1.4                   | ■ Updated Figure 6–1.                                | MAX IIZ information.                 |
| December 2006,<br>version 1.3 | <ul> <li>Added document revision history.</li> </ul> | _                                    |
| October 2006,<br>version 1.2  | ■ Updated Figure 6-1.                                | _                                    |
| June 2005,<br>version 1.1     | <ul> <li>Removed Dual Marking section.</li> </ul>    | -                                    |

 Table 6–1.
 Document Revision History