Welcome to **E-XFL.COM** **Understanding Embedded - CPLDs (Complex Programmable Logic Devices)** Embedded - CPLDs, or Complex Programmable Logic Devices, are highly versatile digital logic devices used in electronic systems. These programmable components are designed to perform complex logical operations and can be customized for specific applications. Unlike fixed-function ICs, CPLDs offer the flexibility to reprogram their configuration, making them an ideal choice for various embedded systems. They consist of a set of logic gates and programmable interconnects, allowing designers to implement complex logic circuits without needing custom hardware. #### **Applications of Embedded - CPLDs** | Details | | |---------------------------------|-----------------------------------------------------------| | Product Status | Active | | Programmable Type | In System Programmable | | Delay Time tpd(1) Max | 5.4 ns | | Voltage Supply - Internal | 1.71V ~ 1.89V | | Number of Logic Elements/Blocks | 570 | | Number of Macrocells | 440 | | Number of Gates | - | | Number of I/O | 76 | | Operating Temperature | -40°C ~ 100°C (TJ) | | Mounting Type | Surface Mount | | Package / Case | 100-TFBGA | | Supplier Device Package | 100-MBGA (6x6) | | Purchase URL | https://www.e-xfl.com/product-detail/intel/epm570gm100i5n | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong MAX II devices have an internal linear voltage regulator which supports external supply voltages of 3.3 V or 2.5 V, regulating the supply down to the internal operating voltage of 1.8 V. MAX IIG and MAX IIZ devices only accept 1.8 V as the external supply voltage. MAX IIZ devices are pin-compatible with MAX IIG devices in the 100-pin Micro FineLine BGA and 256-pin Micro FineLine BGA packages. Except for external supply voltage requirements, MAX II and MAX II G devices have identical pin-outs and timing specifications. Table 1–5 shows the external supply voltages supported by the MAX II family. Table 1-5. MAX II External Supply Voltages | Devices | EPM240<br>EPM570<br>EPM1270<br>EPM2210 | EPM240G<br>EPM570G<br>EPM1270G<br>EPM2210G<br>EPM240Z<br>EPM570Z <i>(1)</i> | |------------------------------------------------------------------|----------------------------------------|-----------------------------------------------------------------------------| | MultiVolt core external supply voltage (V <sub>ccint</sub> ) (2) | 3.3 V, 2.5 V | 1.8 V | | MultiVolt I/O interface voltage levels (Vccio) | 1.5 V, 1.8 V, 2.5 V, 3.3 V | 1.5 V, 1.8 V, 2.5 V, 3.3 V | #### Notes to Table 1-5: - (1) MAX IIG and MAX IIZ devices only accept 1.8 V on their VCCINT pins. The 1.8-V VCCINT external supply powers the device core directly. - (2) MAX II devices operate internally at 1.8 V. ## **Referenced Documents** This chapter references the following documents: - DC and Switching Characteristics chapter in the MAX II Device Handbook - MAX II Logic Element to Macrocell Conversion Methodology white paper # **Document Revision History** Table 1–6 shows the revision history for this chapter. Table 1-6. Document Revision History | Date and Revision | Changes Made | Summary of Changes | |-------------------------------|----------------------------------------------------------------------------------------|--------------------------------------------| | August 2009,<br>version 1.9 | ■ Updated Table 1–2. | Added information for speed grade –8 | | October 2008, version 1.8 | <ul><li>Updated "Introduction" section.</li><li>Updated new Document Format.</li></ul> | _ | | December 2007, | ■ Updated Table 1–1 through Table 1–5. | Updated document with MAX IIZ information. | | version1.7 | Added "Referenced Documents" section. | | | December 2006,<br>version 1.6 | Added document revision history. | _ | | August 2006,<br>version 1.5 | Minor update to features list. | _ | | July 2006,<br>version 1.4 | Minor updates to tables. | _ | ## 2. MAX II Architecture MII51002-2.2 ## Introduction This chapter describes the architecture of the MAX II device and contains the following sections: - "Functional Description" on page 2–1 - "Logic Array Blocks" on page 2–4 - "Logic Elements" on page 2–6 - "MultiTrack Interconnect" on page 2–12 - "Global Signals" on page 2–16 - "User Flash Memory Block" on page 2–18 - "MultiVolt Core" on page 2–22 - "I/O Structure" on page 2–23 # **Functional Description** MAX® II devices contain a two-dimensional row- and column-based architecture to implement custom logic. Row and column interconnects provide signal interconnects between the logic array blocks (LABs). The logic array consists of LABs, with 10 logic elements (LEs) in each LAB. An LE is a small unit of logic providing efficient implementation of user logic functions. LABs are grouped into rows and columns across the device. The MultiTrack interconnect provides fast granular timing delays between LABs. The fast routing between LEs provides minimum timing delay for added levels of logic versus globally routed interconnect structures. The MAX II device I/O pins are fed by I/O elements (IOE) located at the ends of LAB rows and columns around the periphery of the device. Each IOE contains a bidirectional I/O buffer with several advanced features. I/O pins support Schmitt trigger inputs and various single-ended standards, such as 66-MHz, 32-bit PCI, and LVTTL. MAX II devices provide a global clock network. The global clock network consists of four global clock lines that drive throughout the entire device, providing clocks for all resources within the device. The global clock lines can also be used for control signals such as clear, preset, or output enable. Table 2-1. MAX II Device Resources | | | | LAB | Rows | | |---------|------------|-------------|------------------------------------------|-------|------------| | Devices | UFM Blocks | LAB Columns | Long LAB Rows Short LAB Rows (Width) (1) | | Total LABs | | EPM240 | 1 | 6 | 4 | _ | 24 | | EPM570 | 1 | 12 | 4 | 3 (3) | 57 | | EPM1270 | 1 | 16 | 7 | 3 (5) | 127 | | EPM2210 | 1 | 20 | 10 | 3 (7) | 221 | #### Note to Table 2-1: (1) The width is the number of LAB columns in length. Figure 2–2 shows a floorplan of a MAX II device. **Figure 2–2.** MAX II Device Floorplan (Note 1) #### Note to Figure 2-2: (1) The device shown is an EPM570 device. EPM1270 and EPM2210 devices have a similar floorplan with more LABs. For EPM240 devices, the CFM and UFM blocks are located on the left side of the device. Figure 2–14. Global Clock Network (Note 1) #### Notes to Figure 2-14: - (1) LAB column clocks in I/O block regions provide high fan-out output enable signals. - (2) LAB column clocks drive to the UFM block. # **User Flash Memory Block** MAX II devices feature a single UFM block, which can be used like a serial EEPROM for storing non-volatile information up to 8,192 bits. The UFM block connects to the logic array through the MultiTrack interconnect, allowing any LE to interface to the UFM block. Figure 2–15 shows the UFM block and interface signals. The logic array is used to create customer interface or protocol logic to interface the UFM block data outside of the device. The UFM block offers the following features: - Non-volatile storage up to 16-bit wide and 8,192 total bits - Two sectors for partitioned sector erase - Built-in internal oscillator that optionally drives logic array - Program, erase, and busy signals Figure 2-17. EPM570, EPM1270, and EPM2210 UFM Block LAB Row Interface # **MultiVolt Core** The MAX II architecture supports the MultiVolt core feature, which allows MAX II devices to support multiple $V_{CC}$ levels on the $V_{CCNT}$ supply. An internal linear voltage regulator provides the necessary 1.8-V internal voltage supply to the device. The voltage regulator supports 3.3-V or 2.5-V supplies on its inputs to supply the 1.8-V internal voltage to the device, as shown in Figure 2–18. The voltage regulator is not guaranteed for voltages that are between the maximum recommended 2.5-V operating voltage and the minimum recommended 3.3-V operating voltage. The MAX IIG and MAX IIZ devices use external 1.8-V supply. The 1.8-V $V_{CC}$ external supply powers the device core directly. Figure 2–18. MultiVolt Core Feature in MAX II Devices Figure 2–19. MAX II IOE Structure Note to Figure 2-19: (1) Available in EPM1270 and EPM2210 devices only. ## I/O Blocks The IOEs are located in I/O blocks around the periphery of the MAX II device. There are up to seven IOEs per row I/O block (5 maximum in the EPM240 device) and up to four IOEs per column I/O block. Each column or row I/O block interfaces with its adjacent LAB and MultiTrack interconnect to distribute signals throughout the device. The row I/O blocks drive row, column, or DirectLink interconnects. The column I/O blocks drive column interconnects. Figure 2–23. MAX II I/O Banks for EPM1270 and EPM2210 (Note 1), (2) #### Notes to Figure 2-23: - (1) Figure 2–23 is a top view of the silicon die. - (2) Figure 2-23 is a graphical representation only. Refer to the pin list and the Quartus II software for exact pin locations. Each I/O bank has dedicated $V_{\text{CCIO}}$ pins that determine the voltage standard support in that bank. A single device can support 1.5-V, 1.8-V, 2.5-V, and 3.3-V interfaces; each individual bank can support a different standard. Each I/O bank can support multiple standards with the same $V_{\text{CCIO}}$ for input and output pins. For example, when $V_{\text{CCIO}}$ is 3.3 V, Bank 3 can support LVTTL, LVCMOS, and 3.3-V PCI. $V_{\text{CCIO}}$ powers both the input and output buffers in MAX II devices. The JTAG pins for MAX II devices are dedicated pins that cannot be used as regular I/O pins. The pins TMS, TDI, TDO, and TCK support all the I/O standards shown in Table 2–4 on page 2–27 except for PCI. These pins reside in Bank 1 for all MAX II devices and their I/O standard support is controlled by the $V_{\text{CCIO}}$ setting for Bank 1. #### **PCI Compliance** The MAX II EPM1270 and EPM2210 devices are compliant with PCI applications as well as all 3.3-V electrical specifications in the *PCI Local Bus Specification Revision 2.2*. These devices are also large enough to support PCI intellectual property (IP) cores. Table 2–5 shows the MAX II device speed grades that meet the PCI timing specifications. #### **Bus Hold** Each MAX II device I/O pin provides an optional bus-hold feature. The bus-hold circuitry can hold the signal on an I/O pin at its last-driven state. Since the bus-hold feature holds the last-driven state of the pin until the next input signal is present, an external pull-up or pull-down resistor is not necessary to hold a signal level when the bus is tri-stated. The bus-hold circuitry also pulls undriven pins away from the input threshold voltage where noise can cause unintended high-frequency switching. The designer can select this feature individually for each I/O pin. The bus-hold output will drive no higher than $V_{\text{CCIO}}$ to prevent overdriving signals. If the bus-hold feature is enabled, the device cannot use the programmable pull-up option. The bus-hold circuitry uses a resistor to pull the signal level to the last driven state. The DC and Switching Characteristics chapter in the MAX II Device Handbook gives the specific sustaining current for each $V_{CCIO}$ voltage level driven through this resistor and overdrive current used to identify the next-driven input level. The bus-hold circuitry is only active after the device has fully initialized. The bus-hold circuit captures the value on the pin present at the moment user mode is entered. ## **Programmable Pull-Up Resistor** Each MAX II device I/O pin provides an optional programmable pull-up resistor during user mode. If the designer enables this feature for an I/O pin, the pull-up resistor holds the output to the $V_{\text{CCIO}}$ level of the output pin's bank. The programmable pull-up resistor feature should not be used at the same time as the bus-hold feature on a given I/O pin. # **Programmable Input Delay** The MAX II IOE includes a programmable input delay that is activated to ensure zero hold times. A path where a pin directly drives a register, with minimal routing between the two, may require the delay to ensure zero hold time. However, a path where a pin drives a register through long routing or through combinational logic may not require the delay to achieve a zero hold time. The Quartus II software uses this delay to ensure zero hold times when needed. ### MultiVolt I/O Interface The MAX II architecture supports the MultiVolt I/O interface feature, which allows MAX II devices in all packages to interface with systems of different supply voltages. The devices have one set of VCC pins for internal operation ( $V_{\text{CCINT}}$ ), and up to four sets for input buffers and I/O output driver buffers ( $V_{\text{CCIO}}$ ), depending on the number of I/O banks available in the devices where each set of VCC pins powers one I/O bank. The EPM240 and EPM570 devices have two I/O banks respectively while the EPM1270 and EPM2210 devices have four I/O banks respectively. # **Document Revision History** Table 2–8 shows the revision history for this chapter. Table 2-8. Document Revision History | Date and Revision | Changes Made | Summary of Changes | |-------------------------------|---------------------------------------------------------------------------------|-----------------------| | October 2008, | ■ Updated Table 2–4 and Table 2–6. | _ | | version 2.2 | <ul><li>Updated "I/O Standards and Banks" section.</li></ul> | | | | <ul> <li>Updated New Document Format.</li> </ul> | | | March 2008,<br>version 2.1 | Updated "Schmitt Trigger" section. | _ | | December 2007, | <ul> <li>Updated "Clear and Preset Logic Control" section.</li> </ul> | Updated document with | | version 2.0 | <ul><li>Updated "MultiVolt Core" section.</li></ul> | MAX IIZ information. | | | <ul><li>Updated "MultiVolt I/O Interface" section.</li></ul> | | | | ■ Updated Table 2–7. | | | | <ul><li>Added "Referenced Documents" section.</li></ul> | | | December 2006,<br>version 1.7 | Minor update in "Internal Oscillator" section. Added document revision history. | _ | | August 2006,<br>version 1.6 | Updated functional description and I/O structure sections. | _ | | July 2006,<br>vervion 1.5 | Minor content and table updates. | _ | | February 2006, | <ul><li>Updated "LAB Control Signals" section.</li></ul> | _ | | version 1.4 | <ul> <li>Updated "Clear and Preset Logic Control" section.</li> </ul> | | | | <ul><li>Updated "Internal Oscillator" section.</li></ul> | | | | ■ Updated Table 2–5. | | | August 2005,<br>version 1.3 | Removed Note 2 from Table 2-7. | _ | | December 2004,<br>version 1.2 | Added a paragraph to page 2-15. | _ | | June 2004,<br>version 1.1 | <ul> <li>Added CFM acronym. Corrected Figure 2-19.</li> </ul> | _ | Table 3–4 shows the programming times for MAX II devices using in-circuit testers to execute the algorithm vectors in hardware. Software-based programming tools used with download cables are slightly slower because of data processing and transfer limitations. Table 3-4. MAX II Device Family Programming Times | Description | EPM240<br>EPM240G<br>EPM240Z | EPM570<br>EPM570G<br>EPM570Z | EPM1270<br>EPM1270G | EPM2210<br>EPM2210G | Unit | |---------------------------------|------------------------------|------------------------------|---------------------|---------------------|------| | Erase + Program (1 MHz) | 1.72 | 2.16 | 2.90 | 3.92 | sec | | Erase + Program (10 MHz) | 1.65 | 1.99 | 2.58 | 3.40 | sec | | Verify (1 MHz) | 0.09 | 0.17 | 0.30 | 0.49 | sec | | Verify (10 MHz) | 0.01 | 0.02 | 0.03 | 0.05 | sec | | Complete Program Cycle (1 MHz) | 1.81 | 2.33 | 3.20 | 4.41 | sec | | Complete Program Cycle (10 MHz) | 1.66 | 2.01 | 2.61 | 3.45 | sec | ## **UFM Programming** The Quartus II software, with the use of POF, Jam, or JBC files, supports programming of the user flash memory (UFM) block independent of the logic array design pattern stored in the CFM block. This allows updating or reading UFM contents through ISP without altering the current logic array design, or vice versa. By default, these programming files and methods will program the entire flash memory contents, which includes the CFM block and UFM contents. The stand-alone embedded Jam STAPL player and Jam Byte-Code Player provides action commands for programming or reading the entire flash memory (UFM and CFM together) or each independently. For more information, refer to the *Using Jam STAPL for ISP via an Embedded Processor* chapter in the *MAX II Device Handbook*. # **In-System Programming Clamp** By default, the IEEE 1532 instruction used for entering ISP automatically tri-states all I/O pins with weak pull-up resistors for the duration of the ISP sequence. However, some systems may require certain pins on MAX II devices to maintain a specific DC logic level during an in-field update. For these systems, an optional in-system programming clamp instruction exists in MAX II circuitry to control I/O behavior during the ISP sequence. The in-system programming clamp instruction enables the device to sample and sustain the value on an output pin (an input pin would remain tri-stated if sampled) or to explicitly set a logic high, logic low, or tri-state value on any pin. Setting these options is controlled on an individual pin basis using the Quartus II software. For more information, refer to the *Real-Time ISP* and *ISP Clamp for MAX II Devices* chapter in the *MAX II Device Handbook*. # 4. Hot Socketing and Power-On Reset in MAX II Devices MII51004-2.1 ## Introduction MAX® II devices offer hot socketing, also known as hot plug-in or hot swap, and power sequencing support. Designers can insert or remove a MAX II board in a system during operation without undesirable effects to the system bus. The hot socketing feature removes some of the difficulties designers face when using components on printed circuit boards (PCBs) that contain a mixture of 3.3-, 2.5-, 1.8-, and 1.5-V devices. The MAX II device hot socketing feature provides: - Board or device insertion and removal - Support for any power-up sequence - Non-intrusive I/O buffers to system buses during hot insertion This chapter contains the following sections: - "MAX II Hot-Socketing Specifications" on page 4–1 - "Power-On Reset Circuitry" on page 4–5 # **MAX II Hot-Socketing Specifications** MAX II devices offer all three of the features required for the hot-socketing capability listed above without any external components or special design requirements. The following are hot-socketing specifications: - The device can be driven before and during power-up or power-down without any damage to the device itself. - I/O pins remain tri-stated during power-up. The device does not drive out before or during power-up, thereby affecting other buses in operation. - Signal pins do not drive the $V_{\text{CCIO}}$ or $V_{\text{CCINT}}$ power supplies. External input signals to device I/O pins do not power the device $V_{\text{CCIO}}$ or $V_{\text{CCINT}}$ power supplies via internal paths. This is true if the $V_{\text{CCINT}}$ and the $V_{\text{CCIO}}$ supplies are held at GND. Altera uses GND as reference for the hot-socketing and I/O buffers circuitry designs. You must connect the GND between boards before connecting the $V_{\text{CCINT}}$ and the $V_{\text{CCIO}}$ power supplies to ensure device reliability and compliance to the hot-socketing specifications. # **Devices Can Be Driven before Power-Up** Signals can be driven into the MAX II device I/O pins and GCLK [ 3 . . 0 ] pins before or during power-up or power-down without damaging the device. MAX II devices support any power-up or power-down sequence ( $V_{\text{CCIO1}}$ , $V_{\text{CCIO2}}$ , $V_{\text{CCIO3}}$ , $V_{\text{CCIO4}}$ , $V_{\text{CCIO4}}$ , $V_{\text{CCIO4}}$ , $V_{\text{CCIO7}}$ ), simplifying the system-level design. When the I/O pin receives a negative ESD zap at the pin that is less than -0.7 V (0.7 V is the voltage drop across a diode), the intrinsic P-Substrate/N+ drain diode is forward biased. Therefore, the discharge ESD current path is from GND to the I/O pin, as shown in Figure 4–4. Figure 4-4. ESD Protection During Negative Voltage Zap # **Power-On Reset Circuitry** MAX II devices have POR circuits to monitor $V_{\text{CCINT}}$ and $V_{\text{CCIO}}$ voltage levels during power-up. The POR circuit monitors these voltages, triggering download from the non-volatile configuration flash memory (CFM) block to the SRAM logic, maintaining tri-state of the I/O pins (with weak pull-up resistors enabled) before and during this process. When the MAX II device enters user mode, the POR circuit releases the I/O pins to user functionality. The POR circuit of the MAX II (except MAX IIZ) device continues to monitor the $V_{\text{CCINT}}$ voltage level to detect a brown-out condition. The POR circuit of the MAX IIZ device does not monitor the $V_{\text{CCINT}}$ voltage level after the device enters into user mode. More details are provided in the following sub-sections. ## **Output Drive Characteristics** Figure 5–1 shows the typical drive strength characteristics of MAX II devices. Figure 5-1. Output Drive Characteristics of MAX II Devices #### Note to Figure 5-1: (1) The DC output current per pin is subject to the absolute maximum rating of Table 5-1. # I/O Standard Specifications Table 5–5 through Table 5–10 show the MAX II device family I/O standard specifications. Table 5-5. 3.3-V LVTTL Specifications | Symbol | Parameter | Conditions | Minimum | Maximum | Unit | |-------------------|---------------------------|-----------------|---------|---------|------| | V <sub>CCIO</sub> | I/O supply voltage | _ | 3.0 | 3.6 | V | | V <sub>IH</sub> | High-level input voltage | _ | 1.7 | 4.0 | V | | V <sub>IL</sub> | Low-level input voltage | _ | -0.5 | 0.8 | V | | V <sub>OH</sub> | High-level output voltage | IOH = -4 mA (1) | 2.4 | _ | V | | V <sub>oL</sub> | Low-level output voltage | IOL = 4 mA (1) | _ | 0.45 | V | Table 5-6. 3.3-V LVCMOS Specifications (Part 1 of 2) | Symbol | Parameter | Conditions | Minimum | Maximum | Unit | |-------------------|--------------------------|------------|---------|---------|------| | V <sub>CCIO</sub> | I/O supply voltage | _ | 3.0 | 3.6 | V | | V <sub>IH</sub> | High-level input voltage | _ | 1.7 | 4.0 | V | | V <sub>IL</sub> | Low-level input voltage | _ | -0.5 | 0.8 | V | ## **Power-Up Timing** Table 5–12 shows the power-up timing characteristics for MAX II devices. Table 5–12. MAX II Power-Up Timing | Symbol | Parameter | Device | Min | Тур | Max | Unit | |-------------------------|----------------------------------------------------------------------|---------|-----|-----|-----|------| | t <sub>config</sub> (1) | The amount of time from when | EPM240 | _ | _ | 200 | μs | | | minimum $V_{CCINT}$ is reached until the device enters user mode (2) | EPM570 | _ | _ | 300 | μs | | | the device effects user filloue (2) | EPM1270 | _ | _ | 300 | μs | | | | EPM2210 | _ | _ | 450 | μs | #### Notes to Table 5-12: (1) Table 5–12 values apply to commercial and industrial range devices. For extended temperature range devices, the t<sub>config</sub> maximum values are as follows: Device Maximum EPM240 300 μs EPM570 400 μs EPM1270 400 μs EPM2210 500 μs # **Power Consumption** Designers can use the Altera® PowerPlay Early Power Estimator and PowerPlay Power Analyzer to estimate the device power. For more information about these power analysis tools, refer to the *Understanding and Evaluating Power in MAX II Devices* chapter in the *MAX II Device Handbook* and the *PowerPlay Power Analysis* chapter in volume 3 of the *Quartus II Handbook*. # **Timing Model and Specifications** MAX II devices timing can be analyzed with the Altera Quartus® II software, a variety of popular industry-standard EDA simulators and timing analyzers, or with the timing model shown in Figure 5–2. MAX II devices have predictable internal delays that enable the designer to determine the worst-case timing of any design. The software provides timing simulation, point-to-point delay prediction, and detailed timing analysis for device-wide performance evaluation. <sup>(2)</sup> For more information about POR trigger voltage, refer to the Hot Socketing and Power-On Reset in MAX II Devices chapter in the MAX II Device Handbook ## **Internal Timing Parameters** Internal timing parameters are specified on a speed grade basis independent of device density. Table 5–15 through Table 5–22 describe the MAX II device internal timing microparameters for logic elements (LEs), input/output elements (IOEs), UFM blocks, and MultiTrack interconnects. The timing values for -3, -4, and -5 speed grades shown in Table 5–15 through Table 5–22 are based on an EPM1270 device target, while -6, -7, and -8 speed grade values are based on an EPM570Z device target. For more explanations and descriptions about each internal timing microparameters symbol, refer to the *Understanding Timing in MAX II Devices* chapter in the *MAX II Device Handbook*. **Table 5–15.** LE Internal Timing Microparameters | | | | MAX II / MAX IIG | | | | | | MAX IIZ | | | | | | |--------------------|----------------------------------------|--------------------------|------------------|-----|-------------|-----|--------------|-----|---------------|-----|--------------|-----|--------------|------| | | | −3 S <sub>l</sub><br>Gra | peed<br>ide | | peed<br>ade | | Speed<br>ade | | Speed<br>rade | | Speed<br>ade | | Speed<br>ade | | | Symbol | Parameter | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | Unit | | t <sub>LUT</sub> | LE combinational<br>LUT delay | _ | 571 | _ | 742 | _ | 914 | _ | 1,215 | _ | 2,247 | _ | 2,247 | ps | | t <sub>comb</sub> | Combinational path delay | _ | 147 | _ | 192 | _ | 236 | _ | 243 | _ | 305 | _ | 309 | ps | | t <sub>CLR</sub> | LE register clear<br>delay | 238 | _ | 309 | _ | 381 | _ | 401 | _ | 541 | _ | 545 | _ | ps | | t <sub>PRE</sub> | LE register preset delay | 238 | _ | 309 | _ | 381 | _ | 401 | _ | 541 | _ | 545 | _ | ps | | t <sub>su</sub> | LE register setup<br>time before clock | 208 | _ | 271 | _ | 333 | _ | 260 | _ | 319 | _ | 321 | _ | ps | | t <sub>H</sub> | LE register hold time after clock | 0 | _ | 0 | _ | 0 | _ | 0 | _ | 0 | _ | 0 | _ | ps | | t <sub>co</sub> | LE register clock-<br>to-output delay | _ | 235 | | 305 | _ | 376 | _ | 380 | _ | 489 | _ | 494 | ps | | t <sub>CLKHL</sub> | Minimum clock<br>high or low time | 166 | _ | 216 | _ | 266 | _ | 253 | _ | 335 | _ | 339 | _ | ps | | t <sub>c</sub> | Register control delay | _ | 857 | | 1,114 | | 1,372 | _ | 1,356 | _ | 1,722 | _ | 1,741 | ps | | Timing | Model | and | Specifications | |--------|-------|-----|----------------| **MAX IIZ MAX II / MAX IIG** -3 Speed -4 Speed -5 Speed -6 Speed -7 Speed -8 Speed Grade Grade Grade Grade Grade Grade Symbol **Parameter** Min Min Min Unit Min Max Min Max Max Max Max Min Max 159 207 254 170 348 428 Data output delay $t_{\text{FASTIO}}$ from adjacent LE to I/O block I/O input pad and 708 920 907 970 986 $t_{\scriptscriptstyle IN}$ 1,132 ps buffer delay I/O input pad and 1,519 1,974 2,430 2,261 2,670 3,322 $t_{GLOB}(1)$ ps buffer delay used as global signal pin $t_{\text{IOE}}$ Internally 354 374 460 530 966 1,410 ps generated output enable delay 291 Input routing delay 224 358 318 410 509 $t_{\scriptscriptstyle DL}$ ps $t_{od}$ (2) Output delay buffer 1,064 1,383 1,702 1,319 1,526 1,543 ps and pad delay Table 5-16. IOE Internal Timing Microparameters #### Notes to Table 5-16: $t_{xz}$ (3) $t_{zx}$ (4) Output buffer disable delay Output buffer enable delay - (1) Delay numbers for t<sub>GLOB</sub> differ for each device density and speed grade. The delay numbers for t<sub>GLOB</sub>, shown in Table 5–16, are based on an EPM240 device target. - (2) Refer to Table 5-32 and 5-24 for delay adders associated with different I/O standards, drive strengths, and slew rates. - (3) Refer to Table 5–19 and 5–14 for t<sub>xz</sub> delay adders associated with different I/O standards, drive strengths, and slew rates. 982 1.303 (4) Refer to Table 5-17 and 5-13 for t<sub>zx</sub> delay adders associated with different I/O standards, drive strengths, and slew rates. Table 5–17 through Table 5–20 show the adder delays for $t_{zx}$ and $t_{xz}$ microparameters when using an I/O standard other than 3.3-V LVTTL with 16 mA drive strength. 1,209 1.604 1,045 1.160 1,264 1,325 1,276 1,353 ps ps **Table 5–17.** t<sub>ZX</sub> IOE Microparameter Adders for Fast Slew Rate (Part 1 of 2) 756 1.003 | | MAX II / MAX IIG | | | | | | | | | | | | | | |---------------|------------------|-----|-------------|-----|--------------|-----|---------------|-----|-------------|-----|-------------|-----|--------------|------| | | | | peed<br>ade | | Speed<br>ade | | Speed<br>rade | | peed<br>ade | ı | peed<br>ade | | Speed<br>ade | | | Standar | d | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | Unit | | 3.3-V LVTTL | 16 mA | _ | 0 | _ | 0 | _ | 0 | _ | 0 | _ | 0 | _ | 0 | ps | | | 8 mA | _ | 28 | _ | 37 | _ | 45 | _ | 72 | _ | 71 | _ | 74 | ps | | 3.3-V LVCMOS | 8 mA | _ | 0 | _ | 0 | _ | 0 | _ | 0 | _ | 0 | _ | 0 | ps | | | 4 mA | | 28 | _ | 37 | _ | 45 | _ | 72 | _ | 71 | _ | 74 | ps | | 2.5-V LVTTL / | 14 mA | _ | 14 | _ | 19 | _ | 23 | _ | 75 | _ | 87 | _ | 90 | ps | | LVCMOS | 7 mA | _ | 314 | _ | 409 | _ | 503 | _ | 162 | _ | 174 | _ | 177 | ps | | 1.8-V LVTTL / | 6 mA | | 450 | _ | 585 | _ | 720 | _ | 279 | _ | 289 | _ | 291 | ps | | LVCMOS | 3 mA | _ | 1,443 | _ | 1,876 | _ | 2,309 | _ | 499 | _ | 508 | _ | 512 | ps | **Table 5–21.** UFM Block Internal Timing Microparameters (Part 3 of 3) | | | | M | AX II / | MAX II | G | | MAX IIZ | | | | | | | | |-------------------|----------------------------------------------------------------------------------------------------------|-------------------|-----|-------------------|--------|-------------------|-----|-------------------|-----|-------------------|-----|-------------------|-----|------|--| | | | -3 Speed<br>Grade | | –4 Speed<br>Grade | | –5 Speed<br>Grade | | -6 Speed<br>Grade | | -7 Speed<br>Grade | | –8 Speed<br>Grade | | | | | Symbol | Parameter | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | Unit | | | toe | Delay from data<br>register clock to data<br>register output | 180 | _ | 180 | _ | 180 | _ | 180 | _ | 180 | _ | 180 | _ | ns | | | t <sub>RA</sub> | Maximum read access time | _ | 65 | _ | 65 | _ | 65 | _ | 65 | _ | 65 | _ | 65 | ns | | | t <sub>oscs</sub> | Maximum delay between the OSC_ENA rising edge to the erase/program signal rising edge | 250 | _ | 250 | _ | 250 | _ | 250 | _ | 250 | _ | 250 | _ | ns | | | t <sub>osch</sub> | Minimum delay<br>allowed from the<br>erase/program signal<br>going low to<br>OSC_ENA signal<br>going low | 250 | _ | 250 | _ | 250 | _ | 250 | _ | 250 | _ | 250 | _ | ns | | Figure 5–3 through Figure 5–5 show the read, program, and erase waveforms for UFM block timing parameters shown in Table 5–21. Figure 5-3. UFM Read Waveforms ## **External Timing Parameters** External timing parameters are specified by device density and speed grade. All external I/O timing parameters shown are for the 3.3-V LVTTL I/O standard with the maximum drive strength and fast slew rate. For external I/O timing using standards other than LVTTL or for different drive strengths, use the I/O standard input and output delay adders in Table 5–27 through Table 5–31. For more information about each external timing parameters symbol, refer to the *Understanding Timing in MAX II Devices* chapter in the *MAX II Device Handbook*. Table 5–23 shows the external I/O timing parameters for EPM240 devices. **Table 5–23.** EPM240 Global Clock External I/O Timing Parameters (Part 1 of 2) | | | | MAX II / MAX IIG | | | | | | | MAX IIZ | | | | | | | |------------------|--------------------------------------------------------------------------|-----------|-------------------|-----|-------------------|-----|-------------------|-----|-------------------|---------|-------------------|------|-------------------|------|------|--| | | | | –3 Speed<br>Grade | | -4 Speed<br>Grade | | –5 Speed<br>Grade | | –6 Speed<br>Grade | | -7 Speed<br>Grade | | -8 Speed<br>Grade | | | | | Symbol | Parameter | Condition | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | Unit | | | t <sub>PD1</sub> | Worst case<br>pin-to-pin<br>delay<br>through 1<br>look-up table<br>(LUT) | 10 pF | | 4.7 | _ | 6.1 | _ | 7.5 | _ | 7.9 | _ | 12.0 | _ | 14.0 | ns | | | t <sub>PD2</sub> | Best case<br>pin-to-pin<br>delay<br>through<br>1 LUT | 10 pF | | 3.7 | _ | 4.8 | _ | 5.9 | _ | 5.8 | _ | 7.8 | _ | 8.5 | ns | | | t <sub>SU</sub> | Global clock<br>setup time | _ | 1.7 | _ | 2.2 | _ | 2.7 | _ | 2.4 | _ | 4.1 | _ | 4.6 | _ | ns | | | t <sub>H</sub> | Global clock<br>hold time | _ | 0 | _ | 0 | _ | 0 | | 0 | _ | 0 | _ | 0 | _ | ns | | | t <sub>co</sub> | Global clock<br>to output<br>delay | 10 pF | 2.0 | 4.3 | 2.0 | 5.6 | 2.0 | 6.9 | 2.0 | 6.6 | 2.0 | 8.1 | 2.0 | 8.6 | ns | | | t <sub>CH</sub> | Global clock<br>high time | _ | 166 | _ | 216 | _ | 266 | _ | 253 | _ | 335 | _ | 339 | _ | ps | | | t <sub>CL</sub> | Global clock<br>low time | _ | 166 | _ | 216 | | 266 | _ | 253 | | 335 | _ | 339 | _ | ps | | | t <sub>CNT</sub> | Minimum<br>global clock<br>period for<br>16-bit<br>counter | _ | 3.3 | _ | 4.0 | _ | 5.0 | I | 5.4 | | 8.1 | _ | 8.4 | 1 | ns | | Table 5–26 shows the external I/O timing parameters for EPM2210 devices. Table 5–26. EPM2210 Global Clock External I/O Timing Parameters | | | | MAX II / MAX IIG | | | | | | | | | | |------------------|-----------------------------------------------------------------|-----------|------------------|--------------|---------|---------|--------|-------|------|--|--|--| | | | | –3 Spee | ed Grade | -4 Spee | d Grade | –5 Spe | 1 | | | | | | Symbol | Parameter | Condition | Min | Max | Min | Max | Min | Max | Unit | | | | | t <sub>PD1</sub> | Worst case pin-to-pin delay<br>through 1 look-up table<br>(LUT) | 10 pF | _ | 7.0 | _ | 9.1 | _ | 11.2 | ns | | | | | t <sub>PD2</sub> | Best case pin-to-pin delay through 1 LUT | 10 pF | _ | 3.7 | _ | 4.8 | _ | 5.9 | ns | | | | | t <sub>su</sub> | Global clock setup time | _ | 1.2 | _ | 1.5 | _ | 1.9 | _ | ns | | | | | t <sub>H</sub> | Global clock hold time | _ | 0 | _ | 0 | _ | 0 | _ | ns | | | | | t <sub>co</sub> | Global clock to output delay | 10 pF | 2.0 | 4.6 | 2.0 | 6.0 | 2.0 | 7.4 | ns | | | | | t <sub>CH</sub> | Global clock high time | _ | 166 | _ | 216 | _ | 266 | _ | ps | | | | | t <sub>cL</sub> | Global clock low time | _ | 166 | _ | 216 | _ | 266 | _ | ps | | | | | t <sub>cnt</sub> | Minimum global clock<br>period for<br>16-bit counter | _ | 3.3 | _ | 4.0 | _ | 5.0 | _ | ns | | | | | f <sub>cnt</sub> | Maximum global clock frequency for 16-bit counter | _ | _ | 304.0<br>(1) | _ | 247.5 | _ | 201.1 | MHz | | | | #### Note to Table 5-26: # **External Timing I/O Delay Adders** The I/O delay timing parameters for I/O standard input and output adders, and input delays are specified by speed grade independent of device density. Table 5–27 through Table 5–31 show the adder delays associated with I/O pins for all packages. The delay numbers for –3, –4, and –5 speed grades shown in Table 5–27 through Table 5–33 are based on an EPM1270 device target, while –6, –7, and –8 speed grade values are based on an EPM570Z device target. If an I/O standard other than 3.3-V LVTTL is selected, add the input delay adder to the external $t_{\rm SU}$ timing parameters shown in Table 5–23 through Table 5–26. If an I/O standard other than 3.3-V LVTTL with 16 mA drive strength and fast slew rate is selected, add the output delay adder to the external $t_{\rm CO}$ and $t_{\rm PD}$ shown in Table 5–23 through Table 5–26. **Table 5–27.** External Timing Input Delay Adders (Part 1 of 2) | | | MAX II / MAX IIG | | | | | | | MAX IIZ | | | | | | | |--------------|----------------------------|----------------------------------|-----|-------------------|-----|-------------------|-----|-------------------|---------|-------------------|-----|-----|-----|------|--| | | | -3 Speed -4 Speed<br>Grade Grade | | –5 Speed<br>Grade | | -6 Speed<br>Grade | | -7 Speed<br>Grade | | -8 Speed<br>Grade | | | | | | | I/O Standard | | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | Unit | | | 3.3-V LVTTL | Without Schmitt<br>Trigger | _ | 0 | _ | 0 | _ | 0 | _ | 0 | _ | 0 | _ | 0 | ps | | | | With Schmitt<br>Trigger | _ | 334 | _ | 434 | _ | 535 | _ | 387 | _ | 434 | _ | 442 | ps | | <sup>(1)</sup> The maximum frequency is limited by the I/O standard on the clock input pin. The 16-bit counter critical delay performs faster than this global clock input pin maximum frequency.