Welcome to **E-XFL.COM** **Understanding Embedded - CPLDs (Complex Programmable Logic Devices)** Embedded - CPLDs, or Complex Programmable Logic Devices, are highly versatile digital logic devices used in electronic systems. These programmable components are designed to perform complex logical operations and can be customized for specific applications. Unlike fixed-function ICs, CPLDs offer the flexibility to reprogram their configuration, making them an ideal choice for various embedded systems. They consist of a set of logic gates and programmable interconnects, allowing designers to implement complex logic circuits without needing custom hardware. ### **Applications of Embedded - CPLDs** | Details | | |---------------------------------|-----------------------------------------------------------| | Product Status | Active | | Programmable Type | In System Programmable | | Delay Time tpd(1) Max | 5.4 ns | | Voltage Supply - Internal | 1.71V ~ 1.89V | | Number of Logic Elements/Blocks | 570 | | Number of Macrocells | 440 | | Number of Gates | - | | Number of I/O | 76 | | Operating Temperature | 0°C ~ 85°C (TJ) | | Mounting Type | Surface Mount | | Package / Case | 100-TQFP | | Supplier Device Package | 100-TQFP (14x14) | | Purchase URL | https://www.e-xfl.com/product-detail/intel/epm570gt100c4n | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong Features MAX II devices are available in space-saving FineLine BGA, Micro FineLine BGA, and thin quad flat pack (TQFP) packages (refer to Table 1–3 and Table 1–4). MAX II devices support vertical migration within the same package (for example, you can migrate between the EPM570, EPM1270, and EPM2210 devices in the 256-pin FineLine BGA package). Vertical migration means that you can migrate to devices whose dedicated pins and JTAG pins are the same and power pins are subsets or supersets for a given package across device densities. The largest density in any package has the highest number of power pins; you must lay out for the largest planned density in a package to provide the necessary power pins for migration. For I/O pin migration across densities, cross reference the available I/O pins using the device pin-outs for all planned densities of a given package type to identify which I/O pins can be migrated. The Quartus® II software can automatically cross-reference and place all pins for you when given a device migration list. Table 1-3. MAX II Packages and User I/O Pins | Device | 68-Pin<br>Micro<br>FineLine<br>BGA (1) | 100-Pin<br>Micro<br>FineLine<br>BGA (1) | 100-Pin<br>FineLine<br>BGA | 100-Pin<br>TQFP | 144-Pin<br>TQFP | 144-Pin<br>Micro<br>FineLine<br>BGA (1) | 256-Pin<br>Micro<br>FineLine<br>BGA (1) | 256-Pin<br>FineLine<br>BGA | 324-Pin<br>FineLine<br>BGA | |----------|----------------------------------------|-----------------------------------------|----------------------------|-----------------|-----------------|-----------------------------------------|-----------------------------------------|----------------------------|----------------------------| | EPM240 | _ | 80 | 80 | 80 | _ | _ | _ | _ | _ | | EPM240G | | | | | | | | | | | EPM570 | _ | 76 | 76 | 76 | 116 | _ | 160 | 160 | _ | | EPM570G | | | | | | | | | | | EPM1270 | _ | _ | _ | _ | 116 | _ | 212 | 212 | _ | | EPM1270G | | | | | | | | | | | EPM2210 | _ | _ | _ | _ | _ | _ | _ | 204 | 272 | | EPM2210G | | | | | | | | | | | EPM240Z | 54 | 80 | _ | _ | _ | _ | _ | _ | _ | | EPM570Z | _ | 76 | | _ | _ | 116 | 160 | _ | _ | ### Note to Table 1-3: Table 1-4. MAX II TQFP, FineLine BGA, and Micro FineLine BGA Package Sizes | Package | 68-Pin<br>Micro<br>FineLine<br>BGA | 100-Pin<br>Micro<br>FineLine<br>BGA | 100-Pin<br>FineLine<br>BGA | 100-Pin<br>TQFP | 144-Pin<br>TQFP | 144-Pin<br>Micro<br>FineLine<br>BGA | 256-Pin<br>Micro<br>FineLine<br>BGA | 256-Pin<br>FineLine<br>BGA | 324-Pin<br>FineLine<br>BGA | |--------------------------|------------------------------------|-------------------------------------|----------------------------|-----------------|-----------------|-------------------------------------|-------------------------------------|----------------------------|----------------------------| | Pitch (mm) | 0.5 | 0.5 | 1 | 0.5 | 0.5 | 0.5 | 0.5 | 1 | 1 | | Area (mm2) | 25 | 36 | 121 | 256 | 484 | 49 | 121 | 289 | 361 | | Length × width (mm × mm) | 5 × 5 | 6 × 6 | 11 × 11 | 16 × 16 | 22 × 22 | 7×7 | 11 × 11 | 17 × 17 | 19 × 19 | <sup>(1)</sup> Packages available in lead-free versions only. ## Introduction This chapter describes the architecture of the MAX II device and contains the following sections: - "Functional Description" on page 2–1 - "Logic Array Blocks" on page 2–4 - "Logic Elements" on page 2–6 - "MultiTrack Interconnect" on page 2–12 - "Global Signals" on page 2–16 - "User Flash Memory Block" on page 2–18 - "MultiVolt Core" on page 2–22 - "I/O Structure" on page 2–23 ## **Functional Description** MAX® II devices contain a two-dimensional row- and column-based architecture to implement custom logic. Row and column interconnects provide signal interconnects between the logic array blocks (LABs). The logic array consists of LABs, with 10 logic elements (LEs) in each LAB. An LE is a small unit of logic providing efficient implementation of user logic functions. LABs are grouped into rows and columns across the device. The MultiTrack interconnect provides fast granular timing delays between LABs. The fast routing between LEs provides minimum timing delay for added levels of logic versus globally routed interconnect structures. The MAX II device I/O pins are fed by I/O elements (IOE) located at the ends of LAB rows and columns around the periphery of the device. Each IOE contains a bidirectional I/O buffer with several advanced features. I/O pins support Schmitt trigger inputs and various single-ended standards, such as 66-MHz, 32-bit PCI, and LVTTL. MAX II devices provide a global clock network. The global clock network consists of four global clock lines that drive throughout the entire device, providing clocks for all resources within the device. The global clock lines can also be used for control signals such as clear, preset, or output enable. ### **Normal Mode** The normal mode is suitable for general logic applications and combinational functions. In normal mode, four data inputs from the LAB local interconnect are inputs to a four-input LUT (see Figure 2–7). The Quartus II Compiler automatically selects the carry-in or the data3 signal as one of the inputs to the LUT. Each LE can use LUT chain connections to drive its combinational output directly to the next LE in the LAB. Asynchronous load data for the register comes from the data3 input of the LE. LEs in normal mode support packed registers. Figure 2-7. LE in Normal Mode ### Note to Figure 2-7: (1) This signal is only allowed in normal mode if the LE is at the end of an adder/subtractor chain. ### **Dynamic Arithmetic Mode** The dynamic arithmetic mode is ideal for implementing adders, counters, accumulators, wide parity functions, and comparators. An LE in dynamic arithmetic mode uses four 2-input LUTs configurable as a dynamic adder/subtractor. The first two 2-input LUTs compute two summations based on a possible carry-in of 1 or 0; the other two LUTs generate carry outputs for the two chains of the carry-select circuitry. As shown in Figure 2–8, the LAB carry-in signal selects either the carry-in0 or carry-in1 chain. The selected chain's logic level in turn determines which parallel sum is generated as a combinational or registered output. For example, when implementing an adder, the sum output is the selection of two possible calculated sums: ``` data1 + data2 + carry in0 or data1 + data2 + carry-in1 ``` Figure 2–17. EPM570, EPM1270, and EPM2210 UFM Block LAB Row Interface ## **MultiVolt Core** The MAX II architecture supports the MultiVolt core feature, which allows MAX II devices to support multiple $V_{CC}$ levels on the $V_{CCNT}$ supply. An internal linear voltage regulator provides the necessary 1.8-V internal voltage supply to the device. The voltage regulator supports 3.3-V or 2.5-V supplies on its inputs to supply the 1.8-V internal voltage to the device, as shown in Figure 2–18. The voltage regulator is not guaranteed for voltages that are between the maximum recommended 2.5-V operating voltage and the minimum recommended 3.3-V operating voltage. The MAX IIG and MAX IIZ devices use external 1.8-V supply. The 1.8-V $V_{CC}$ external supply powers the device core directly. Figure 2–18. MultiVolt Core Feature in MAX II Devices ## I/O Structure IOEs support many features, including: - LVTTL and LVCMOS I/O standards - 3.3-V, 32-bit, 66-MHz PCI compliance - Joint Test Action Group (JTAG) boundary-scan test (BST) support - Programmable drive strength control - Weak pull-up resistors during power-up and in system programming - Slew-rate control - Tri-state buffers with individual output enable control - Bus-hold circuitry - Programmable pull-up resistors in user mode - Unique output enable per pin - Open-drain outputs - Schmitt trigger inputs - Fast I/O connection - Programmable input delay MAX II device IOEs contain a bidirectional I/O buffer. Figure 2–19 shows the MAX II IOE structure. Registers from adjacent LABs can drive to or be driven from the IOE's bidirectional I/O buffers. The Quartus II software automatically attempts to place registers in the adjacent LAB with fast I/O connection to achieve the fastest possible clock-to-output and registered output enable timing. For input registers, the Quartus II software automatically routes the register to guarantee zero hold time. You can set timing assignments in the Quartus II software to achieve desired I/O timing. ### **Fast I/O Connection** A dedicated fast I/O connection from the adjacent LAB to the IOEs within an I/O block provides faster output delays for clock-to-output and $t_{PD}$ propagation delays. This connection exists for data output signals, not output enable signals or input signals. Figure 2–20, Figure 2–21, and Figure 2–22 illustrate the fast I/O connection. Figure 2–19. MAX II IOE Structure Note to Figure 2-19: (1) Available in EPM1270 and EPM2210 devices only. ## I/O Blocks The IOEs are located in I/O blocks around the periphery of the MAX II device. There are up to seven IOEs per row I/O block (5 maximum in the EPM240 device) and up to four IOEs per column I/O block. Each column or row I/O block interfaces with its adjacent LAB and MultiTrack interconnect to distribute signals throughout the device. The row I/O blocks drive row, column, or DirectLink interconnects. The column I/O blocks drive column interconnects. Figure 2-23. MAX II I/O Banks for EPM1270 and EPM2210 (Note 1), (2) I/O Bank 4 ### Notes to Figure 2-23: - (1) Figure 2-23 is a top view of the silicon die. - (2) Figure 2-23 is a graphical representation only. Refer to the pin list and the Quartus II software for exact pin locations. Each I/O bank has dedicated $V_{\rm CCIO}$ pins that determine the voltage standard support in that bank. A single device can support 1.5-V, 1.8-V, 2.5-V, and 3.3-V interfaces; each individual bank can support a different standard. Each I/O bank can support multiple standards with the same $V_{\rm CCIO}$ for input and output pins. For example, when $V_{\rm CCIO}$ is 3.3 V, Bank 3 can support LVTTL, LVCMOS, and 3.3-V PCI. $V_{\rm CCIO}$ powers both the input and output buffers in MAX II devices. The JTAG pins for MAX II devices are dedicated pins that cannot be used as regular I/O pins. The pins TMS, TDI, TDO, and TCK support all the I/O standards shown in Table 2–4 on page 2–27 except for PCI. These pins reside in Bank 1 for all MAX II devices and their I/O standard support is controlled by the $V_{\text{CCIO}}$ setting for Bank 1. ### **PCI Compliance** The MAX II EPM1270 and EPM2210 devices are compliant with PCI applications as well as all 3.3-V electrical specifications in the *PCI Local Bus Specification Revision 2.2*. These devices are also large enough to support PCI intellectual property (IP) cores. Table 2–5 shows the MAX II device speed grades that meet the PCI timing specifications. Connect VCCIO pins to either a 1.5-V, 1.8 V, 2.5-V, or 3.3-V power supply, depending on the output requirements. The output levels are compatible with systems of the same voltage as the power supply (that is, when VCCIO pins are connected to a 1.5-V power supply, the output levels are compatible with 1.5-V systems). When VCCIO pins are connected to a 3.3-V power supply, the output high is 3.3 V and is compatible with 3.3-V or 5.0-V systems. Table 2–7 summarizes MAX II MultiVolt I/O support. **Table 2–7.** MAX II MultiVolt I/O Support (Note 1) | | | . ! | nput Signa | I | | Output Signal | | | | | | |-----------|-------|-------|--------------|-------|--------------|---------------|--------------|--------------|-------|--------------|--| | VCCIO (V) | 1.5 V | 1.8 V | 2.5 V | 3.3 V | 5.0 V | 1.5 V | 1.8 V | 2.5 V | 3.3 V | 5.0 V | | | 1.5 | ✓ | ✓ | ✓ | ✓ | _ | ✓ | _ | _ | _ | _ | | | 1.8 | ✓ | ✓ | ✓ | ✓ | _ | <b>√</b> (2) | ✓ | _ | _ | _ | | | 2.5 | _ | _ | ✓ | ✓ | _ | <b>√</b> (3) | <b>√</b> (3) | ✓ | _ | _ | | | 3.3 | _ | _ | <b>√</b> (4) | ✓ | <b>√</b> (5) | <b>√</b> (6) | <b>√</b> (6) | <b>√</b> (6) | ✓ | <b>√</b> (7) | | #### Notes to Table 2-7: - (1) To drive inputs higher than V<sub>CCIO</sub> but less than 4.0 V including the overshoot, disable the I/O clamp diode. However, to drive 5.0-V inputs to the device, enable the I/O clamp diode to prevent V<sub>I</sub> from rising above 4.0 V. - (2) When $V_{CCIO} = 1.8 \text{ V}$ , a MAX II device can drive a 1.5-V device with 1.8-V tolerant inputs. - (3) When $V_{CCIO} = 2.5$ V, a MAX II device can drive a 1.5-V or 1.8-V device with 2.5-V tolerant inputs. - (4) When V<sub>CCIO</sub> = 3.3 V and a 2.5-V input signal feeds an input pin, the VCCIO supply current will be slightly larger than expected. - (5) MAX II devices can be 5.0-V tolerant with the use of an external resistor and the internal I/O clamp diode on the EPM1270 and EPM2210 devices. - (6) When $V_{CCIO} = 3.3$ V, a MAX II device can drive a 1.5-V, 1.8-V, or 2.5-V device with 3.3-V tolerant inputs. - (7) When V<sub>CCIO</sub> = 3.3 V, a MAX II device can drive a device with 5.0-V TTL inputs but not 5.0-V CMOS inputs. In the case of 5.0-V CMOS, open-drain setting with internal I/O clamp diode (available only on EPM1270 and EPM2210 devices) and external resistor is required. ## **Referenced Documents** This chapter referenced the following documents: - AN 428: MAX II CPLD Design Guidelines - *DC and Switching Characteristics* chapter in the *MAX II Device Handbook* - Hot Socketing and Power-On Reset in MAX II Devices chapter in the MAX II Device Handbook - Using User Flash Memory in MAX II Devices chapter in the MAX II Device Handbook # **Document Revision History** Table 2–8 shows the revision history for this chapter. Table 2-8. Document Revision History | Date and Revision | Changes Made | Summary of Changes | |-------------------------------|------------------------------------------------------------------------------------|-----------------------| | October 2008, | ■ Updated Table 2–4 and Table 2–6. | _ | | version 2.2 | ■ Updated "I/O Standards and Banks" section. | | | | ■ Updated New Document Format. | | | March 2008,<br>version 2.1 | ■ Updated "Schmitt Trigger" section. | _ | | December 2007, | ■ Updated "Clear and Preset Logic Control" section. | Updated document with | | version 2.0 | ■ Updated "MultiVolt Core" section. | MAX IIZ information. | | | ■ Updated "MultiVolt I/O Interface" section. | | | | ■ Updated Table 2–7. | | | | ■ Added "Referenced Documents" section. | | | December 2006,<br>version 1.7 | Minor update in "Internal Oscillator" section. Added document<br>revision history. | _ | | August 2006,<br>version 1.6 | ■ Updated functional description and I/O structure sections. | _ | | July 2006,<br>vervion 1.5 | ■ Minor content and table updates. | _ | | February 2006, | ■ Updated "LAB Control Signals" section. | _ | | version 1.4 | ■ Updated "Clear and Preset Logic Control" section. | | | | ■ Updated "Internal Oscillator" section. | | | | ■ Updated Table 2–5. | | | August 2005,<br>version 1.3 | Removed Note 2 from Table 2-7. | _ | | December 2004,<br>version 1.2 | Added a paragraph to page 2-15. | _ | | June 2004,<br>version 1.1 | Added CFM acronym. Corrected Figure 2-19. | _ | **Table 3–3.** 32-Bit MAX II Device IDCODE (Part 2 of 2) | | Binary IDCODE (32 Bits) (1) | | | | | | | | | | |---------|-----------------------------|---------------------|------------------------------------|---------------------------|------------|--|--|--|--|--| | Device | Version<br>(4 Bits) | Part Number | Manufacturer<br>Identity (11 Bits) | LSB<br>(1 Bit) <i>(2)</i> | HEX IDCODE | | | | | | | EPM240Z | 0000 | 0010 0000 1010 0101 | 000 0110 1110 | 1 | 0x020A50DD | | | | | | | EPM570Z | 0000 | 0010 0000 1010 0110 | 000 0110 1110 | 1 | 0x020A60DD | | | | | | #### Notes to Table 3-2: - (1) The most significant bit (MSB) is on the left. - (2) The IDCODE's least significant bit (LSB) is always 1. For more information about JTAG BST, refer to the *IEEE 1149.1 (JTAG) Boundary-Scan Testing for MAX II Devices* chapter in the *MAX II Device Handbook*. ### **JTAG Block** The MAX II JTAG block feature allows you to access the JTAG TAP and state signals when either the USER0 or USER1 instruction is issued to the JTAG TAP. The USER0 and USER1 instructions bring the JTAG boundary-scan chain (TDI) through the user logic instead of the MAX II device's boundary-scan cells. Each USER instruction allows for one unique user-defined JTAG chain into the logic array. ### **Parallel Flash Loader** The JTAG block ability to interface JTAG to non-JTAG devices is ideal for general-purpose flash memory devices (such as Intel- or Fujitsu-based devices) that require programming during in-circuit test. The flash memory devices can be used for FPGA configuration or be part of system memory. In many cases, the MAX II device is already connected to these devices as the configuration control logic between the FPGA and the flash device. Unlike ISP-capable CPLD devices, bulk flash devices do not have JTAG TAP pins or connections. For small flash devices, it is common to use the serial JTAG scan chain of a connected device to program the non-JTAG flash device. This is slow and inefficient in most cases and impractical for large parallel flash devices. Using the MAX II device's JTAG block as a parallel flash loader, with the Quartus II software, to program and verify flash contents provides a fast and cost-effective means of in-circuit programming during test. Figure 3–1 shows MAX II being used as a parallel flash loader. ### **IEEE 1532 Support** The JTAG circuitry and ISP instruction set in MAX II devices is compliant to the IEEE 1532-2002 programming specification. This provides industry-standard hardware and software for in-system programming among multiple vendor programmable logic devices (PLDs) in a JTAG chain. The MAX II 1532 BSDL files will be released on the Altera website when available. ## Jam Standard Test and Programming Language (STAPL) The Jam STAPL JEDEC standard, JESD71, can be used to program MAX II devices with in-circuit testers, PCs, or embedded processors. The Jam byte code is also supported for MAX II devices. These software programming protocols provide a compact embedded solution for programming MAX II devices. For more information, refer to the *Using Jam STAPL for ISP via an Embedded Processor* chapter in the *MAX II Device Handbook*. ## **Programming Sequence** During in-system programming, 1532 instructions, addresses, and data are shifted into the MAX II device through the TDI input pin. Data is shifted out through the TDO output pin and compared against the expected data. Programming a pattern into the device requires the following six ISP steps. A stand-alone verification of a programmed pattern involves only stages 1, 2, 5, and 6. These steps are automatically executed by third-party programmers, the Quartus II software, or the Jam STAPL and Jam Byte-Code Players. - 1. *Enter ISP*—The enter ISP stage ensures that the I/O pins transition smoothly from user mode to ISP mode. - 2. *Check ID*—Before any program or verify process, the silicon ID is checked. The time required to read this silicon ID is relatively small compared to the overall programming time. - 3. Sector Erase—Erasing the device in-system involves shifting in the instruction to erase the device and applying an erase pulse(s). The erase pulse is automatically generated internally by waiting in the run/test/idle state for the specified erase pulse time of 500 ms for the CFM block and 500 ms for each sector of the UFM block. - 4. *Program*—Programming the device in-system involves shifting in the address, data, and program instruction and generating the program pulse to program the flash cells. The program pulse is automatically generated internally by waiting in the run/test/idle state for the specified program pulse time of 75 μs. This process is repeated for each address in the CFM and UFM blocks. - 5. *Verify*—Verifying a MAX II device in-system involves shifting in addresses, applying the verify instruction to generate the read pulse, and shifting out the data for comparison. This process is repeated for each CFM and UFM address. - 6. Exit ISP—An exit ISP stage ensures that the I/O pins transition smoothly from ISP mode to user mode. When the I/O pin receives a negative ESD zap at the pin that is less than -0.7 V (0.7 V is the voltage drop across a diode), the intrinsic P-Substrate/N+ drain diode is forward biased. Therefore, the discharge ESD current path is from GND to the I/O pin, as shown in Figure 4–4. Figure 4-4. ESD Protection During Negative Voltage Zap ## **Power-On Reset Circuitry** MAX II devices have POR circuits to monitor $V_{\text{CCINT}}$ and $V_{\text{CCIO}}$ voltage levels during power-up. The POR circuit monitors these voltages, triggering download from the non-volatile configuration flash memory (CFM) block to the SRAM logic, maintaining tri-state of the I/O pins (with weak pull-up resistors enabled) before and during this process. When the MAX II device enters user mode, the POR circuit releases the I/O pins to user functionality. The POR circuit of the MAX II (except MAX IIZ) device continues to monitor the $V_{\text{CCINT}}$ voltage level to detect a brown-out condition. The POR circuit of the MAX IIZ device does not monitor the $V_{\text{CCINT}}$ voltage level after the device enters into user mode. More details are provided in the following sub-sections. ## **Referenced Documents** This chapter refereces the following documents: - DC and Switching Characteristics chapter in the MAX II Device Handbook - Using MAX II Devices in Multi-Voltage Systems chapter in the MAX II Device Handbook # **Document Revision History** Table 4–1 shows the revision history for this chapter. Table 4-1. Document Revision History | Date and Revision | Changes Made | Summary of Changes | |-------------------------------|-------------------------------------------------------------------------------------------|--------------------------------------------| | October 2008, version2.1 | Updated "MAX II Hot-Socketing Specifications" and "Power-On<br>Reset Circuitry" sections. | _ | | | ■ Updated New Document Format. | | | December 2007,<br>version 2.0 | Updated "Hot Socketing Feature Implementation in MAX II<br>Devices" section. | Updated document with MAX IIZ information. | | | ■ Updated "Power-On Reset Circuitry" section. | | | | ■ Updated Figure 4–5. | | | | <ul><li>Added "Referenced Documents" section.</li></ul> | | | December 2006, version 1.5 | Added document revision history. | _ | | February 2006, | ■ Updated "MAX II Hot-Socketing Specifications" section. | _ | | version 1.4 | Updated "AC and DC Specifications" section. | | | | ■ Updated "Power-On Reset Circuitry" section. | | | June 2005,<br>version 1.3 | ■ Updated AC and DC specifications on page 4-2. | _ | | December 2004, | <ul> <li>Added content to Power-Up Characteristics section.</li> </ul> | _ | | version 1.2 | ■ Updated Figure 4-5. | | | June 2004,<br>version 1.1 | ■ Corrected Figure 4-2. | _ | ## **Recommended Operating Conditions** Table 5–2 shows the MAX II device family recommended operating conditions. Table 5-2. MAX II Device Recommended Operating Conditions | Symbol | Parameter | Conditions | Minimum | Maximum | Unit | |------------------------|-------------------------------------------------|-----------------------------|---------|-------------------|------| | V <sub>CCINT</sub> (1) | 3.3-V supply voltage for internal logic and ISP | MAX II devices | 3.00 | 3.60 | V | | | 2.5-V supply voltage for internal logic and ISP | MAX II devices | 2.375 | 2.625 | V | | | 1.8-V supply voltage for internal logic and ISP | MAX IIG and MAX IIZ devices | 1.71 | 1.89 | V | | V <sub>CCIO</sub> (1) | Supply voltage for I/O buffers, 3.3-V operation | - | 3.00 | 3.60 | V | | | Supply voltage for I/O buffers, 2.5-V operation | - | 2.375 | 2.625 | V | | | Supply voltage for I/O buffers, 1.8-V operation | - | 1.71 | 1.89 | V | | | Supply voltage for I/O buffers, 1.5-V operation | _ | 1.425 | 1.575 | V | | Vı | Input voltage | (2), (3), (4) | -0.5 | 4.0 | ٧ | | V <sub>0</sub> | Output voltage | _ | 0 | V <sub>ccio</sub> | ٧ | | T <sub>J</sub> | Operating junction temperature | Commercial range | 0 | 85 | °C | | | | Industrial range | -40 | 100 | °C | | | | Extended range (5) | -40 | 125 | °C | ### Notes to Table 5-2: - (1) MAX II device in-system programming and/or user flash memory (UFM) programming via JTAG or logic array is not guaranteed outside the recommended operating conditions (for example, if brown-out occurs in the system during a potential write/program sequence to the UFM, users are recommended to read back UFM contents and verify against the intended write data). - (2) Minimum DC input is -0.5 V. During transitions, the inputs may undershoot to -2.0 V for input currents less than 100 mA and periods shorter than 20 ns. - (3) During transitions, the inputs may overshoot to the voltages shown in the following table based upon input duty cycle. The DC case is equivalent to 100% duty cycle. For more information about 5.0-V tolerance, refer to the Using MAX II Devices in Multi-Voltage Systems chapter in the MAX II Device Handbook. - $^{V_{I\!N}}_{4.0\;V}$ Max. Duty Cycle - 100% (DC) - 4.1 90% - 4.2 50% 4.3 30% - 17% 4.4 - 4.5 - (4) All pins, including clock, I/O, and JTAG pins, may be driven before $V_{CCINT}$ and $V_{CCIO}$ are powered. - (5) For the extended temperature range of 100 to 125° C, MAX II UFM programming (erase/write) is only supported via the JTAG interface. UFM programming via the logic array interface is not guaranteed in this range. **Operating Conditions** **Table 5–4.** MAX II Device DC Electrical Characteristics (*Note 1*) (Part 2 of 2) | Symbol | Parameter | Conditions | Minimum | Typical | Maximum | Unit | |---------------------|-----------------------------------------------------------------|-------------|---------|---------|---------|------| | I <sub>PULLUP</sub> | I/O pin pull-up resistor<br>current when I/O is<br>unprogrammed | _ | _ | _ | 300 | μА | | C <sub>IO</sub> | Input capacitance for user I/O pin | <del></del> | _ | _ | 8 | pF | | C <sub>GCLK</sub> | Input capacitance for dual-purpose GCLK/user I/O pin | _ | _ | _ | 8 | pF | ### Notes to Table 5-4: - (1) Typical values are for $T_A = 25$ °C, $V_{CCINT} = 3.3$ or 2.5 V, and $V_{CCIO} = 1.5$ V, 1.8 V, 2.5 V, or 3.3 V. - (2) This value is specified for normal device operation. The value may vary during power-up. This applies for all V<sub>ccio</sub> settings (3.3, 2.5, 1.8, and 1.5 V). - (3) $V_1$ = ground, no load, no toggling inputs. - (4) Commercial temperature ranges from 0°C to 85°C with maximum current at 85°C. - (5) Industrial temperature ranges from -40°C to 100°C with maximum current at 100°C. - (6) This value applies to commercial and industrial range devices. For extended temperature range devices, the $V_{SCHMITT}$ typical value is 300 mV for $V_{CCIO} = 3.3$ V and 120 mV for $V_{CCIO} = 2.5$ V. - (7) The TCK input is susceptible to high pulse glitches when the input signal fall time is greater than 200 ns for all I/O standards. - (8) This is a peak current value with a maximum duration of $t_{\text{CONFIG}}$ time. - (9) Pin pull-up resistance values will lower if an external source drives the pin higher than $V_{\text{CCIO}}$ . Table 5-21. UFM Block Internal Timing Microparameters (Part 2 of 3) | | | | M | IAX II / | MAX II | G | | | | MA | X IIZ | | | | |-------------------|------------------------------------------------------------------------------------------------|-------------------|-----|----------|-------------|-------------|-----|-----|-------------|-----|-------------|-------------------|-----|------| | | | -3 Speed<br>Grade | | | peed<br>ade | −5 S<br>Gra | | | peed<br>ade | | peed<br>ade | –8 Speed<br>Grade | | | | Symbol | Parameter | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | Unit | | $t_{ exttt{DDS}}$ | Data register data in setup to data register clock | 20 | _ | 20 | _ | 20 | _ | 20 | _ | 20 | _ | 20 | _ | ns | | t <sub>DDH</sub> | Data register data in<br>hold from data<br>register clock | 20 | _ | 20 | _ | 20 | _ | 20 | _ | 20 | _ | 20 | _ | ns | | t <sub>DP</sub> | Program signal to data clock hold time | 0 | _ | 0 | _ | 0 | _ | 0 | _ | 0 | _ | 0 | _ | ns | | t <sub>PB</sub> | Maximum delay<br>between program<br>rising edge to UFM<br>busy signal rising<br>edge | | 960 | _ | 960 | | 960 | _ | 960 | _ | 960 | _ | 960 | ns | | t <sub>BP</sub> | Minimum delay<br>allowed from UFM<br>busy signal going low<br>to program signal<br>going low | 20 | _ | 20 | _ | 20 | _ | 20 | _ | 20 | _ | 20 | _ | ns | | t <sub>PPMX</sub> | Maximum length of busy pulse during a program | | 100 | _ | 100 | _ | 100 | _ | 100 | _ | 100 | _ | 100 | μs | | t <sub>AE</sub> | Minimum erase signal<br>to address clock hold<br>time | 0 | _ | 0 | _ | 0 | _ | 0 | _ | 0 | _ | 0 | _ | ns | | t <sub>EB</sub> | Maximum delay<br>between the erase<br>rising edge to the<br>UFM busy signal<br>rising edge | | 960 | _ | 960 | | 960 | _ | 960 | _ | 960 | _ | 960 | ns | | t <sub>BE</sub> | Minimum delay<br>allowed from the UFM<br>busy signal going low<br>to erase signal going<br>low | 20 | _ | 20 | _ | 20 | _ | 20 | _ | 20 | _ | 20 | _ | ns | | t <sub>EPMX</sub> | Maximum length of busy pulse during an erase | _ | 500 | _ | 500 | _ | 500 | _ | 500 | _ | 500 | _ | 500 | ms | | t <sub>DCO</sub> | Delay from data<br>register clock to data<br>register output | _ | 5 | _ | 5 | _ | 5 | _ | 5 | _ | 5 | _ | 5 | ns | Figure 5-4. UFM Program Waveforms Figure 5–5. UFM Erase Waveform **Table 5–22.** Routing Delay Internal Timing Microparameters | | | MAX II / MAX IIG | | | | | | | MAX IIZ | | | | | | |--------------------|-----|------------------|-----|--------------|-----|---------------|-----|-------------|---------|-------------|-----|-------------|------|--| | | | peed<br>ade | | Speed<br>ade | | Speed<br>rade | | peed<br>ade | | peed<br>ade | | peed<br>ade | | | | Routing | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | Unit | | | t <sub>C4</sub> | - | 429 | _ | 556 | _ | 687 | _ | (1) | _ | (1) | _ | (1) | ps | | | t <sub>R4</sub> | - | 326 | _ | 423 | _ | 521 | _ | (1) | _ | (1) | _ | (1) | ps | | | t <sub>local</sub> | - | 330 | _ | 429 | - | 529 | _ | (1) | _ | (1) | _ | (1) | ps | | Note to Table 5-22: (1) The numbers will only be available in a later revision. Table 5–33. MAX II Maximum Output Clock Rate for I/O | | | ı | MAX II / MAX II | G | MAX IIZ | | | | | |--------------|------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|--|--| | I/O Stand | lard | -3 Speed<br>Grade | -4 Speed<br>Grade | -5 Speed<br>Grade | -6 Speed<br>Grade | -7 Speed<br>Grade | -8 Speed<br>Grade | | | | 3.3-V LVTTL | 304 | 304 | 304 | 304 | 304 | 304 | MHz | | | | 3.3-V LVCMOS | 304 | 304 | 304 | 304 | 304 | 304 | MHz | | | | 2.5-V LVTTL | 220 | 220 | 220 | 220 | 220 | 220 | MHz | | | | 2.5-V LVCMOS | 220 | 220 | 220 | 220 | 220 | 220 | MHz | | | | 1.8-V LVTTL | 200 | 200 | 200 | 200 | 200 | 200 | MHz | | | | 1.8-V LVCMOS | 200 | 200 | 200 | 200 | 200 | 200 | MHz | | | | 1.5-V LVCMOS | 150 | 150 | 150 | 150 | 150 | 150 | MHz | | | | 3.3-V PCI | 304 | 304 | 304 | 304 | 304 | 304 | MHz | | | ## **JTAG Timing Specifications** Figure 5–6 shows the timing waveforms for the JTAG signals. Figure 5-6. MAX II JTAG Timing Waveforms Table 5–34 shows the JTAG Timing parameters and values for MAX II devices. **Table 5–34.** MAX II JTAG Timing Parameters (Part 1 of 2) | Symbol | Parameter | Min | Max | Unit | |----------------------|---------------------------------------------------------|------|-----|------| | t <sub>JCP</sub> (1) | TCK clock period for $V_{\text{CCIO1}} = 3.3 \text{ V}$ | 55.5 | _ | ns | | | TCK clock period for $V_{CCIO1} = 2.5 \text{ V}$ | 62.5 | _ | ns | | | TCK clock period for V <sub>CCIO1</sub> = 1.8 V | 100 | _ | ns | | | TCK clock period for $V_{CCIO1} = 1.5 \text{ V}$ | 143 | _ | ns | | t <sub>JCH</sub> | TCK clock high time | 20 | _ | ns | | t <sub>JCL</sub> | TCK clock low time | 20 | _ | ns | Table 5-35. Document Revision History (Part 2 of 2) | Date and Revision | Changes Made | Summary of Changes | |-------------------------------|------------------------------------------------------------------------|--------------------| | June 2005,<br>version 1.3 | ■ Updated the R <sub>PULLUP</sub> parameter in Table 5-4. | _ | | | ■ Added Note 2 to Tables 5-8 and 5-9. | | | | ■ Updated Table 5-13. | | | | ■ Added "Output Drive Characteristics" section. | | | | ■ Added I <sup>2</sup> C mode and Notes 5 and 6 to Table 5-14. | | | | ■ Updated timing values to Tables 5-14 through 5-33. | | | December 2004,<br>version 1.2 | ■ Updated timing Tables 5-2, 5-4, 5-12, and Tables 15-14 through 5-34. | _ | | | ■ Table 5-31 is new. | | | June 2004,<br>version 1.1 | ■ Updated timing Tables 5-15 through 5-32. | _ |