



Welcome to E-XFL.COM

### Understanding <u>Embedded - CPLDs (Complex</u> <u>Programmable Logic Devices)</u>

Embedded - CPLDs, or Complex Programmable Logic Devices, are highly versatile digital logic devices used in electronic systems. These programmable components are designed to perform complex logical operations and can be customized for specific applications. Unlike fixedfunction ICs, CPLDs offer the flexibility to reprogram their configuration, making them an ideal choice for various embedded systems. They consist of a set of logic gates and programmable interconnects, allowing designers to implement complex logic circuits without needing custom hardware.

### Applications of Embedded - CPLDs

### Details

| Product Status                  | Active                                                   |
|---------------------------------|----------------------------------------------------------|
| Programmable Type               | In System Programmable                                   |
| Delay Time tpd(1) Max           | 5.4 ns                                                   |
| Voltage Supply - Internal       | 2.5V, 3.3V                                               |
| Number of Logic Elements/Blocks | 570                                                      |
| Number of Macrocells            | 440                                                      |
| Number of Gates                 | -                                                        |
| Number of I/O                   | 76                                                       |
| Operating Temperature           | 0°C ~ 85°C (TJ)                                          |
| Mounting Type                   | Surface Mount                                            |
| Package / Case                  | 100-TQFP                                                 |
| Supplier Device Package         | 100-TQFP (14x14)                                         |
| Purchase URL                    | https://www.e-xfl.com/product-detail/intel/epm570t100c4n |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| Table 2–1. | MAX II | Device | Resources |
|------------|--------|--------|-----------|
|------------|--------|--------|-----------|

|         |            |             | LAB           |                                      |            |
|---------|------------|-------------|---------------|--------------------------------------|------------|
| Devices | UFM Blocks | LAB Columns | Long LAB Rows | Short LAB Rows<br>(Width) <i>(1)</i> | Total LABs |
| EPM240  | 1          | 6           | 4             | —                                    | 24         |
| EPM570  | 1          | 12          | 4             | 3 (3)                                | 57         |
| EPM1270 | 1          | 16          | 7             | 3 (5)                                | 127        |
| EPM2210 | 1          | 20          | 10            | 3 (7)                                | 221        |

Note to Table 2–1:

(1) The width is the number of LAB columns in length.

Figure 2–2 shows a floorplan of a MAX II device.





#### Note to Figure 2-2:

(1) The device shown is an EPM570 device. EPM1270 and EPM2210 devices have a similar floorplan with more LABs. For EPM240 devices, the CFM and UFM blocks are located on the left side of the device.

### Figure 2-6. MAX II LE



Each LE's programmable register can be configured for D, T, JK, or SR operation. Each register has data, true asynchronous load data, clock, clock enable, clear, and asynchronous load/preset inputs. Global signals, general-purpose I/O pins, or any LE can drive the register's clock and clear control signals. Either general-purpose I/O pins or LEs can drive the clock enable, preset, asynchronous load, and asynchronous data. The asynchronous load data input comes from the data3 input of the LE. For combinational functions, the LUT output bypasses the register and drives directly to the LE outputs.

Each LE has three outputs that drive the local, row, and column routing resources. The LUT or register output can drive these three outputs independently. Two LE outputs drive column or row and DirectLink routing connections and one drives local interconnect resources. This allows the LUT to drive one output while the register drives another output. This register packing feature improves device utilization because the device can use the register and the LUT for unrelated functions. Another special packing mode allows the register output to feed back into the LUT of the same LE so that the register is packed with its own fan-out LUT. This provides another mechanism for improved fitting. The LE can also drive out registered and unregistered versions of the LUT output.

The speed advantage of the carry-select chain is in the parallel precomputation of carry chains. Since the LAB carry-in selects the precomputed carry chain, not every LE is in the critical path. Only the propagation delays between LAB carry-in generation (LE 5 and LE 10) are now part of the critical path. This feature allows the MAX II architecture to implement high-speed counters, adders, multipliers, parity functions, and comparators of arbitrary width.

Figure 2–9 shows the carry-select circuitry in an LAB for a 10-bit full adder. One portion of the LUT generates the sum of two bits using the input signals and the appropriate carry-in bit; the sum is routed to the output of the LE. The register can be bypassed for simple adders or used for accumulator functions. Another portion of the LUT generates carry-out bits. An LAB-wide carry-in bit selects which chain is used for the addition of given inputs. The carry-in signal for each chain, carry-in0 or carry-in1, selects the carry-out to carry forward to the carry-in signal of the next-higher-order bit. The final carry-out signal is routed to an LE, where it is fed to local, row, or column interconnects.





The UFM block communicates with the logic array similar to LAB-to-LAB interfaces. The UFM block connects to row and column interconnects and has local interconnect regions driven by row and column interconnects. This block also has DirectLink interconnects for fast connections to and from a neighboring LAB. For more information about the UFM interface to the logic array, see "User Flash Memory Block" on page 2–18.

Table 2–2 shows the MAX II device routing scheme.

Table 2–2. MAX II Device Routing Scheme

|                            |              | Destination       |              |                          |               |              |              |              |               |              |                        |
|----------------------------|--------------|-------------------|--------------|--------------------------|---------------|--------------|--------------|--------------|---------------|--------------|------------------------|
| Source                     | LUT<br>Chain | Register<br>Chain | Local<br>(1) | DirectLink<br><i>(1)</i> | R4 <i>(1)</i> | C4 (1)       | LE           | UFM<br>Block | Column<br>IOE | Row<br>IOE   | Fast I/0<br><i>(1)</i> |
| LUT Chain                  | -            |                   | -            | —                        |               |              | ~            |              |               | —            |                        |
| Register Chain             | _            | —                 | _            | —                        |               |              | $\checkmark$ | —            |               | _            | _                      |
| Local<br>Interconnect      | -            |                   | -            | _                        |               | —            | $\checkmark$ | $\checkmark$ | ~             | ~            | _                      |
| DirectLink<br>Interconnect | _            |                   | $\checkmark$ | _                        |               |              |              | _            |               | _            | _                      |
| R4 Interconnect            | _            | —                 | $\checkmark$ | —                        | ~             | ~            | _            | —            | _             | —            | —                      |
| C4 Interconnect            | -            | —                 | $\checkmark$ | —                        | $\checkmark$  | ~            |              | —            | _             | —            | —                      |
| LE                         | $\checkmark$ | $\checkmark$      | $\checkmark$ | $\checkmark$             | ~             | ~            |              | _            | ~             | $\checkmark$ | $\checkmark$           |
| UFM Block                  | _            | —                 | $\checkmark$ | $\checkmark$             | $\checkmark$  | ~            |              | —            | —             | —            | —                      |
| Column IOE                 | _            | —                 | _            | —                        | —             | $\checkmark$ | —            | —            | —             | —            | —                      |
| Row IOE                    | -            | —                 | -            | $\checkmark$             | $\checkmark$  | $\checkmark$ | —            | —            | _             | —            | —                      |

Note to Table 2-2:

(1) These categories are interconnects.

# **Global Signals**

Each MAX II device has four dual-purpose dedicated clock pins (GCLK[3..0], two pins on the left side and two pins on the right side) that drive the global clock network for clocking, as shown in Figure 2–13. These four pins can also be used as general-purpose I/O if they are not used to drive the global clock network.

The four global clock lines in the global clock network drive throughout the entire device. The global clock network can provide clocks for all resources within the device including LEs, LAB local interconnect, IOEs, and the UFM block. The global clock lines can also be used for global control signals, such as clock enables, synchronous or asynchronous clears, presets, output enables, or protocol control signals such as TRDY and IRDY for PCI. Internal logic can drive the global clock network for internally-generated global clocks and control signals. Figure 2–13 shows the various sources that drive the global clock network.





### Note to Figure 2-13:

(1) Any I/O pin can use a MultiTrack interconnect to route as a logic array-generated global clock signal.

The global clock network drives to individual LAB column signals, LAB column clocks [3..0], that span an entire LAB column from the top to the bottom of the device. Unused global clocks or control signals in a LAB column are turned off at the LAB column clock buffers shown in Figure 2–14. The LAB column clocks [3..0] are multiplexed down to two LAB clock signals and one LAB clear signal. Other control signal types route from the global clock network into the LAB local interconnect. See "LAB Control Signals" on page 2–5 for more information.

- Auto-increment addressing
- Serial interface to logic array with programmable interface





## **UFM Storage**

Each device stores up to 8,192 bits of data in the UFM block. Table 2–3 shows the data size, sector, and address sizes for the UFM block.

 Table 2–3.
 UFM Array Size

| Device  | Total Bits | Sectors             | Address Bits | Data Width |
|---------|------------|---------------------|--------------|------------|
| EPM240  | 8,192      | 2                   | 9            | 16         |
| EPM570  |            | (4,096 bits/sector) |              |            |
| EPM1270 |            |                     |              |            |
| EPM2210 |            |                     |              |            |

There are 512 locations with 9-bit addressing ranging from 000h to 1FFh. Sector 0 address space is 000h to 0FFh and Sector 1 address space is from 100h to 1FFh. The data width is up to 16 bits of data. The Quartus II software automatically creates logic to accommodate smaller read or program data widths. Erasure of the UFM involves individual sector erasing (that is, one erase of sector 0 and one erase of sector 1 is required to erase the entire UFM block). Since sector erase is required before a program or write, having two sectors enables a sector size of data to be left untouched while the other sector is erased and programmed with new data.

## **Internal Oscillator**

As shown in Figure 2–15, the dedicated circuitry within the UFM block contains an oscillator. The dedicated circuitry uses this internally for its read and program operations. This oscillator's divide by 4 output can drive out of the UFM block as a logic interface clock source or for general-purpose logic clocking. The typical OSC output signal frequency ranges from 3.3 to 5.5 MHz, and its exact frequency of operation is not programmable.

## **Program, Erase, and Busy Signals**

The UFM block's dedicated circuitry automatically generates the necessary internal program and erase algorithm once the PROGRAM or ERASE input signals have been asserted. The PROGRAM or ERASE signal must be asserted until the busy signal deasserts, indicating the UFM internal program or erase operation has completed. The UFM block also supports JTAG as the interface for programming and/or reading.



• For more information about programming and erasing the UFM block, refer to the *Using User Flash Memory in MAX II Devices* chapter in the *MAX II Device Handbook*.

## **Auto-Increment Addressing**

The UFM block supports standard read or stream read operations. The stream read is supported with an auto-increment address feature. Deasserting the ARSHIFT signal while clocking the ARCLK signal increments the address register value to read consecutive locations from the UFM array.

## **Serial Interface**

The UFM block supports a serial interface with serial address and data signals. The internal shift registers within the UFM block for address and data are 9 bits and 16 bits wide, respectively. The Quartus II software automatically generates interface logic in LEs for a parallel address and data interface to the UFM block. Other standard protocol interfaces such as SPI are also automatically generated in LE logic by the Quartus II software.

• For more information about the UFM interface signals and the Quartus II LE-based alternate interfaces, refer to the *Using User Flash Memory in MAX II Devices* chapter in the *MAX II Device Handbook*.

## **UFM Block to Logic Array Interface**

The UFM block is a small partition of the flash memory that contains the CFM block, as shown in Figure 2–1 and Figure 2–2. The UFM block for the EPM240 device is located on the left side of the device adjacent to the left most LAB column. The UFM block for the EPM570, EPM1270, and EPM2210 devices is located at the bottom left of the device. The UFM input and output signals interface to all types of interconnects (R4 interconnect, C4 interconnect, and DirectLink interconnect to/from adjacent LAB rows). The UFM signals can also be driven from global clocks, GCLK[3..0]. The interface region for the EPM240 device is shown in Figure 2–16. The interface regions for EPM570, EPM1270, and EPM2210 devices are shown in Figure 2–17.





## **MultiVolt Core**

The MAX II architecture supports the MultiVolt core feature, which allows MAX II devices to support multiple  $V_{CC}$  levels on the  $V_{CCINT}$  supply. An internal linear voltage regulator provides the necessary 1.8-V internal voltage supply to the device. The voltage regulator supports 3.3-V or 2.5-V supplies on its inputs to supply the 1.8-V internal voltage to the device, as shown in Figure 2–18. The voltage regulator is not guaranteed for voltages that are between the maximum recommended 2.5-V operating voltage and the minimum recommended 3.3-V operating voltage.

The MAX IIG and MAX IIZ devices use external 1.8-V supply. The 1.8-V  $V_{cc}$  external supply powers the device core directly.





# **Document Revision History**

Table 2–8 shows the revision history for this chapter.

 Table 2–8.
 Document Revision History

| Date and Revision             | Changes Made                                                                                            | Summary of Changes    |
|-------------------------------|---------------------------------------------------------------------------------------------------------|-----------------------|
| October 2008,                 | ■ Updated Table 2–4 and Table 2–6.                                                                      | —                     |
| version 2.2                   | <ul> <li>Updated "I/O Standards and Banks" section.</li> </ul>                                          |                       |
|                               | <ul> <li>Updated New Document Format.</li> </ul>                                                        |                       |
| March 2008,<br>version 2.1    | <ul> <li>Updated "Schmitt Trigger" section.</li> </ul>                                                  | _                     |
| December 2007,                | <ul> <li>Updated "Clear and Preset Logic Control" section.</li> </ul>                                   | Updated document with |
| version 2.0                   | <ul> <li>Updated "MultiVolt Core" section.</li> </ul>                                                   | MAX IIZ information.  |
|                               | <ul> <li>Updated "MultiVolt I/O Interface" section.</li> </ul>                                          |                       |
|                               | ■ Updated Table 2–7.                                                                                    |                       |
|                               | <ul> <li>Added "Referenced Documents" section.</li> </ul>                                               |                       |
| December 2006,<br>version 1.7 | <ul> <li>Minor update in "Internal Oscillator" section. Added document<br/>revision history.</li> </ul> | —                     |
| August 2006,<br>version 1.6   | <ul> <li>Updated functional description and I/O structure sections.</li> </ul>                          | —                     |
| July 2006,<br>vervion 1.5     | <ul> <li>Minor content and table updates.</li> </ul>                                                    | _                     |
| February 2006,                | <ul> <li>Updated "LAB Control Signals" section.</li> </ul>                                              | _                     |
| version 1.4                   | <ul> <li>Updated "Clear and Preset Logic Control" section.</li> </ul>                                   |                       |
|                               | <ul> <li>Updated "Internal Oscillator" section.</li> </ul>                                              |                       |
|                               | ■ Updated Table 2–5.                                                                                    |                       |
| August 2005,<br>version 1.3   | Removed Note 2 from Table 2-7.                                                                          | _                     |
| December 2004,<br>version 1.2 | <ul> <li>Added a paragraph to page 2-15.</li> </ul>                                                     | -                     |
| June 2004,<br>version 1.1     | <ul> <li>Added CFM acronym. Corrected Figure 2-19.</li> </ul>                                           | _                     |

# 3. JTAG and In-System Programmability

## Introduction

This chapter discusses how to use the IEEE Standard 1149.1 Boundary-Scan Test (BST) circuitry in MAX II devices and includes the following sections:

- "IEEE Std. 1149.1 (JTAG) Boundary-Scan Support" on page 3–1
- "In System Programmability" on page 3–4

# IEEE Std. 1149.1 (JTAG) Boundary-Scan Support

All MAX<sup>®</sup> II devices provide Joint Test Action Group (JTAG) boundary-scan test (BST) circuitry that complies with the IEEE Std. 1149.1-2001 specification. JTAG boundary-scan testing can only be performed at any time after V<sub>CCINT</sub> and all V<sub>CCIO</sub> banks have been fully powered and a t<sub>CONFIG</sub> amount of time has passed. MAX II devices can also use the JTAG port for in-system programming together with either the Quartus<sup>®</sup> II software or hardware using Programming Object Files (**.pof**), JamTM Standard Test and Programming Language (STAPL) Files (**.jam**), or Jam Byte-Code Files (**.jbc**).

The JTAG pins support 1.5-V, 1.8-V, 2.5-V, or 3.3-V I/O standards. The supported voltage level and standard are determined by the  $V_{cCIO}$  of the bank where it resides. The dedicated JTAG pins reside in Bank 1 of all MAX II devices.

MAX II devices support the JTAG instructions shown in Table 3–1.

| JTAG Instruction | Instruction Code | Description                                                                                                                                                                                                                                       |
|------------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SAMPLE/PRELOAD   | 00 0000 0101     | Allows a snapshot of signals at the device pins to be captured and<br>examined during normal device operation, and permits an initial data<br>pattern to be output at the device pins.                                                            |
| extest (1)       | 00 0000 1111     | Allows the external circuitry and board-level interconnects to be<br>tested by forcing a test pattern at the output pins and capturing test<br>results at the input pins.                                                                         |
| BYPASS           | 11 1111 1111     | Places the 1-bit bypass register between the TDI and TDO pins,<br>which allows the BST data to pass synchronously through selected<br>devices to adjacent devices during normal device operation.                                                 |
| USERCODE         | 00 0000 0111     | Selects the 32-bit USERCODE register and places it between the TDI and TDO pins, allowing the USERCODE to be serially shifted out of TDO. This register defaults to all 1's if not specified in the Quartus II software.                          |
| IDCODE           | 00 0000 0110     | Selects the IDCODE register and places it between TDI and TDO, allowing the IDCODE to be serially shifted out of TDO.                                                                                                                             |
| HIGHZ (1)        | 00 0000 1011     | Places the 1-bit bypass register between the TDI and TDO pins, which allows the boundary scan test data to pass synchronously through selected devices to adjacent devices during normal device operation, while tri-stating all of the I/O pins. |

Table 3–1. MAX II JTAG Instructions (Part 1 of 2)

| Device  | Version<br>(4 Bits) | Part Number         | Manufacturer<br>Identity (11 Bits) | LSB<br>(1 Bit) <i>(2)</i> | HEX IDCODE |
|---------|---------------------|---------------------|------------------------------------|---------------------------|------------|
| EPM240Z | 0000                | 0010 0000 1010 0101 | 000 0110 1110                      | 1                         | 0x020A50DD |
| EPM570Z | 0000                | 0010 0000 1010 0110 | 000 0110 1110                      | 1                         | 0x020A60DD |

### Table 3-3. 32-Bit MAX II Device IDCODE (Part 2 of 2)

#### Notes to Table 3-2:

(1) The most significant bit (MSB) is on the left.

(2) The IDCODE's least significant bit (LSB) is always 1.

## **JTAG Block**

The MAX II JTAG block feature allows you to access the JTAG TAP and state signals when either the USER0 or USER1 instruction is issued to the JTAG TAP. The USER0 and USER1 instructions bring the JTAG boundary-scan chain (TDI) through the user logic instead of the MAX II device's boundary-scan cells. Each USER instruction allows for one unique user-defined JTAG chain into the logic array.

## **Parallel Flash Loader**

The JTAG block ability to interface JTAG to non-JTAG devices is ideal for generalpurpose flash memory devices (such as Intel- or Fujitsu-based devices) that require programming during in-circuit test. The flash memory devices can be used for FPGA configuration or be part of system memory. In many cases, the MAX II device is already connected to these devices as the configuration control logic between the FPGA and the flash device. Unlike ISP-capable CPLD devices, bulk flash devices do not have JTAG TAP pins or connections. For small flash devices, it is common to use the serial JTAG scan chain of a connected device to program the non-JTAG flash device. This is slow and inefficient in most cases and impractical for large parallel flash devices. Using the MAX II device's JTAG block as a parallel flash loader, with the Quartus II software, to program and verify flash contents provides a fast and costeffective means of in-circuit programming during test. Figure 3–1 shows MAX II being used as a parallel flash loader.

<sup>•</sup> For JTAG AC characteristics, refer to the *DC* and *Switching Characteristics* chapter in the *MAX II Device Handbook*.

For more information about JTAG BST, refer to the *IEEE 1149.1 (JTAG) Boundary-Scan Testing for MAX II Devices* chapter in the *MAX II Device Handbook*.

# 5. DC and Switching Characteristics

## Introduction

System designers must consider the recommended DC and switching conditions discussed in this chapter to maintain the highest possible performance and reliability of the MAX<sup>®</sup> II devices. This chapter contains the following sections:

- "Operating Conditions" on page 5–1
- "Power Consumption" on page 5–8
- "Timing Model and Specifications" on page 5–8

## **Operating Conditions**

Table 5–1 through Table 5–12 provide information about absolute maximum ratings, recommended operating conditions, DC electrical characteristics, and other specifications for MAX II devices.

## **Absolute Maximum Ratings**

Table 5-1 shows the absolute maximum ratings for the MAX II device family.

Table 5–1. MAX II Device Absolute Maximum Ratings (Note 1), (2)

| Symbol             | Parameter                      | Conditions                          | Minimum | Maximum | Unit |
|--------------------|--------------------------------|-------------------------------------|---------|---------|------|
| V <sub>CCINT</sub> | Internal supply voltage (3)    | With respect to ground              | -0.5    | 4.6     | V    |
| V <sub>CCIO</sub>  | I/O supply voltage             | _                                   | -0.5    | 4.6     | V    |
| V                  | DC input voltage               | _                                   | -0.5    | 4.6     | V    |
| I <sub>OUT</sub>   | DC output current, per pin (4) | _                                   | -25     | 25      | mA   |
| T <sub>STG</sub>   | Storage temperature            | No bias                             | -65     | 150     | °C   |
| T <sub>AMB</sub>   | Ambient temperature            | Under bias <i>(5)</i>               | -65     | 135     | °C   |
| TJ                 | Junction temperature           | TQFP and BGA packages<br>under bias |         | 135     | J°   |

### Notes to Table 5-1:

(1) Refer to the Operating Requirements for Altera Devices Data Sheet.

(2) Conditions beyond those listed in Table 5–1 may cause permanent damage to a device. Additionally, device operation at the absolute maximum ratings for extended periods of time may have adverse affects on the device.

(3) Maximum  $V_{\mbox{\tiny CCINT}}$  for MAX II devices is 4.6 V. For MAX IIG and MAX IIZ devices, it is 2.4 V.

(4) Refer to AN 286: Implementing LED Drivers in MAX & MAX II Devices for more information about the maximum source and sink current for MAX II devices.

(5) Refer to Table 5–2 for information about "under bias" conditions.

## **Recommended Operating Conditions**

Table 5–2 shows the MAX II device family recommended operating conditions.

Table 5-2. MAX II Device Recommended Operating Conditions

| Symbol                 | Parameter                                       | Conditions                  | Minimum | Maximum | Unit |
|------------------------|-------------------------------------------------|-----------------------------|---------|---------|------|
| V <sub>CCINT</sub> (1) | 3.3-V supply voltage for internal logic and ISP | MAX II devices              | 3.00    | 3.60    | V    |
|                        | 2.5-V supply voltage for internal logic and ISP | MAX II devices              | 2.375   | 2.625   | V    |
|                        | 1.8-V supply voltage for internal logic and ISP | MAX IIG and MAX IIZ devices | 1.71    | 1.89    | V    |
| V <sub>ccio</sub> (1)  | Supply voltage for I/O buffers, 3.3-V operation | _                           | 3.00    | 3.60    | V    |
|                        | Supply voltage for I/O buffers, 2.5-V operation | _                           | 2.375   | 2.625   | V    |
|                        | Supply voltage for I/O buffers, 1.8-V operation | _                           | 1.71    | 1.89    | V    |
|                        | Supply voltage for I/O buffers, 1.5-V operation | _                           | 1.425   | 1.575   | V    |
| V                      | Input voltage                                   | (2), (3), (4)               | -0.5    | 4.0     | V    |
| Vo                     | Output voltage                                  | _                           | 0       | Vccio   | V    |
| TJ                     | Operating junction temperature                  | Commercial range            | 0       | 85      | °C   |
|                        |                                                 | Industrial range            | -40     | 100     | °C   |
|                        |                                                 | Extended range (5)          | -40     | 125     | °C   |

#### Notes to Table 5-2:

(1) MAX II device in-system programming and/or user flash memory (UFM) programming via JTAG or logic array is not guaranteed outside the recommended operating conditions (for example, if brown-out occurs in the system during a potential write/program sequence to the UFM, users are recommended to read back UFM contents and verify against the intended write data).

(2) Minimum DC input is -0.5 V. During transitions, the inputs may undershoot to -2.0 V for input currents less than 100 mA and periods shorter than 20 ns.

(3) During transitions, the inputs may overshoot to the voltages shown in the following table based upon input duty cycle. The DC case is equivalent to 100% duty cycle. For more information about 5.0-V tolerance, refer to the Using MAX II Devices in Multi-Voltage Systems chapter in the MAX II Device Handbook.

- V<sub>ℕ</sub> 4.0 V Max. Duty Cycle
- 100% (DC)
- 4.1 90%
- 4.2 50%
- 4.3 30%
- 17% 4.4
- 4.5 10%

(4) All pins, including clock, I/O, and JTAG pins, may be driven before V<sub>CCINT</sub> and V<sub>CCIO</sub> are powered.

(5) For the extended temperature range of 100 to 125° C, MAX II UFM programming (erase/write) is only supported via the JTAG interface. UFM programming via the logic array interface is not guaranteed in this range.

| Symbol              | Parameter                                                       | Conditions | Minimum | Typical | Maximum | Unit |
|---------------------|-----------------------------------------------------------------|------------|---------|---------|---------|------|
| I <sub>PULLUP</sub> | I/O pin pull-up resistor<br>current when I/O is<br>unprogrammed | _          | _       | _       | 300     | μA   |
| C <sub>10</sub>     | Input capacitance for user I/O pin                              | —          | _       | _       | 8       | pF   |
| C <sub>gclk</sub>   | Input capacitance for<br>dual-purpose<br>GCLK/user I/O pin      | _          |         |         | 8       | pF   |

 Table 5-4.
 MAX II Device DC Electrical Characteristics (Note 1) (Part 2 of 2)

### Notes to Table 5-4:

- (1) Typical values are for  $T_A = 25^{\circ}$ C,  $V_{CCINT} = 3.3$  or 2.5 V, and  $V_{CCIO} = 1.5$  V, 1.8 V, 2.5 V, or 3.3 V.
- (2) This value is specified for normal device operation. The value may vary during power-up. This applies for all V<sub>ccio</sub> settings (3.3, 2.5, 1.8, and 1.5 V).
- (3)  $V_1$  = ground, no load, no toggling inputs.
- (4) Commercial temperature ranges from 0°C to 85°C with maximum current at 85°C.
- (5) Industrial temperature ranges from -40°C to 100°C with maximum current at 100°C.
- (6) This value applies to commercial and industrial range devices. For extended temperature range devices, the V<sub>SCHMITT</sub> typical value is 300 mV for V<sub>CCI0</sub> = 3.3 V and 120 mV for V<sub>CCI0</sub> = 2.5 V.
- (7) The TCK input is susceptible to high pulse glitches when the input signal fall time is greater than 200 ns for all I/O standards.
- (8) This is a peak current value with a maximum duration of  $t_{\text{CONFIG}}$  time.
- (9) Pin pull-up resistance values will lower if an external source drives the pin higher than V<sub>CCIO</sub>.

| 5–6 |  |
|-----|--|
|     |  |

| Symbol          | Parameter                 | Conditions                             | Minimum                 | Maximum | Unit |
|-----------------|---------------------------|----------------------------------------|-------------------------|---------|------|
| V <sub>OH</sub> | High-level output voltage | $V_{ccio} = 3.0,$<br>IOH = -0.1 mA (1) | $V_{\text{ccio}} - 0.2$ | —       | V    |
| V <sub>OL</sub> | Low-level output voltage  | $V_{ccio} = 3.0,$<br>IOL = 0.1 mA (1)  | _                       | 0.2     | V    |

Table 5-6. 3.3-V LVCMOS Specifications (Part 2 of 2)

### Table 5-7. 2.5-V I/O Specifications

| Symbol            | Parameter                 | Conditions        | Minimum | Maximum | Unit |
|-------------------|---------------------------|-------------------|---------|---------|------|
| V <sub>CCIO</sub> | I/O supply voltage        | —                 | 2.375   | 2.625   | V    |
| VIH               | High-level input voltage  | —                 | 1.7     | 4.0     | V    |
| VIL               | Low-level input voltage   |                   | -0.5    | 0.7     | V    |
| V <sub>OH</sub>   | High-level output voltage | IOH = -0.1 mA (1) | 2.1     |         | V    |
|                   |                           | IOH = -1 mA (1)   | 2.0     | _       | V    |
|                   |                           | IOH = -2 mA (1)   | 1.7     | —       | V    |
| Vol               | Low-level output voltage  | IOL = 0.1 mA (1)  |         | 0.2     | V    |
|                   |                           | IOL = 1 mA (1)    |         | 0.4     | V    |
|                   |                           | IOL = 2 mA (1)    |         | 0.7     | V    |

### Table 5-8. 1.8-V I/O Specifications

| Symbol            | Parameter                 | Conditions      | Minimum                  | Maximum                | Unit |
|-------------------|---------------------------|-----------------|--------------------------|------------------------|------|
| V <sub>ccio</sub> | I/O supply voltage        | —               | 1.71                     | 1.89                   | V    |
| V <sub>IH</sub>   | High-level input voltage  |                 | $0.65 \times V_{cc10}$   | 2.25 <i>(2)</i>        | V    |
| VIL               | Low-level input voltage   |                 | -0.3                     | $0.35 \times V_{ccio}$ | V    |
| V <sub>OH</sub>   | High-level output voltage | IOH = -2 mA (1) | $V_{\text{ccio}} - 0.45$ |                        | V    |
| VOL               | Low-level output voltage  | IOL = 2 mA (1)  |                          | 0.45                   | V    |

## Table 5-9. 1.5-V I/O Specifications

| Symbol            | Parameter                 | Conditions            | Minimum                | Maximum                            | Unit |
|-------------------|---------------------------|-----------------------|------------------------|------------------------------------|------|
| V <sub>ccio</sub> | I/O supply voltage        | —                     | 1.425                  | 1.575                              | V    |
| VIH               | High-level input voltage  |                       | $0.65 \times V_{ccio}$ | V <sub>ccio</sub> + 0.3 <i>(2)</i> | V    |
| VIL               | Low-level input voltage   |                       | -0.3                   | $0.35 \times V_{ccio}$             | V    |
| V <sub>OH</sub>   | High-level output voltage | IOH = -2 mA (1)       | $0.75 \times V_{ccio}$ |                                    | V    |
| VOL               | Low-level output voltage  | IOL = 2 mA <i>(1)</i> | —                      | $0.25 \times V_{ccio}$             | V    |

### Notes to Table 5–5 through Table 5–9:

(1) This specification is supported across all the programmable drive strength settings available for this I/O standard, as shown in the MAX II Architecture chapter (I/O Structure section) in the MAX II Device Handbook.

(2) This maximum  $V_{IH}$  reflects the JEDEC specification. The MAX II input buffer can tolerate a  $V_{IH}$  maximum of 4.0, as specified by the  $V_{I}$  parameter in Table 5–2.

|                       |                                                                |            | ľ             | NAX II  | / MAX II      | G          |              | MAX IIZ    |               |                   |       |                   |       |      |  |
|-----------------------|----------------------------------------------------------------|------------|---------------|---------|---------------|------------|--------------|------------|---------------|-------------------|-------|-------------------|-------|------|--|
|                       |                                                                | -3 S<br>Gi | Speed<br>rade | -4<br>G | Speed<br>rade | –5 S<br>Gr | Speed<br>ade | -6 3<br>Gi | Speed<br>rade | –7 Speed<br>Grade |       | –8 Speed<br>Grade |       |      |  |
| Symbol                | Parameter                                                      | Min        | Max           | Min     | Max           | Min        | Max          | Min        | Max           | Min               | Max   | Min               | Max   | Unit |  |
| t <sub>fastio</sub>   | Data output delay<br>from adjacent LE<br>to I/O block          | _          | 159           | -       | 207           | _          | 254          | _          | 170           | _                 | 348   |                   | 428   | ps   |  |
| t <sub>in</sub>       | I/O input pad and<br>buffer delay                              | _          | 708           | -       | 920           | _          | 1,132        | _          | 907           | _                 | 970   | _                 | 986   | ps   |  |
| t <sub>glob</sub> (1) | I/O input pad and<br>buffer delay used<br>as global signal pin | _          | 1,519         | -       | 1,974         | _          | 2,430        | _          | 2,261         | _                 | 2,670 | _                 | 3,322 | ps   |  |
| t <sub>ide</sub>      | Internally<br>generated output<br>enable delay                 | _          | 354           | -       | 374           | _          | 460          | _          | 530           | _                 | 966   | _                 | 1,410 | ps   |  |
| t <sub>DL</sub>       | Input routing delay                                            | _          | 224           | _       | 291           | _          | 358          | _          | 318           | _                 | 410   | _                 | 509   | ps   |  |
| t <sub>od</sub> (2)   | Output delay buffer<br>and pad delay                           | -          | 1,064         | -       | 1,383         | -          | 1,702        | —          | 1,319         | —                 | 1,526 | —                 | 1,543 | ps   |  |
| t <sub>xz</sub> (3)   | Output buffer disable delay                                    | _          | 756           | _       | 982           | _          | 1,209        | _          | 1,045         | _                 | 1,264 | _                 | 1,276 | ps   |  |
| t <sub>zx</sub> (4)   | Output buffer<br>enable delay                                  | _          | 1,003         | _       | 1,303         | _          | 1,604        | _          | 1,160         | _                 | 1,325 | _                 | 1,353 | ps   |  |

Table 5–16. IOE Internal Timing Microparameters

#### Notes to Table 5-16:

(1) Delay numbers for t<sub>GLOB</sub> differ for each device density and speed grade. The delay numbers for t<sub>GLOB</sub>, shown in Table 5–16, are based on an EPM240 device target.

(2) Refer to Table 5–32 and 5–24 for delay adders associated with different I/O standards, drive strengths, and slew rates.

(3) Refer to Table 5–19 and 5–14 for txz delay adders associated with different I/O standards, drive strengths, and slew rates.

(4) Refer to Table 5–17 and 5–13 for  $t_{zx}$  delay adders associated with different I/O standards, drive strengths, and slew rates.

Table 5–17 through Table 5–20 show the adder delays for  $t_{zx}$  and  $t_{xz}$  microparameters when using an I/O standard other than 3.3-V LVTTL with 16 mA drive strength.

 Table 5–17.
 t<sub>ZX</sub> IOE Microparameter Adders for Fast Slew Rate
 (Part 1 of 2)

|               | MAX II / MAX IIG  |     |       |            |              |                   |       |                   |     |                   |     |                   |     |      |
|---------------|-------------------|-----|-------|------------|--------------|-------------------|-------|-------------------|-----|-------------------|-----|-------------------|-----|------|
|               | –3 Speed<br>Grade |     |       | –4 9<br>Gr | Speed<br>ade | –5 Speed<br>Grade |       | –6 Speed<br>Grade |     | –7 Speed<br>Grade |     | –8 Speed<br>Grade |     |      |
| Standard      | d                 | Min | Max   | Min        | Max          | Min               | Max   | Min               | Max | Min               | Max | Min               | Max | Unit |
| 3.3-V LVTTL   | 16 mA             | —   | 0     | —          | 0            |                   | 0     | —                 | 0   | —                 | 0   | —                 | 0   | ps   |
|               | 8 mA              | —   | 28    | —          | 37           | _                 | 45    | _                 | 72  | —                 | 71  | —                 | 74  | ps   |
| 3.3-V LVCMOS  | 8 mA              | —   | 0     | —          | 0            | _                 | 0     | _                 | 0   | —                 | 0   | —                 | 0   | ps   |
|               | 4 mA              | _   | 28    | _          | 37           |                   | 45    | _                 | 72  | _                 | 71  | _                 | 74  | ps   |
| 2.5-V LVTTL / | 14 mA             | _   | 14    | _          | 19           |                   | 23    | _                 | 75  | _                 | 87  |                   | 90  | ps   |
| LVCMOS        | 7 mA              | —   | 314   | —          | 409          | _                 | 503   | _                 | 162 | —                 | 174 | —                 | 177 | ps   |
| 1.8-V LVTTL / | 6 mA              | _   | 450   | _          | 585          | _                 | 720   |                   | 279 | _                 | 289 | _                 | 291 | ps   |
| LVCMOS        | 3 mA              |     | 1,443 | _          | 1,876        | _                 | 2,309 | _                 | 499 | _                 | 508 |                   | 512 | ps   |

| MAX II / MAX IIG |                                                 |     |     |     |             |                                                 |      |     | MAX IIZ |     |       |     |       |      |  |  |
|------------------|-------------------------------------------------|-----|-----|-----|-------------|-------------------------------------------------|------|-----|---------|-----|-------|-----|-------|------|--|--|
|                  | -3 Speed -4 Speed -5 Speed<br>Grade Grade Grade |     |     |     | peed<br>ade | -6 Speed -7 Speed -8 Speed<br>Grade Grade Grade |      |     |         |     |       |     |       |      |  |  |
| Standard         | 1                                               | Min | Max | Min | Max         | Min                                             | Max  | Min | Max     | Min | Max   | Min | Max   | Unit |  |  |
| 3.3-V LVTTL      | 16 mA                                           | —   | 206 | _   | -20         | —                                               | -247 | —   | 1,433   | _   | 1,446 | —   | 1,454 | ps   |  |  |
|                  | 8 mA                                            | —   | 891 | —   | 665         | —                                               | 438  | —   | 1,332   | _   | 1,345 | —   | 1,348 | ps   |  |  |
| 3.3-V LVCMOS     | 8 mA                                            | _   | 206 | _   | -20         | —                                               | -247 | _   | 1,433   | _   | 1,446 | _   | 1,454 | ps   |  |  |
|                  | 4 mA                                            | —   | 891 | —   | 665         | —                                               | 438  | _   | 1,332   | _   | 1,345 | _   | 1,348 | ps   |  |  |
| 2.5-V LVTTL /    | 14 mA                                           | —   | 222 | —   | -4          | —                                               | -231 | —   | 213     | _   | 208   | —   | 213   | ps   |  |  |
| LVCMOS           | 7 mA                                            | —   | 943 | —   | 717         | —                                               | 490  |     | 166     | _   | 161   | _   | 166   | ps   |  |  |
| 3.3-V PCI        | 20 mA                                           |     | 161 |     | 210         | —                                               | 258  |     | 1,332   | _   | 1,345 |     | 1,348 | ps   |  |  |

Table 5–20.  $t_{\text{XZ}}$  IOE Microparameter Adders for Slow Slew Rate

The default slew rate setting for MAX II devices in the Quartus II design software is "fast".

|                   |                                                                     | MAX II / MAX IIG |          |             |             |              |             | MAX IIZ           |     |                     |     |                   |     |      |
|-------------------|---------------------------------------------------------------------|------------------|----------|-------------|-------------|--------------|-------------|-------------------|-----|---------------------|-----|-------------------|-----|------|
|                   |                                                                     | –3 Sp<br>Gra     | de<br>de | –4 S<br>Gra | peed<br>ade | –5 S <br>Gra | peed<br>Ide | –6 Speed<br>Grade |     | d –7 Speed<br>Grade |     | –8 Speed<br>Grade |     |      |
| Symbol            | Parameter                                                           | Min              | Max      | Min         | Max         | Min          | Max         | Min               | Max | Min                 | Max | Min               | Max | Unit |
| t <sub>aclk</sub> | Address register clock<br>period                                    | 100              | -        | 100         | -           | 100          | -           | 100               | _   | 100                 | —   | 100               | _   | ns   |
| t <sub>asu</sub>  | Address register shift<br>signal setup to<br>address register clock | 20               | _        | 20          | _           | 20           | _           | 20                |     | 20                  | _   | 20                |     | ns   |
| t <sub>AH</sub>   | Address register shift<br>signal hold to address<br>register clock  | 20               | _        | 20          | _           | 20           | _           | 20                |     | 20                  |     | 20                |     | ns   |
| t <sub>ADS</sub>  | Address register data<br>in setup to address<br>register clock      | 20               | -        | 20          | _           | 20           | -           | 20                | _   | 20                  | _   | 20                |     | ns   |
| t <sub>adh</sub>  | Address register data<br>in hold from address<br>register clock     | 20               | -        | 20          | —           | 20           | —           | 20                | _   | 20                  | _   | 20                |     | ns   |
| t <sub>dclk</sub> | Data register clock<br>period                                       | 100              | —        | 100         | -           | 100          | -           | 100               | _   | 100                 | —   | 100               | _   | ns   |
| t <sub>DSS</sub>  | Data register shift<br>signal setup to data<br>register clock       | 60               | -        | 60          | _           | 60           | -           | 60                | _   | 60                  | _   | 60                |     | ns   |
| t <sub>dsh</sub>  | Data register shift<br>signal hold from data<br>register clock      | 20               | -        | 20          | _           | 20           | -           | 20                | —   | 20                  | —   | 20                | _   | ns   |

|                   |                                                                                                |              | N       | AX II /     | MAX II      | G           |             |                   |     | MA                       | X IIZ |             |             |      |
|-------------------|------------------------------------------------------------------------------------------------|--------------|---------|-------------|-------------|-------------|-------------|-------------------|-----|--------------------------|-------|-------------|-------------|------|
|                   |                                                                                                | –3 Sj<br>Gra | )<br>de | –4 S<br>Gra | peed<br>ade | –5 S<br>Gra | peed<br>ide | –6 Speed<br>Grade |     | eed –7 Speed<br>le Grade |       | –8 S<br>Gra | peed<br>ade |      |
| Symbol            | Parameter                                                                                      | Min          | Max     | Min         | Max         | Min         | Max         | Min               | Max | Min                      | Max   | Min         | Max         | Unit |
| t <sub>dds</sub>  | Data register data in setup to data register clock                                             | 20           | -       | 20          | -           | 20          | -           | 20                |     | 20                       |       | 20          |             | ns   |
| t <sub>ddh</sub>  | Data register data in<br>hold from data<br>register clock                                      | 20           | _       | 20          | -           | 20          | -           | 20                | _   | 20                       | _     | 20          | _           | ns   |
| t <sub>DP</sub>   | Program signal to data clock hold time                                                         | 0            | -       | 0           | -           | 0           | -           | 0                 | -   | 0                        | —     | 0           | —           | ns   |
| t <sub>PB</sub>   | Maximum delay<br>between program<br>rising edge to UFM<br>busy signal rising<br>edge           |              | 960     |             | 960         |             | 960         |                   | 960 |                          | 960   |             | 960         | ns   |
| t <sub>BP</sub>   | Minimum delay<br>allowed from UFM<br>busy signal going low<br>to program signal<br>going low   | 20           | _       | 20          | _           | 20          | _           | 20                |     | 20                       |       | 20          |             | ns   |
| t <sub>PPMX</sub> | Maximum length of<br>busy pulse during a<br>program                                            |              | 100     |             | 100         | _           | 100         |                   | 100 | _                        | 100   |             | 100         | μs   |
| t <sub>AE</sub>   | Minimum erase signal<br>to address clock hold<br>time                                          | 0            | _       | 0           | -           | 0           | _           | 0                 | _   | 0                        | _     | 0           | _           | ns   |
| t <sub>eb</sub>   | Maximum delay<br>between the erase<br>rising edge to the<br>UFM busy signal<br>rising edge     |              | 960     |             | 960         |             | 960         |                   | 960 |                          | 960   |             | 960         | ns   |
| t <sub>BE</sub>   | Minimum delay<br>allowed from the UFM<br>busy signal going low<br>to erase signal going<br>low | 20           |         | 20          |             | 20          | _           | 20                |     | 20                       |       | 20          |             | ns   |
| t <sub>epmx</sub> | Maximum length of<br>busy pulse during an<br>erase                                             |              | 500     |             | 500         |             | 500         |                   | 500 |                          | 500   |             | 500         | ms   |
| t <sub>DCO</sub>  | Delay from data<br>register clock to data<br>register output                                   |              | 5       |             | 5           |             | 5           |                   | 5   |                          | 5     |             | 5           | ns   |

## Table 5–21. UFM Block Internal Timing Microparameters (Part 2 of 3)

## **Referenced Documents**

This chapter references the following document:

■ *Package Information* chapter in the MAX II Device Handbook

# **Document Revision History**

Table 6–1 shows the revision history for this chapter.

| Date and Revision             | Changes Made                                              | Summary of Changes                   |
|-------------------------------|-----------------------------------------------------------|--------------------------------------|
| August 2009,<br>version 1.6   | ■ Updated Figure 6–1.                                     | Added information for speed grade –8 |
| October 2008,<br>version 1.5  | <ul> <li>Updated New Document Format.</li> </ul>          | _                                    |
| December 2007,                | <ul> <li>Added "Referenced Documents" section.</li> </ul> | Updated document with                |
| version 1.4                   | ■ Updated Figure 6–1.                                     | MAX IIZ information.                 |
| December 2006,<br>version 1.3 | <ul> <li>Added document revision history.</li> </ul>      | _                                    |
| October 2006,<br>version 1.2  | ■ Updated Figure 6-1.                                     | _                                    |
| June 2005,<br>version 1.1     | <ul> <li>Removed Dual Marking section.</li> </ul>         |                                      |

 Table 6–1.
 Document Revision History