## Intel - EPM570T144C3 Datasheet





Welcome to E-XFL.COM

### Understanding <u>Embedded - CPLDs (Complex</u> <u>Programmable Logic Devices)</u>

Embedded - CPLDs, or Complex Programmable Logic Devices, are highly versatile digital logic devices used in electronic systems. These programmable components are designed to perform complex logical operations and can be customized for specific applications. Unlike fixedfunction ICs, CPLDs offer the flexibility to reprogram their configuration, making them an ideal choice for various embedded systems. They consist of a set of logic gates and programmable interconnects, allowing designers to implement complex logic circuits without needing custom hardware.

#### **Applications of Embedded - CPLDs**

### Details

| Product Status                  | Active                                                  |
|---------------------------------|---------------------------------------------------------|
| Programmable Type               | In System Programmable                                  |
| Delay Time tpd(1) Max           | 5.4 ns                                                  |
| Voltage Supply - Internal       | 2.5V, 3.3V                                              |
| Number of Logic Elements/Blocks | 570                                                     |
| Number of Macrocells            | 440                                                     |
| Number of Gates                 | -                                                       |
| Number of I/O                   | 116                                                     |
| Operating Temperature           | 0°C ~ 85°C (TJ)                                         |
| Mounting Type                   | Surface Mount                                           |
| Package / Case                  | 144-LQFP                                                |
| Supplier Device Package         | 144-TQFP (20x20)                                        |
| Purchase URL                    | https://www.e-xfl.com/product-detail/intel/epm570t144c3 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

### Table 1–1 shows the MAX II family features.

| Feature                           | EPM240<br>EPM240G | EPM570<br>EPM570G | EPM1270<br>EPM1270G | EPM2210<br>EPM2210G | EPM240Z    | EPM570Z    |
|-----------------------------------|-------------------|-------------------|---------------------|---------------------|------------|------------|
| LEs                               | 240               | 570               | 1,270               | 2,210               | 240        | 570        |
| Typical Equivalent Macrocells     | 192               | 440               | 980                 | 1,700               | 192        | 440        |
| Equivalent Macrocell Range        | 128 to 240        | 240 to 570        | 570 to 1,270        | 1,270 to 2,210      | 128 to 240 | 240 to 570 |
| UFM Size (bits)                   | 8,192             | 8,192             | 8,192               | 8,192               | 8,192      | 8,192      |
| Maximum User I/O pins             | 80                | 160               | 212                 | 272                 | 80         | 160        |
| t <sub>PD1</sub> (ns) (1)         | 4.7               | 5.4               | 6.2                 | 7.0                 | 7.5        | 9.0        |
| f <sub>слт</sub> (MHz) <i>(2)</i> | 304               | 304               | 304                 | 304                 | 152        | 152        |
| t <sub>su</sub> (ns)              | 1.7               | 1.2               | 1.2                 | 1.2                 | 2.3        | 2.2        |
| t <sub>co</sub> (ns)              | 4.3               | 4.5               | 4.6                 | 4.6                 | 6.5        | 6.7        |

### Table 1–1. MAX II Family Features

#### Notes to Table 1-1:

(1) t<sub>PD1</sub> represents a pin-to-pin delay for the worst case I/O placement with a full diagonal path across the device and combinational logic implemented in a single LUT and LAB that is adjacent to the output pin.

(2) The maximum frequency is limited by the I/O standard on the clock input pin. The 16-bit counter critical delay will run faster than this number.

For more information about equivalent macrocells, refer to the *MAX II Logic Element to Macrocell Conversion Methodology* white paper.

MAX II and MAX IIG devices are available in three speed grades: -3, -4, and -5, with -3 being the fastest. Similarly, MAX IIZ devices are available in three speed grades: -6, -7, and -8, with -6 being the fastest. These speed grades represent the overall relative performance, not any specific timing parameter. For propagation delay timing numbers within each speed grade and density, refer to the *DC and Switching Characteristics* chapter in the *MAX II Device Handbook*.

Table 1–2 shows MAX II device speed-grade offerings.

|          |              | Speed Grade  |              |              |              |              |  |
|----------|--------------|--------------|--------------|--------------|--------------|--------------|--|
| Device   | -3           | -4           | -5           | -6           | -7           | -8           |  |
| EPM240   | $\checkmark$ | $\checkmark$ | $\checkmark$ |              | —            | —            |  |
| EPM240G  |              |              |              |              |              |              |  |
| EPM570   | $\checkmark$ | $\checkmark$ | $\checkmark$ | _            | —            | —            |  |
| EPM570G  |              |              |              |              |              |              |  |
| EPM1270  | $\checkmark$ | $\checkmark$ | $\checkmark$ | _            | _            | —            |  |
| EPM1270G |              |              |              |              |              |              |  |
| EPM2210  | $\checkmark$ | $\checkmark$ | $\checkmark$ | _            | _            | —            |  |
| EPM2210G |              |              |              |              |              |              |  |
| EPM240Z  | _            | _            | _            | $\checkmark$ | $\checkmark$ | $\checkmark$ |  |
| EPM570Z  |              |              | _            | $\checkmark$ | $\checkmark$ | $\checkmark$ |  |

 Table 1–2.
 MAX II Speed Grades

<sup>•••</sup> 

MAX II devices are available in space-saving FineLine BGA, Micro FineLine BGA, and thin quad flat pack (TQFP) packages (refer to Table 1–3 and Table 1–4). MAX II devices support vertical migration within the same package (for example, you can migrate between the EPM570, EPM1270, and EPM2210 devices in the 256-pin FineLine BGA package). Vertical migration means that you can migrate to devices whose dedicated pins and JTAG pins are the same and power pins are subsets or supersets for a given package across device densities. The largest density in any package has the highest number of power pins; you must lay out for the largest planned density in a package to provide the necessary power pins for migration. For I/O pin migration across densities, cross reference the available I/O pins using the device pin-outs for all planned densities of a given package type to identify which I/O pins can be migrated. The Quartus® II software can automatically cross-reference and place all pins for you when given a device migration list.

 Table 1–3.
 MAX II Packages and User I/O Pins

| Device   | 68-Pin<br>Micro<br>FineLine<br>BGA <i>(1)</i> | 100-Pin<br>Micro<br>FineLine<br>BGA <i>(1)</i> | 100-Pin<br>FineLine<br>BGA | 100-Pin<br>TQFP | 144-Pin<br>TQFP | 144-Pin<br>Micro<br>FineLine<br>BGA <i>(1)</i> | 256-Pin<br>Micro<br>FineLine<br>BGA <i>(1)</i> | 256-Pin<br>FineLine<br>BGA | 324-Pin<br>FineLine<br>BGA |
|----------|-----------------------------------------------|------------------------------------------------|----------------------------|-----------------|-----------------|------------------------------------------------|------------------------------------------------|----------------------------|----------------------------|
| EPM240   | —                                             | 80                                             | 80                         | 80              | —               | _                                              | _                                              | —                          | _                          |
| EPM240G  |                                               |                                                |                            |                 |                 |                                                |                                                |                            |                            |
| EPM570   | —                                             | 76                                             | 76                         | 76              | 116             | _                                              | 160                                            | 160                        |                            |
| EPM570G  |                                               |                                                |                            |                 |                 |                                                |                                                |                            |                            |
| EPM1270  | —                                             | _                                              | —                          | —               | 116             | _                                              | 212                                            | 212                        | _                          |
| EPM1270G |                                               |                                                |                            |                 |                 |                                                |                                                |                            |                            |
| EPM2210  | —                                             | —                                              | —                          | —               | —               | —                                              | —                                              | 204                        | 272                        |
| EPM2210G |                                               |                                                |                            |                 |                 |                                                |                                                |                            |                            |
| EPM240Z  | 54                                            | 80                                             | _                          | _               | —               | _                                              | _                                              | —                          |                            |
| EPM570Z  | —                                             | 76                                             | —                          | _               | —               | 116                                            | 160                                            | _                          | _                          |

Note to Table 1-3:

(1) Packages available in lead-free versions only.

Table 1-4. MAX II TQFP, FineLine BGA, and Micro FineLine BGA Package Sizes

| Package                     | 68-Pin<br>Micro<br>FineLine<br>BGA | 100-Pin<br>Micro<br>FineLine<br>BGA | 100-Pin<br>FineLine<br>BGA | 100-Pin<br>TQFP | 144-Pin<br>TQFP | 144-Pin<br>Micro<br>FineLine<br>BGA | 256-Pin<br>Micro<br>FineLine<br>BGA | 256-Pin<br>FineLine<br>BGA | 324-Pin<br>FineLine<br>BGA |
|-----------------------------|------------------------------------|-------------------------------------|----------------------------|-----------------|-----------------|-------------------------------------|-------------------------------------|----------------------------|----------------------------|
| Pitch (mm)                  | 0.5                                | 0.5                                 | 1                          | 0.5             | 0.5             | 0.5                                 | 0.5                                 | 1                          | 1                          |
| Area (mm2)                  | 25                                 | 36                                  | 121                        | 256             | 484             | 49                                  | 121                                 | 289                        | 361                        |
| Length × width<br>(mm × mm) | 5 × 5                              | 6 × 6                               | 11 × 11                    | 16 × 16         | 22 × 22         | 7×7                                 | 11 × 11                             | 17 × 17                    | 19 × 19                    |



Figure 2–1 shows a functional block diagram of the MAX II device.

Each MAX II device contains a flash memory block within its floorplan. On the EPM240 device, this block is located on the left side of the device. On the EPM570, EPM1270, and EPM2210 devices, the flash memory block is located on the bottom-left area of the device. The majority of this flash memory storage is partitioned as the dedicated configuration flash memory (CFM) block. The CFM block provides the non-volatile storage for all of the SRAM configuration information. The CFM automatically downloads and configures the logic and I/O at power-up, providing instant-on operation.

• For more information about configuration upon power-up, refer to the *Hot Socketing and Power-On Reset in MAX II Devices* chapter in the *MAX II Device Handbook*.

A portion of the flash memory within the MAX II device is partitioned into a small block for user data. This user flash memory (UFM) block provides 8,192 bits of general-purpose user storage. The UFM provides programmable port connections to the logic array for reading and writing. There are three LAB rows adjacent to this block, with column numbers varying by device.

Table 2–1 shows the number of LAB rows and columns in each device, as well as the number of LAB rows and columns adjacent to the flash memory area in the EPM570, EPM1270, and EPM2210 devices. The long LAB rows are full LAB rows that extend from one side of row I/O blocks to the other. The short LAB rows are adjacent to the UFM block; their length is shown as width in LAB columns.

### Figure 2-6. MAX II LE



Each LE's programmable register can be configured for D, T, JK, or SR operation. Each register has data, true asynchronous load data, clock, clock enable, clear, and asynchronous load/preset inputs. Global signals, general-purpose I/O pins, or any LE can drive the register's clock and clear control signals. Either general-purpose I/O pins or LEs can drive the clock enable, preset, asynchronous load, and asynchronous data. The asynchronous load data input comes from the data3 input of the LE. For combinational functions, the LUT output bypasses the register and drives directly to the LE outputs.

Each LE has three outputs that drive the local, row, and column routing resources. The LUT or register output can drive these three outputs independently. Two LE outputs drive column or row and DirectLink routing connections and one drives local interconnect resources. This allows the LUT to drive one output while the register drives another output. This register packing feature improves device utilization because the device can use the register and the LUT for unrelated functions. Another special packing mode allows the register output to feed back into the LUT of the same LE so that the register is packed with its own fan-out LUT. This provides another mechanism for improved fitting. The LE can also drive out registered and unregistered versions of the LUT output.

## **Normal Mode**

The normal mode is suitable for general logic applications and combinational functions. In normal mode, four data inputs from the LAB local interconnect are inputs to a four-input LUT (see Figure 2–7). The Quartus II Compiler automatically selects the carry-in or the data3 signal as one of the inputs to the LUT. Each LE can use LUT chain connections to drive its combinational output directly to the next LE in the LAB. Asynchronous load data for the register comes from the data3 input of the LE. LEs in normal mode support packed registers.





#### Note to Figure 2-7:

(1) This signal is only allowed in normal mode if the LE is at the end of an adder/subtractor chain.

## **Dynamic Arithmetic Mode**

The dynamic arithmetic mode is ideal for implementing adders, counters, accumulators, wide parity functions, and comparators. An LE in dynamic arithmetic mode uses four 2-input LUTs configurable as a dynamic adder/subtractor. The first two 2-input LUTs compute two summations based on a possible carry-in of 1 or 0; the other two LUTs generate carry outputs for the two chains of the carry-select circuitry. As shown in Figure 2–8, the LAB carry-in signal selects either the carry-in0 or carry-in1 chain. The selected chain's logic level in turn determines which parallel sum is generated as a combinational or registered output. For example, when implementing an adder, the sum output is the selection of two possible calculated sums:

```
data1 + data2 + carry in0
or
data1 + data2 + carry-in1
```

The R4 interconnects span four LABs and are used for fast row connections in a four-LAB region. Every LAB has its own set of R4 interconnects to drive either left or right. Figure 2–10 shows R4 interconnect connections from an LAB. R4 interconnects can drive and be driven by row IOEs. For LAB interfacing, a primary LAB or horizontal LAB neighbor can drive a given R4 interconnect. For R4 interconnects that drive to the right, the primary LAB and right neighbor can drive on to the interconnect. For R4 interconnects that drive to the left, the primary LAB and its left neighbor can drive on to the interconnect. R4 interconnects can drive other R4 interconnects to extend the range of LABs they can drive. R4 interconnects can also drive C4 interconnects for connections from one row to another.

Figure 2–10. R4 Interconnect Connections



### Notes to Figure 2–10:

- (1) C4 interconnects can drive R4 interconnects.
- (2) This pattern is repeated for every LAB in the LAB row.

The column interconnect operates similarly to the row interconnect. Each column of LABs is served by a dedicated column interconnect, which vertically routes signals to and from LABs and row and column IOEs. These column resources include:

- LUT chain interconnects within an LAB
- Register chain interconnects within an LAB
- C4 interconnects traversing a distance of four LABs in an up and down direction

MAX II devices include an enhanced interconnect structure within LABs for routing LE output to LE input connections faster using LUT chain connections and register chain connections. The LUT chain connection allows the combinational output of an LE to directly drive the fast input of the LE right below it, bypassing the local interconnect. These resources can be used as a high-speed connection for wide fan-in

functions from LE 1 to LE 10 in the same LAB. The register chain connection allows the register output of one LE to connect directly to the register input of the next LE in the LAB for fast shift registers. The Quartus II Compiler automatically takes advantage of these resources to improve utilization and performance. Figure 2–11 shows the LUT chain and register chain interconnects.





The C4 interconnects span four LABs up or down from a source LAB. Every LAB has its own set of C4 interconnects to drive either up or down. Figure 2–12 shows the C4 interconnect connections from an LAB in a column. The C4 interconnects can drive and be driven by column and row IOEs. For LAB interconnection, a primary LAB or its vertical LAB neighbor can drive a given C4 interconnect. C4 interconnects can drive each other to extend their range as well as drive row interconnects for column to-column connections.

The UFM block communicates with the logic array similar to LAB-to-LAB interfaces. The UFM block connects to row and column interconnects and has local interconnect regions driven by row and column interconnects. This block also has DirectLink interconnects for fast connections to and from a neighboring LAB. For more information about the UFM interface to the logic array, see "User Flash Memory Block" on page 2–18.

Table 2–2 shows the MAX II device routing scheme.

Table 2–2. MAX II Device Routing Scheme

|                            |              | Destination       |              |                          |               |              |              |              |               |              |                        |
|----------------------------|--------------|-------------------|--------------|--------------------------|---------------|--------------|--------------|--------------|---------------|--------------|------------------------|
| Source                     | LUT<br>Chain | Register<br>Chain | Local<br>(1) | DirectLink<br><i>(1)</i> | R4 <i>(1)</i> | C4 (1)       | LE           | UFM<br>Block | Column<br>IOE | Row<br>IOE   | Fast I/0<br><i>(1)</i> |
| LUT Chain                  | -            |                   | -            | —                        |               |              | ~            |              |               | —            |                        |
| Register Chain             | _            | _                 | _            | —                        |               |              | $\checkmark$ | —            |               | _            | _                      |
| Local<br>Interconnect      | -            |                   | -            | _                        |               | —            | $\checkmark$ | $\checkmark$ | ~             | ~            | _                      |
| DirectLink<br>Interconnect | _            |                   | $\checkmark$ | _                        |               |              |              | _            |               | _            | _                      |
| R4 Interconnect            | _            | —                 | $\checkmark$ | —                        | ~             | ~            | _            | —            | _             | —            | —                      |
| C4 Interconnect            | -            | —                 | $\checkmark$ | —                        | $\checkmark$  | ~            |              | —            | _             | —            | —                      |
| LE                         | $\checkmark$ | $\checkmark$      | $\checkmark$ | $\checkmark$             | ~             | ~            |              | _            | ~             | $\checkmark$ | $\checkmark$           |
| UFM Block                  | _            | —                 | $\checkmark$ | $\checkmark$             | ~             | $\checkmark$ |              | —            | —             | —            | —                      |
| Column IOE                 | _            | —                 | _            | —                        | —             | $\checkmark$ | —            | —            | —             | —            | —                      |
| Row IOE                    | -            | —                 | -            | $\checkmark$             | $\checkmark$  | $\checkmark$ | —            | —            | _             | —            | —                      |

Note to Table 2-2:

(1) These categories are interconnects.

# **Global Signals**

Each MAX II device has four dual-purpose dedicated clock pins (GCLK[3..0], two pins on the left side and two pins on the right side) that drive the global clock network for clocking, as shown in Figure 2–13. These four pins can also be used as general-purpose I/O if they are not used to drive the global clock network.

The four global clock lines in the global clock network drive throughout the entire device. The global clock network can provide clocks for all resources within the device including LEs, LAB local interconnect, IOEs, and the UFM block. The global clock lines can also be used for global control signals, such as clock enables, synchronous or asynchronous clears, presets, output enables, or protocol control signals such as TRDY and IRDY for PCI. Internal logic can drive the global clock network for internally-generated global clocks and control signals. Figure 2–13 shows the various sources that drive the global clock network.

### Figure 2–16. EPM240 UFM Block LAB Row Interface (Note 1)



### Note to Figure 2–16:

(1) The UFM block inputs and outputs can drive to/from all types of interconnects, not only DirectLink interconnects from adjacent row LABs.



Figure 2–21 shows how a column I/O block connects to the logic array.



### Note to Figure 2-21:

```
(1) Each of the four IOEs in the column I/O block can have one data_out or fast_out output, one OE output, and one data_in input.
```

# I/O Standards and Banks

MAX II device IOEs support the following I/O standards:

- 3.3-V LVTTL/LVCMOS
- 2.5-V LVTTL/LVCMOS
- 1.8-V LVTTL/LVCMOS
- 1.5-V LVCMOS
- 3.3-V PCI





I/O Bank 4

### Notes to Figure 2-23:

(1) Figure 2–23 is a top view of the silicon die.

(2) Figure 2–23 is a graphical representation only. Refer to the pin list and the Quartus II software for exact pin locations.

Each I/O bank has dedicated V<sub>CCIO</sub> pins that determine the voltage standard support in that bank. A single device can support 1.5-V, 1.8-V, 2.5-V, and 3.3-V interfaces; each individual bank can support a different standard. Each I/O bank can support multiple standards with the same V<sub>CCIO</sub> for input and output pins. For example, when V<sub>CCIO</sub> is 3.3 V, Bank 3 can support LVTTL, LVCMOS, and 3.3-V PCI. V<sub>CCIO</sub> powers both the input and output buffers in MAX II devices.

The JTAG pins for MAX II devices are dedicated pins that cannot be used as regular I/O pins. The pins TMS, TDI, TDO, and TCK support all the I/O standards shown in Table 2–4 on page 2–27 except for PCI. These pins reside in Bank 1 for all MAX II devices and their I/O standard support is controlled by the  $V_{CCIO}$  setting for Bank 1.

### **PCI Compliance**

The MAX II EPM1270 and EPM2210 devices are compliant with PCI applications as well as all 3.3-V electrical specifications in the *PCI Local Bus Specification Revision* 2.2. These devices are also large enough to support PCI intellectual property (IP) cores. Table 2–5 shows the MAX II device speed grades that meet the PCI timing specifications.

# 3. JTAG and In-System Programmability

# Introduction

This chapter discusses how to use the IEEE Standard 1149.1 Boundary-Scan Test (BST) circuitry in MAX II devices and includes the following sections:

- "IEEE Std. 1149.1 (JTAG) Boundary-Scan Support" on page 3–1
- "In System Programmability" on page 3–4

# IEEE Std. 1149.1 (JTAG) Boundary-Scan Support

All MAX<sup>®</sup> II devices provide Joint Test Action Group (JTAG) boundary-scan test (BST) circuitry that complies with the IEEE Std. 1149.1-2001 specification. JTAG boundary-scan testing can only be performed at any time after V<sub>CCINT</sub> and all V<sub>CCIO</sub> banks have been fully powered and a t<sub>CONFIG</sub> amount of time has passed. MAX II devices can also use the JTAG port for in-system programming together with either the Quartus<sup>®</sup> II software or hardware using Programming Object Files (**.pof**), JamTM Standard Test and Programming Language (STAPL) Files (**.jam**), or Jam Byte-Code Files (**.jbc**).

The JTAG pins support 1.5-V, 1.8-V, 2.5-V, or 3.3-V I/O standards. The supported voltage level and standard are determined by the  $V_{cCIO}$  of the bank where it resides. The dedicated JTAG pins reside in Bank 1 of all MAX II devices.

MAX II devices support the JTAG instructions shown in Table 3–1.

| JTAG Instruction | Instruction Code | Description                                                                                                                                                                                                                                       |
|------------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SAMPLE/PRELOAD   | 00 0000 0101     | Allows a snapshot of signals at the device pins to be captured and<br>examined during normal device operation, and permits an initial data<br>pattern to be output at the device pins.                                                            |
| extest (1)       | 00 0000 1111     | Allows the external circuitry and board-level interconnects to be<br>tested by forcing a test pattern at the output pins and capturing test<br>results at the input pins.                                                                         |
| BYPASS           | 11 1111 1111     | Places the 1-bit bypass register between the TDI and TDO pins,<br>which allows the BST data to pass synchronously through selected<br>devices to adjacent devices during normal device operation.                                                 |
| USERCODE         | 00 0000 0111     | Selects the 32-bit USERCODE register and places it between the TDI and TDO pins, allowing the USERCODE to be serially shifted out of TDO. This register defaults to all 1's if not specified in the Quartus II software.                          |
| IDCODE           | 00 0000 0110     | Selects the IDCODE register and places it between TDI and TDO, allowing the IDCODE to be serially shifted out of TDO.                                                                                                                             |
| HIGHZ (1)        | 00 0000 1011     | Places the 1-bit bypass register between the TDI and TDO pins, which allows the boundary scan test data to pass synchronously through selected devices to adjacent devices during normal device operation, while tri-stating all of the I/O pins. |

Table 3–1. MAX II JTAG Instructions (Part 1 of 2)

# **Document Revision History**

Table 3–5 shows the revision history for this chapter.

| Table 3–5 | Document Revision History |
|-----------|---------------------------|
|           |                           |

| Date and Revision             | Changes Made                                                 | Summary of Changes |
|-------------------------------|--------------------------------------------------------------|--------------------|
| October 2008,<br>version 1.6  | <ul> <li>Updated New Document Format.</li> </ul>             | —                  |
| December 2007,                | <ul> <li>Added warning note after Table 3–1.</li> </ul>      | _                  |
| version 1.5                   | <ul> <li>Updated Table 3–3 and Table 3–4.</li> </ul>         |                    |
|                               | <ul> <li>Added "Referenced Documents" section.</li> </ul>    |                    |
| December 2006,<br>version 1.4 | <ul> <li>Added document revision history.</li> </ul>         | —                  |
| June 2005,<br>version 1.3     | <ul> <li>Added text and Table 3-4.</li> </ul>                | —                  |
| June 2005,<br>version 1.3     | <ul> <li>Updated text on pages 3-5 to 3-8.</li> </ul>        | —                  |
| June 2004,<br>version 1.1     | <ul> <li>Corrected Figure 3-1. Added CFM acronym.</li> </ul> | _                  |

Make sure that the  $V_{CCNT}$  is within the recommended operating range even though SRAM download has completed.

Each I/O and clock pin has the circuitry shown in Figure 4–1.

Figure 4–1. Hot Socketing Circuit Block Diagram for MAX II Devices



The POR circuit monitors  $V_{CCINT}$  and  $V_{CCIO}$  voltage levels and keeps I/O pins tri-stated until the device has completed its flash memory configuration of the SRAM logic. The weak pull-up resistor (R) from the I/O pin to  $V_{CCIO}$  is enabled during download to keep the I/O pins from floating. The 3.3-V tolerance control circuit permits the I/O pins to be driven by 3.3 V before  $V_{CCIO}$  and/or  $V_{CCINT}$  are powered, and it prevents the I/O pins from driving out when the device is not fully powered or operational. The hot socket circuit prevents I/O pins from internally powering  $V_{CCIO}$  and  $V_{CCINT}$  when driven by external signals before the device is powered.

٠.,

For information about 5.0-V tolerance, refer to the *Using MAX II Devices in Multi-Voltage Systems* chapter in the *MAX II Device Handbook*.

Figure 4–2 shows a transistor-level cross section of the MAX II device I/O buffers. This design ensures that the output buffers do not drive when  $V_{CCIO}$  is powered before  $V_{CCINT}$  or if the I/O pad voltage is higher than  $V_{CCIO}$ . This also applies for sudden voltage spikes during hot insertion. The  $V_{PAD}$  leakage current charges the 3.3-V tolerant circuit capacitance.

## **Power-Up Characteristics**

When power is applied to a MAX II device, the POR circuit monitors  $V_{CCINT}$  and begins SRAM download at an approximate voltage of 1.7 V or 1.55 V for MAX IIG and MAX IIZ devices. From this voltage reference, SRAM download and entry into user mode takes 200 to 450 µs maximum, depending on device density. This period of time is specified as  $t_{CONFIG}$  in the power-up timing section of the *DC and Switching Characteristics* chapter in the *MAX II Device Handbook*.

Entry into user mode is gated by whether all  $V_{\text{CCIO}}$  banks are powered with sufficient operating voltage. If  $V_{\text{CCIN}}T$  and  $V_{\text{CCIO}}$  are powered simultaneously, the device enters user mode within the  $t_{\text{CONFIG}}$  specifications. If  $V_{\text{CCIO}}$  is powered more than  $t_{\text{CONFIG}}$  after  $V_{\text{CCINT}}$ , the device does not enter user mode until 2  $\mu$ s after all  $V_{\text{CCIO}}$  banks are powered.

For MAX II and MAX IIG devices, when in user mode, the POR circuitry continues to monitor the  $V_{CCINT}$  (but not  $V_{CCIO}$ ) voltage level to detect a brown-out condition. If there is a  $V_{CCINT}$  voltage sag at or below 1.4 V during user mode, the POR circuit resets the SRAM and tri-states the I/O pins. Once  $V_{CCINT}$  rises back to approximately 1.7 V (or 1.55 V for MAX IIG devices), the SRAM download restarts and the device begins to operate after  $t_{CONFIG}$  time has passed.

For MAX IIZ devices, the POR circuitry does not monitor the V<sub>CCINT</sub> and V<sub>CCIO</sub> voltage levels after the device enters user mode. If there is a V<sub>CCINT</sub> voltage sag below 1.4 V during user mode, the functionality of the device will not be guaranteed and you must power down the V<sub>CCINT</sub> to 0 V for a minimum of 10 µs before powering the V<sub>CCINT</sub> and V<sub>CCIO</sub> up again. Once V<sub>CCINT</sub> rises from 0 V back to approximately 1.55 V, the SRAM download restarts and the device begins to operate after t<sub>CONFIG</sub> time has passed.

Figure 4–5 shows the voltages for POR of MAX II, MAX IIG, and MAX IIZ devices during power-up into user mode and from user mode to power-down or brown-out.

 $\label{eq:linear} \begin{tabular}{ll} \hline \end{tabular} \end{tabular} All \ V_{\text{CCINT}} \ and \ V_{\text{CCINT}} \ pins \ of \ all \ banks \ must \ be \ powered \ on \ MAX \ II \ devices \ before \ entering \ user \ mode. \end{tabular}$ 

| Symbol            | Parameter                    | Conditions    | Minimum               | Typical | Maximum                      | Unit |
|-------------------|------------------------------|---------------|-----------------------|---------|------------------------------|------|
| V <sub>ccio</sub> | I/O supply<br>voltage        | —             | 3.0                   | 3.3     | 3.6                          | V    |
| V <sub>IH</sub>   | High-level input<br>voltage  |               | $0.5 \times V_{ccio}$ | _       | V <sub>CC10</sub> + 0.5      | V    |
| V <sub>IL</sub>   | Low-level input<br>voltage   |               | -0.5                  | _       | $0.3 \times V_{\text{ccio}}$ | V    |
| V <sub>он</sub>   | High-level<br>output voltage | IOH = -500 μA | $0.9 \times V_{ccio}$ | _       | _                            | V    |
| V <sub>ol</sub>   | Low-level<br>output voltage  | IOL = 1.5 mA  |                       |         | $0.1 \times V_{ccio}$        | V    |

## Table 5–10. 3.3-V PCI Specifications (Note 1)

### Note to Table 5-10:

(1) 3.3-V PCI I/O standard is only supported in Bank 3 of the EPM1270 and EPM2210 devices.

## **Bus Hold Specifications**

Table 5–11 shows the MAX II device family bus hold specifications.

|                         |                                            |     |      |     | V <sub>ccio</sub> I | Level |      |     |      |      |
|-------------------------|--------------------------------------------|-----|------|-----|---------------------|-------|------|-----|------|------|
|                         |                                            | 1.  | 5 V  | 1.  | 8 V                 | 2.    | 5 V  | 3.3 | 3 V  |      |
| Parameter               | Conditions                                 | Min | Max  | Min | Max                 | Min   | Max  | Min | Max  | Unit |
| Low sustaining current  | $V_{IN} > V_{IL}$ (maximum)                | 20  |      | 30  | _                   | 50    | _    | 70  |      | μA   |
| High sustaining current | V <sub>IN</sub> < V <sub>⊮</sub> (minimum) | -20 | —    | -30 | _                   | -50   | —    | -70 |      | μA   |
| Low overdrive current   | $0 V < V_{IN} < V_{CCIO}$                  | _   | 160  |     | 200                 |       | 300  |     | 500  | μA   |
| High overdrive current  | $0 V < V_{IN} < V_{CCIO}$                  | _   | -160 | _   | -200                | _     | -300 |     | -500 | μA   |

| Table 5–11. | <b>Bus Hold Specifications</b> |
|-------------|--------------------------------|
|-------------|--------------------------------|

## **Power-Up Timing**

Table 5–12 shows the power-up timing characteristics for MAX II devices.

Table 5-12. MAX II Power-Up Timing

| Symbol                  | Parameter                                                                   | Device  | Min | Тур | Max | Unit |
|-------------------------|-----------------------------------------------------------------------------|---------|-----|-----|-----|------|
| t <sub>config</sub> (1) | The amount of time from when                                                | EPM240  |     | _   | 200 | μs   |
|                         | minimum $V_{\text{CCINT}}$ is reached until the device enters user mode (2) | EPM570  | _   | _   | 300 | μs   |
|                         |                                                                             |         |     | _   | 300 | μs   |
|                         |                                                                             | EPM2210 |     |     | 450 | μs   |

### Notes to Table 5-12:

(1) Table 5–12 values apply to commercial and industrial range devices. For extended temperature range devices, the t<sub>CONFIG</sub> maximum values are as follows:
 Device Maximum

| Device  | Maximu |
|---------|--------|
| EPM240  | 300 µs |
| EPM570  | 400 µs |
| EPM1270 | 400 µs |
| EPM2210 | 500 µs |

(2) For more information about POR trigger voltage, refer to the *Hot Socketing and Power-On Reset in MAX II Devices* chapter in the *MAX II Device Handbook*.

# **Power Consumption**

Designers can use the Altera<sup>®</sup> PowerPlay Early Power Estimator and PowerPlay Power Analyzer to estimate the device power.

• For more information about these power analysis tools, refer to the *Understanding and Evaluating Power in MAX II Devices* chapter in the *MAX II Device Handbook* and the *PowerPlay Power Analysis* chapter in volume 3 of the *Quartus II Handbook*.

# **Timing Model and Specifications**

MAX II devices timing can be analyzed with the Altera Quartus<sup>®</sup> II software, a variety of popular industry-standard EDA simulators and timing analyzers, or with the timing model shown in Figure 5–2.

MAX II devices have predictable internal delays that enable the designer to determine the worst-case timing of any design. The software provides timing simulation, point-to-point delay prediction, and detailed timing analysis for device-wide performance evaluation.

|                  |                                                               |           |           | ľ                   | / MAX II |                   | MAX IIZ |                   |     |                   |     |              |                   |       |      |
|------------------|---------------------------------------------------------------|-----------|-----------|---------------------|----------|-------------------|---------|-------------------|-----|-------------------|-----|--------------|-------------------|-------|------|
|                  |                                                               |           | -3 9<br>G | –3 Speed<br>Grade   |          | –4 Speed<br>Grade |         | –5 Speed<br>Grade |     | –6 Speed<br>Grade |     | Speed<br>ade | –8 Speed<br>Grade |       | ·    |
| Symbol           | Parameter                                                     | Condition | Min       | Max                 | Min      | Max               | Min     | Max               | Min | Max               | Min | Max          | Min               | Max   | Unit |
| f <sub>cnt</sub> | Maximum<br>global clock<br>frequency for<br>16-bit<br>counter | _         |           | 304.0<br><i>(1)</i> |          | 247.5             |         | 201.1             |     | 184.1             |     | 123.5        |                   | 118.3 | MHz  |

### Table 5–23. EPM240 Global Clock External I/O Timing Parameters (Part 2 of 2)

### Note to Table 5-23:

(1) The maximum frequency is limited by the I/O standard on the clock input pin. The 16-bit counter critical delay performs faster than this global clock input pin maximum frequency.

Table 5–24 shows the external I/O timing parameters for EPM570 devices.

|                  |                                                                      |           |             | MAX II / MAX IIG |                             |     |                            |     | MAX IIZ           |     |                   |      |                   |      |      |  |
|------------------|----------------------------------------------------------------------|-----------|-------------|------------------|-----------------------------|-----|----------------------------|-----|-------------------|-----|-------------------|------|-------------------|------|------|--|
|                  |                                                                      |           | –3 S<br>Gra |                  | -3 Speed -4 Sp<br>Grade Gra |     | peed –5 Speed<br>ade Grade |     | –6 Speed<br>Grade |     | –7 Speed<br>Grade |      | –8 Speed<br>Grade |      | _    |  |
| Symbol           | Parameter                                                            | Condition | Min         | Max              | Min                         | Max | Min                        | Max | Min               | Max | Min               | Max  | Min               | Max  | Unit |  |
| t <sub>PD1</sub> | Worst case pin-<br>to-pin delay<br>through 1 look-<br>up table (LUT) | 10 pF     | _           | 5.4              | -                           | 7.0 | _                          | 8.7 | -                 | 9.5 |                   | 15.1 | -                 | 17.7 | ns   |  |
| t <sub>PD2</sub> | Best case pin-<br>to-pin delay<br>through 1 LUT                      | 10 pF     | _           | 3.7              | -                           | 4.8 | _                          | 5.9 | -                 | 5.7 | _                 | 7.7  | -                 | 8.5  | ns   |  |
| t <sub>su</sub>  | Global clock<br>setup time                                           | _         | 1.2         | -                | 1.5                         | —   | 1.9                        | -   | 2.2               | —   | 3.9               | -    | 4.4               | -    | ns   |  |
| t <sub>H</sub>   | Global clock<br>hold time                                            | _         | 0           | -                | 0                           | —   | 0                          | -   | 0                 | —   | 0                 | -    | 0                 | -    | ns   |  |
| t <sub>co</sub>  | Global clock to output delay                                         | 10 pF     | 2.0         | 4.5              | 2.0                         | 5.8 | 2.0                        | 7.1 | 2.0               | 6.7 | 2.0               | 8.2  | 2.0               | 8.7  | ns   |  |
| t <sub>сн</sub>  | Global clock<br>high time                                            | _         | 166         | —                | 216                         | —   | 266                        | —   | 253               | _   | 335               | -    | 339               | —    | ps   |  |
| t <sub>cl</sub>  | Global clock<br>low time                                             | _         | 166         | —                | 216                         | —   | 266                        | -   | 253               | —   | 335               | —    | 339               | —    | ps   |  |
| t <sub>cnt</sub> | Minimum<br>global clock<br>period for<br>16-bit counter              | _         | 3.3         |                  | 4.0                         |     | 5.0                        |     | 5.4               |     | 8.1               |      | 8.4               | _    | ns   |  |

 Table 5–24.
 EPM570 Global Clock External I/O Timing Parameters
 (Part 1 of 2)

|                         |                            |            | Ν           | i Xan      | / MAX I     | IG         |               | MAX IIZ    |             |            |                     |     |             |      |  |
|-------------------------|----------------------------|------------|-------------|------------|-------------|------------|---------------|------------|-------------|------------|---------------------|-----|-------------|------|--|
|                         |                            | –3 S<br>Gr | peed<br>ade | –4 S<br>Gr | peed<br>ade | -5 :<br>Gi | Speed<br>rade | –6 S<br>Gr | peed<br>ade | –7 S<br>Gr | –7 Speed –<br>Grade |     | peed<br>ade |      |  |
| I/O Standard            |                            | Min        | Max         | Min        | Max         | Min        | Max           | Min        | Max         | Min        | Max                 | Min | Max         | Unit |  |
| 3.3-V LVCMOS            | Without Schmitt<br>Trigger | —          | 0           | —          | 0           | —          | 0             | —          | 0           | —          | 0                   | _   | 0           | ps   |  |
|                         | With Schmitt<br>Trigger    | _          | 334         | —          | 434         | -          | 535           | -          | 387         | _          | 434                 | _   | 442         | ps   |  |
| 2.5-V LVTTL /<br>LVCMOS | Without Schmitt<br>Trigger | —          | 23          | —          | 30          | -          | 37            | -          | 42          | —          | 43                  | -   | 43          | ps   |  |
|                         | With Schmitt<br>Trigger    | _          | 339         | _          | 441         | -          | 543           | -          | 429         | _          | 476                 | _   | 483         | ps   |  |
| 1.8-V LVTTL /<br>LVCMOS | Without Schmitt<br>Trigger | _          | 291         | —          | 378         | -          | 466           | _          | 378         | _          | 373                 | _   | 373         | ps   |  |
| 1.5-V LVCMOS            | Without Schmitt<br>Trigger | -          | 681         | -          | 885         | -          | 1,090         | -          | 681         | -          | 622                 | _   | 658         | ps   |  |
| 3.3-V PCI               | Without Schmitt<br>Trigger | -          | 0           | -          | 0           | -          | 0             | -          | 0           | -          | 0                   | -   | 0           | ps   |  |

## Table 5–27. External Timing Input Delay Adders (Part 2 of 2)

| Table 5-28. Ex | xternal Timing | Input Delay tours | Adders for | GCLK Pins |
|----------------|----------------|-------------------|------------|-----------|
|----------------|----------------|-------------------|------------|-----------|

|                         |                            | MAX II / MAX IIG  |     |                   |       |                   |       | MAX IIZ           |     |                   |     |                   |     |      |  |
|-------------------------|----------------------------|-------------------|-----|-------------------|-------|-------------------|-------|-------------------|-----|-------------------|-----|-------------------|-----|------|--|
|                         |                            | –3 Speed<br>Grade |     | –4 Speed<br>Grade |       | –5 Speed<br>Grade |       | –6 Speed<br>Grade |     | –7 Speed<br>Grade |     | –8 Speed<br>Grade |     |      |  |
| I/0 St                  | I/O Standard               |                   | Max | Min               | Max   | Min               | Max   | Min               | Max | Min               | Max | Min               | Max | Unit |  |
| 3.3-V LVTTL             | Without Schmitt<br>Trigger | —                 | 0   | —                 | 0     |                   | 0     | —                 | 0   | —                 | 0   | —                 | 0   | ps   |  |
|                         | With Schmitt<br>Trigger    | _                 | 308 | _                 | 400   | _                 | 493   | _                 | 387 | _                 | 434 | _                 | 442 | ps   |  |
| 3.3-V LVCMOS            | Without Schmitt<br>Trigger | _                 | 0   | _                 | 0     | _                 | 0     | -                 | 0   | _                 | 0   | _                 | 0   | ps   |  |
|                         | With Schmitt<br>Trigger    | _                 | 308 | _                 | 400   | _                 | 493   | -                 | 387 | _                 | 434 | _                 | 442 | ps   |  |
| 2.5-V LVTTL /<br>LVCMOS | Without Schmitt<br>Trigger | _                 | 21  | _                 | 27    | _                 | 33    | -                 | 42  | _                 | 43  | _                 | 43  | ps   |  |
|                         | With Schmitt<br>Trigger    | _                 | 423 | _                 | 550   |                   | 677   | -                 | 429 | _                 | 476 | _                 | 483 | ps   |  |
| 1.8-V LVTTL /<br>LVCMOS | Without Schmitt<br>Trigger | -                 | 353 | —                 | 459   |                   | 565   | -                 | 378 | _                 | 373 | _                 | 373 | ps   |  |
| 1.5-V LVCMOS            | Without Schmitt<br>Trigger | -                 | 855 | -                 | 1,111 |                   | 1,368 | -                 | 681 | —                 | 622 | —                 | 658 | ps   |  |
| 3.3-V PCI               | Without Schmitt<br>Trigger | -                 | 6   | —                 | 7     |                   | 9     | -                 | 0   | —                 | 0   | —                 | 0   | ps   |  |

## Table 5–31. MAX II IOE Programmable Delays

|                                               | MAX IIZ    |               |                   |       |                   |       |                   |       |                   |       |                   |       |      |
|-----------------------------------------------|------------|---------------|-------------------|-------|-------------------|-------|-------------------|-------|-------------------|-------|-------------------|-------|------|
|                                               | -3 :<br>Gi | Speed<br>rade | –4 Speed<br>Grade |       | –5 Speed<br>Grade |       | –6 Speed<br>Grade |       | –7 Speed<br>Grade |       | –8 Speed<br>Grade |       |      |
| Parameter                                     | Min        | Max           | Min               | Max   | Min               | Max   | Min               | Max   | Min               | Max   | Min               | Max   | Unit |
| Input Delay from Pin to<br>Internal Cells = 1 | —          | 1,225         | —                 | 1,592 | —                 | 1,960 | —                 | 1,858 | —                 | 2,171 | —                 | 2,214 | ps   |
| Input Delay from Pin to<br>Internal Cells = 0 | -          | 89            | -                 | 115   | _                 | 142   | _                 | 569   | —                 | 609   | -                 | 616   | ps   |

# **Maximum Input and Output Clock Rates**

Table 5–32 and Table 5–33 show the maximum input and output clock rates for standard I/O pins in MAX II devices.

Table 5-32. MAX II Maximum Input Clock Rate for I/O

|                                         |                            | м                 | AX II / MAX       | IIG               |                   | MAX IIZ           |                   |      |
|-----------------------------------------|----------------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------|
| 1/0 St                                  | tandard                    | –3 Speed<br>Grade | –4 Speed<br>Grade | –5 Speed<br>Grade | –6 Speed<br>Grade | –7 Speed<br>Grade | –8 Speed<br>Grade | Unit |
| 3.3-V LVTTL                             | Without Schmitt<br>Trigger | 304               | 304               | 304               | 304               | 304               | 304               | MHz  |
|                                         | With Schmitt<br>Trigger    | 250               | 250               | 250               | 250               | 250               | 250               | MHz  |
| 3.3-V LVCMOS Without Schmitt<br>Trigger |                            | 304               | 304               | 304               | 304               | 304               | 304               | MHz  |
|                                         | With Schmitt<br>Trigger    | 250               | 250               | 250               | 250               | 250               | 250               | MHz  |
| 2.5-V LVTTL                             | Without Schmitt<br>Trigger | 220               | 220               | 220               | 220               | 220               | 220               | MHz  |
|                                         | With Schmitt<br>Trigger    | 188               | 188               | 188               | 188               | 188               | 188               | MHz  |
| 2.5-V LVCMOS                            | Without Schmitt<br>Trigger | 220               | 220               | 220               | 220               | 220               | 220               | MHz  |
|                                         | With Schmitt<br>Trigger    | 188               | 188               | 188               | 188               | 188               | 188               | MHz  |
| 1.8-V LVTTL                             | Without Schmitt<br>Trigger | 200               | 200               | 200               | 200               | 200               | 200               | MHz  |
| 1.8-V LVCMOS                            | Without Schmitt<br>Trigger | 200               | 200               | 200               | 200               | 200               | 200               | MHz  |
| 1.5-V LVCMOS                            | Without Schmitt<br>Trigger | 150               | 150               | 150               | 150               | 150               | 150               | MHz  |
| 3.3-V PCI                               | Without Schmitt<br>Trigger | 304               | 304               | 304               | 304               | 304               | 304               | MHz  |