### Intel - EPM570T144I5 Datasheet





Welcome to E-XFL.COM

### Understanding <u>Embedded - CPLDs (Complex</u> <u>Programmable Logic Devices)</u>

Embedded - CPLDs, or Complex Programmable Logic Devices, are highly versatile digital logic devices used in electronic systems. These programmable components are designed to perform complex logical operations and can be customized for specific applications. Unlike fixedfunction ICs, CPLDs offer the flexibility to reprogram their configuration, making them an ideal choice for various embedded systems. They consist of a set of logic gates and programmable interconnects, allowing designers to implement complex logic circuits without needing custom hardware.

#### **Applications of Embedded - CPLDs**

#### Details

| Product Status                  | Active                                                  |
|---------------------------------|---------------------------------------------------------|
| Programmable Type               | In System Programmable                                  |
| Delay Time tpd(1) Max           | 5.4 ns                                                  |
| Voltage Supply - Internal       | 2.5V, 3.3V                                              |
| Number of Logic Elements/Blocks | 570                                                     |
| Number of Macrocells            | 440                                                     |
| Number of Gates                 | -                                                       |
| Number of I/O                   | 116                                                     |
| Operating Temperature           | -40°C ~ 100°C (TJ)                                      |
| Mounting Type                   | Surface Mount                                           |
| Package / Case                  | 144-LQFP                                                |
| Supplier Device Package         | 144-TQFP (20x20)                                        |
| Purchase URL                    | https://www.e-xfl.com/product-detail/intel/epm570t144i5 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

### Table 1–1 shows the MAX II family features.

| Feature                           | EPM240<br>EPM240G | EPM570<br>EPM570G | EPM1270<br>EPM1270G | EPM2210<br>EPM2210G | EPM240Z    | EPM570Z    |
|-----------------------------------|-------------------|-------------------|---------------------|---------------------|------------|------------|
| LEs                               | 240               | 570               | 1,270               | 2,210               | 240        | 570        |
| Typical Equivalent Macrocells     | 192               | 440               | 980                 | 1,700               | 192        | 440        |
| Equivalent Macrocell Range        | 128 to 240        | 240 to 570        | 570 to 1,270        | 1,270 to 2,210      | 128 to 240 | 240 to 570 |
| UFM Size (bits)                   | 8,192             | 8,192             | 8,192               | 8,192               | 8,192      | 8,192      |
| Maximum User I/O pins             | 80                | 160               | 212                 | 272                 | 80         | 160        |
| t <sub>PD1</sub> (ns) (1)         | 4.7               | 5.4               | 6.2                 | 7.0                 | 7.5        | 9.0        |
| f <sub>cnt</sub> (MHz) <i>(2)</i> | 304               | 304               | 304                 | 304                 | 152        | 152        |
| t <sub>su</sub> (ns)              | 1.7               | 1.2               | 1.2                 | 1.2                 | 2.3        | 2.2        |
| t <sub>co</sub> (ns)              | 4.3               | 4.5               | 4.6                 | 4.6                 | 6.5        | 6.7        |

### Table 1–1. MAX II Family Features

#### Notes to Table 1-1:

(1) t<sub>PD1</sub> represents a pin-to-pin delay for the worst case I/O placement with a full diagonal path across the device and combinational logic implemented in a single LUT and LAB that is adjacent to the output pin.

(2) The maximum frequency is limited by the I/O standard on the clock input pin. The 16-bit counter critical delay will run faster than this number.

•••

For more information about equivalent macrocells, refer to the *MAX II Logic Element to Macrocell Conversion Methodology* white paper.

MAX II and MAX IIG devices are available in three speed grades: -3, -4, and -5, with -3 being the fastest. Similarly, MAX IIZ devices are available in three speed grades: -6, -7, and -8, with -6 being the fastest. These speed grades represent the overall relative performance, not any specific timing parameter. For propagation delay timing numbers within each speed grade and density, refer to the *DC and Switching Characteristics* chapter in the *MAX II Device Handbook*.

Table 1–2 shows MAX II device speed-grade offerings.

|          |              |              | Speed        | Grade        | e<br>6 -7 -{<br><br><br><br><br><br> |              |
|----------|--------------|--------------|--------------|--------------|--------------------------------------|--------------|
| Device   | -3           | -4           | -5           | -6           | -7                                   | -8           |
| EPM240   | $\checkmark$ | $\checkmark$ | $\checkmark$ |              | —                                    | —            |
| EPM240G  |              |              |              |              |                                      |              |
| EPM570   | $\checkmark$ | $\checkmark$ | ~            | _            | _                                    | —            |
| EPM570G  |              |              |              |              |                                      |              |
| EPM1270  | $\checkmark$ | $\checkmark$ | ~            | _            | _                                    | —            |
| EPM1270G |              |              |              |              |                                      |              |
| EPM2210  | $\checkmark$ | $\checkmark$ | ~            | _            | _                                    | —            |
| EPM2210G |              |              |              |              |                                      |              |
| EPM240Z  | _            | —            | —            | $\checkmark$ | $\checkmark$                         | $\checkmark$ |
| EPM570Z  |              |              | _            | $\checkmark$ | $\checkmark$                         | $\checkmark$ |

 Table 1–2.
 MAX II Speed Grades

MAX II devices have an internal linear voltage regulator which supports external supply voltages of 3.3 V or 2.5 V, regulating the supply down to the internal operating voltage of 1.8 V. MAX IIG and MAX IIZ devices only accept 1.8 V as the external supply voltage. MAX IIZ devices are pin-compatible with MAX IIG devices in the 100-pin Micro FineLine BGA and 256-pin Micro FineLine BGA packages. Except for external supply voltage requirements, MAX II and MAX II G devices have identical pin-outs and timing specifications. Table 1–5 shows the external supply voltages supported by the MAX II family.

Table 1–5. MAX II External Supply Voltages

| Devices                                                     | EPM240<br>EPM570<br>EPM1270<br>EPM2210 | EPM240G<br>EPM570G<br>EPM1270G<br>EPM2210G<br>EPM240Z<br>EPM570Z <i>(1)</i> |
|-------------------------------------------------------------|----------------------------------------|-----------------------------------------------------------------------------|
| MultiVolt core external supply voltage ( $V_{CCINT}$ ) (2)  | 3.3 V, 2.5 V                           | 1.8 V                                                                       |
| MultiVolt I/O interface voltage levels (V <sub>ccio</sub> ) | 1.5 V, 1.8 V, 2.5 V, 3.3 V             | 1.5 V, 1.8 V, 2.5 V, 3.3 V                                                  |

Notes to Table 1-5:

(1) MAX IIG and MAX IIZ devices only accept 1.8 V on their VCCINT pins. The 1.8-V V<sub>CCINT</sub> external supply powers the device core directly.

(2) MAX II devices operate internally at 1.8 V.

# **Referenced Documents**

This chapter references the following documents:

- DC and Switching Characteristics chapter in the MAX II Device Handbook
- MAX II Logic Element to Macrocell Conversion Methodology white paper

# **Document Revision History**

Table 1–6 shows the revision history for this chapter.

 Table 1–6.
 Document Revision History

| Date and Revision           | Changes Made                                              | Summary of Changes                         |  |  |  |  |
|-----------------------------|-----------------------------------------------------------|--------------------------------------------|--|--|--|--|
| August 2009,<br>version 1.9 | ■ Updated Table 1–2.                                      | Added information for speed grade –8       |  |  |  |  |
| October 2008,               | <ul> <li>Updated "Introduction" section.</li> </ul>       |                                            |  |  |  |  |
| version 1.8                 | <ul> <li>Updated new Document Format.</li> </ul>          |                                            |  |  |  |  |
| December 2007,              | <ul> <li>Updated Table 1–1 through Table 1–5.</li> </ul>  | Updated document with MAX IIZ information. |  |  |  |  |
| version1.7                  | <ul> <li>Added "Referenced Documents" section.</li> </ul> |                                            |  |  |  |  |
| December 2006, version 1.6  | <ul> <li>Added document revision history.</li> </ul>      |                                            |  |  |  |  |
| August 2006,<br>version 1.5 | <ul> <li>Minor update to features list.</li> </ul>        | _                                          |  |  |  |  |
| July 2006,<br>version 1.4   | <ul> <li>Minor updates to tables.</li> </ul>              | _                                          |  |  |  |  |

| Table 2–1. | MAX II | Device | Resources |
|------------|--------|--------|-----------|
|------------|--------|--------|-----------|

|         |            |             | LAB           |                                      |            |
|---------|------------|-------------|---------------|--------------------------------------|------------|
| Devices | UFM Blocks | LAB Columns | Long LAB Rows | Short LAB Rows<br>(Width) <i>(1)</i> | Total LABs |
| EPM240  | 1          | 6           | 4             | —                                    | 24         |
| EPM570  | 1          | 12          | 4             | 3 (3)                                | 57         |
| EPM1270 | 1          | 16          | 7             | 3 (5)                                | 127        |
| EPM2210 | 1          | 20          | 10            | 3 (7)                                | 221        |

Note to Table 2-1:

(1) The width is the number of LAB columns in length.

Figure 2–2 shows a floorplan of a MAX II device.





#### Note to Figure 2-2:

(1) The device shown is an EPM570 device. EPM1270 and EPM2210 devices have a similar floorplan with more LABs. For EPM240 devices, the CFM and UFM blocks are located on the left side of the device.



Figure 2–5. LAB-Wide Control Signals

# **Logic Elements**

The smallest unit of logic in the MAX II architecture, the LE, is compact and provides advanced features with efficient logic utilization. Each LE contains a four-input LUT, which is a function generator that can implement any function of four variables. In addition, each LE contains a programmable register and carry chain with carry-select capability. A single LE also supports dynamic single-bit addition or subtraction mode selectable by an LAB-wide control signal. Each LE drives all types of interconnects: local, row, column, LUT chain, register chain, and DirectLink interconnects. See Figure 2–6.

The speed advantage of the carry-select chain is in the parallel precomputation of carry chains. Since the LAB carry-in selects the precomputed carry chain, not every LE is in the critical path. Only the propagation delays between LAB carry-in generation (LE 5 and LE 10) are now part of the critical path. This feature allows the MAX II architecture to implement high-speed counters, adders, multipliers, parity functions, and comparators of arbitrary width.

Figure 2–9 shows the carry-select circuitry in an LAB for a 10-bit full adder. One portion of the LUT generates the sum of two bits using the input signals and the appropriate carry-in bit; the sum is routed to the output of the LE. The register can be bypassed for simple adders or used for accumulator functions. Another portion of the LUT generates carry-out bits. An LAB-wide carry-in bit selects which chain is used for the addition of given inputs. The carry-in signal for each chain, carry-in0 or carry-in1, selects the carry-out to carry forward to the carry-in signal of the next-higher-order bit. The final carry-out signal is routed to an LE, where it is fed to local, row, or column interconnects.





The Quartus II software automatically creates carry chain logic during design processing, or you can create it manually during design entry. Parameterized functions such as LPM functions automatically take advantage of carry chains for the appropriate functions. The Quartus II software creates carry chains longer than 10 LEs by linking adjacent LABs within the same row together automatically. A carry chain can extend horizontally up to one full LAB row, but does not extend between LAB rows.

### **Clear and Preset Logic Control**

LAB-wide signals control the logic for the register's clear and preset signals. The LE directly supports an asynchronous clear and preset function. The register preset is achieved through the asynchronous load of a logic high. MAX II devices support simultaneous preset/asynchronous load and clear signals. An asynchronous clear signal takes precedence if both signals are asserted simultaneously. Each LAB supports up to two clears and one preset signal.

In addition to the clear and preset ports, MAX II devices provide a chip-wide reset pin (DEV\_CLRn) that resets all registers in the device. An option set before compilation in the Quartus II software controls this pin. This chip-wide reset overrides all other control signals and uses its own dedicated routing resources (that is, it does not use any of the four global resources). Driving this signal low before or during power-up prevents user mode from releasing clears within the design. This allows you to control when clear is released on a device that has just been powered-up. If not set for its chip-wide reset function, the DEV\_CLRn pin is a regular I/O pin.

By default, all registers in MAX II devices are set to power-up low. However, this power-up state can be set to high on individual registers during design entry using the Quartus II software.

# MultiTrack Interconnect

In the MAX II architecture, connections between LEs, the UFM, and device I/O pins are provided by the MultiTrack interconnect structure. The MultiTrack interconnect consists of continuous, performance-optimized routing lines used for inter- and intradesign block connectivity. The Quartus II Compiler automatically places critical design paths on faster interconnects to improve design performance.

The MultiTrack interconnect consists of row and column interconnects that span fixed distances. A routing structure with fixed length resources for all devices allows predictable and short delays between logic levels instead of large delays associated with global or long routing lines. Dedicated row interconnects route signals to and from LABs within the same row. These row resources include:

- DirectLink interconnects between LABs
- R4 interconnects traversing four LABs to the right or left

The DirectLink interconnect allows an LAB to drive into the local interconnect of its left and right neighbors. The DirectLink interconnect provides fast communication between adjacent LABs and/or blocks without using row interconnect resources.

### Figure 2–12. C4 Interconnect Connections (Note 1)



(1) Each C4 interconnect can drive either up or down four rows.

## **Internal Oscillator**

As shown in Figure 2–15, the dedicated circuitry within the UFM block contains an oscillator. The dedicated circuitry uses this internally for its read and program operations. This oscillator's divide by 4 output can drive out of the UFM block as a logic interface clock source or for general-purpose logic clocking. The typical OSC output signal frequency ranges from 3.3 to 5.5 MHz, and its exact frequency of operation is not programmable.

## **Program, Erase, and Busy Signals**

The UFM block's dedicated circuitry automatically generates the necessary internal program and erase algorithm once the PROGRAM or ERASE input signals have been asserted. The PROGRAM or ERASE signal must be asserted until the busy signal deasserts, indicating the UFM internal program or erase operation has completed. The UFM block also supports JTAG as the interface for programming and/or reading.



For more information about programming and erasing the UFM block, refer to the *Using User Flash Memory in MAX II Devices* chapter in the *MAX II Device Handbook*.

## Auto-Increment Addressing

The UFM block supports standard read or stream read operations. The stream read is supported with an auto-increment address feature. Deasserting the ARSHIFT signal while clocking the ARCLK signal increments the address register value to read consecutive locations from the UFM array.

## **Serial Interface**

The UFM block supports a serial interface with serial address and data signals. The internal shift registers within the UFM block for address and data are 9 bits and 16 bits wide, respectively. The Quartus II software automatically generates interface logic in LEs for a parallel address and data interface to the UFM block. Other standard protocol interfaces such as SPI are also automatically generated in LE logic by the Quartus II software.

• For more information about the UFM interface signals and the Quartus II LE-based alternate interfaces, refer to the *Using User Flash Memory in MAX II Devices* chapter in the *MAX II Device Handbook*.

### **UFM Block to Logic Array Interface**

The UFM block is a small partition of the flash memory that contains the CFM block, as shown in Figure 2–1 and Figure 2–2. The UFM block for the EPM240 device is located on the left side of the device adjacent to the left most LAB column. The UFM block for the EPM570, EPM1270, and EPM2210 devices is located at the bottom left of the device. The UFM input and output signals interface to all types of interconnects (R4 interconnect, C4 interconnect, and DirectLink interconnect to/from adjacent LAB rows). The UFM signals can also be driven from global clocks, GCLK[3..0]. The interface region for the EPM240 device is shown in Figure 2–16. The interface regions for EPM570, EPM1270, and EPM2210 devices are shown in Figure 2–17.



Figure 2-17. EPM570, EPM1270, and EPM2210 UFM Block LAB Row Interface

# **MultiVolt Core**

The MAX II architecture supports the MultiVolt core feature, which allows MAX II devices to support multiple  $V_{CC}$  levels on the  $V_{CCENT}$  supply. An internal linear voltage regulator provides the necessary 1.8-V internal voltage supply to the device. The voltage regulator supports 3.3-V or 2.5-V supplies on its inputs to supply the 1.8-V internal voltage to the device, as shown in Figure 2–18. The voltage regulator is not guaranteed for voltages that are between the maximum recommended 2.5-V operating voltage.

The MAX IIG and MAX IIZ devices use external 1.8-V supply. The 1.8-V  $V_{cc}$  external supply powers the device core directly.



Figure 2–18. MultiVolt Core Feature in MAX II Devices





# (1) Available in EPM1270 and EPM2210 devices only.

## I/O Blocks

The IOEs are located in I/O blocks around the periphery of the MAX II device. There are up to seven IOEs per row I/O block (5 maximum in the EPM240 device) and up to four IOEs per column I/O block. Each column or row I/O block interfaces with its adjacent LAB and MultiTrack interconnect to distribute signals throughout the device. The row I/O blocks drive row, column, or DirectLink interconnects. The column I/O blocks drive column interconnects.

## **Bus Hold**

Each MAX II device I/O pin provides an optional bus-hold feature. The bus-hold circuitry can hold the signal on an I/O pin at its last-driven state. Since the bus-hold feature holds the last-driven state of the pin until the next input signal is present, an external pull-up or pull-down resistor is not necessary to hold a signal level when the bus is tri-stated.

The bus-hold circuitry also pulls undriven pins away from the input threshold voltage where noise can cause unintended high-frequency switching. The designer can select this feature individually for each I/O pin. The bus-hold output will drive no higher than  $V_{\rm CCIO}$  to prevent overdriving signals. If the bus-hold feature is enabled, the device cannot use the programmable pull-up option.

The bus-hold circuitry uses a resistor to pull the signal level to the last driven state. The *DC and Switching Characteristics* chapter in the *MAX II Device Handbook* gives the specific sustaining current for each  $V_{CCIO}$  voltage level driven through this resistor and overdrive current used to identify the next-driven input level.

The bus-hold circuitry is only active after the device has fully initialized. The bus-hold circuit captures the value on the pin present at the moment user mode is entered.

## **Programmable Pull-Up Resistor**

Each MAX II device I/O pin provides an optional programmable pull-up resistor during user mode. If the designer enables this feature for an I/O pin, the pull-up resistor holds the output to the  $V_{CCIO}$  level of the output pin's bank.



The programmable pull-up resistor feature should not be used at the same time as the bus-hold feature on a given I/O pin.

## **Programmable Input Delay**

The MAX II IOE includes a programmable input delay that is activated to ensure zero hold times. A path where a pin directly drives a register, with minimal routing between the two, may require the delay to ensure zero hold time. However, a path where a pin drives a register through long routing or through combinational logic may not require the delay to achieve a zero hold time. The Quartus II software uses this delay to ensure zero hold times when needed.

### **MultiVolt I/O Interface**

The MAX II architecture supports the MultiVolt I/O interface feature, which allows MAX II devices in all packages to interface with systems of different supply voltages. The devices have one set of VCC pins for internal operation ( $V_{CCINT}$ ), and up to four sets for input buffers and I/O output driver buffers ( $V_{CCIO}$ ), depending on the number of I/O banks available in the devices where each set of VCC pins powers one I/O bank. The EPM240 and EPM570 devices have two I/O banks respectively while the EPM1270 and EPM2210 devices have four I/O banks respectively.

# **Document Revision History**

Table 2–8 shows the revision history for this chapter.

 Table 2–8.
 Document Revision History

| Date and Revision             | Changes Made                                                                                            | Summary of Changes    |
|-------------------------------|---------------------------------------------------------------------------------------------------------|-----------------------|
| October 2008,                 | Updated Table 2–4 and Table 2–6.                                                                        | —                     |
| version 2.2                   | <ul> <li>Updated "I/O Standards and Banks" section.</li> </ul>                                          |                       |
|                               | <ul> <li>Updated New Document Format.</li> </ul>                                                        |                       |
| March 2008,<br>version 2.1    | <ul> <li>Updated "Schmitt Trigger" section.</li> </ul>                                                  | _                     |
| December 2007,                | <ul> <li>Updated "Clear and Preset Logic Control" section.</li> </ul>                                   | Updated document with |
| version 2.0                   | <ul> <li>Updated "MultiVolt Core" section.</li> </ul>                                                   | MAX IIZ information.  |
|                               | <ul> <li>Updated "MultiVolt I/O Interface" section.</li> </ul>                                          |                       |
|                               | Updated Table 2–7.                                                                                      |                       |
|                               | <ul> <li>Added "Referenced Documents" section.</li> </ul>                                               |                       |
| December 2006,<br>version 1.7 | <ul> <li>Minor update in "Internal Oscillator" section. Added document<br/>revision history.</li> </ul> | _                     |
| August 2006,<br>version 1.6   | <ul> <li>Updated functional description and I/O structure sections.</li> </ul>                          | -                     |
| July 2006,<br>vervion 1.5     | <ul> <li>Minor content and table updates.</li> </ul>                                                    | _                     |
| February 2006,                | <ul> <li>Updated "LAB Control Signals" section.</li> </ul>                                              | _                     |
| version 1.4                   | <ul> <li>Updated "Clear and Preset Logic Control" section.</li> </ul>                                   |                       |
|                               | <ul> <li>Updated "Internal Oscillator" section.</li> </ul>                                              |                       |
|                               | Updated Table 2–5.                                                                                      |                       |
| August 2005,<br>version 1.3   | <ul> <li>Removed Note 2 from Table 2-7.</li> </ul>                                                      | _                     |
| December 2004,<br>version 1.2 | <ul> <li>Added a paragraph to page 2-15.</li> </ul>                                                     | -                     |
| June 2004,<br>version 1.1     | Added CFM acronym. Corrected Figure 2-19.                                                               | -                     |



MII51004-2.1

# Introduction

MAX<sup>®</sup> II devices offer hot socketing, also known as hot plug-in or hot swap, and power sequencing support. Designers can insert or remove a MAX II board in a system during operation without undesirable effects to the system bus. The hot socketing feature removes some of the difficulties designers face when using components on printed circuit boards (PCBs) that contain a mixture of 3.3-, 2.5-, 1.8-, and 1.5-V devices.

The MAX II device hot socketing feature provides:

- Board or device insertion and removal
- Support for any power-up sequence
- Non-intrusive I/O buffers to system buses during hot insertion

This chapter contains the following sections:

- "MAX II Hot-Socketing Specifications" on page 4–1
- "Power-On Reset Circuitry" on page 4–5

# **MAX II Hot-Socketing Specifications**

MAX II devices offer all three of the features required for the hot-socketing capability listed above without any external components or special design requirements. The following are hot-socketing specifications:

- The device can be driven before and during power-up or power-down without any damage to the device itself.
- I/O pins remain tri-stated during power-up. The device does not drive out before or during power-up, thereby affecting other buses in operation.
- Signal pins do not drive the V<sub>CCIO</sub> or V<sub>CCINT</sub> power supplies. External input signals to device I/O pins do not power the device V<sub>CCIO</sub> or V<sub>CCINT</sub> power supplies via internal paths. This is true if the V<sub>CCINT</sub> and the V<sub>CCIO</sub> supplies are held at GND.

### **Devices Can Be Driven before Power-Up**

Signals can be driven into the MAX II device I/O pins and GCLK[3..0] pins before or during power-up or power-down without damaging the device. MAX II devices support any power-up or power-down sequence ( $V_{CCIO1}$ ,  $V_{CCIO2}$ ,  $V_{CCIO3}$ ,  $V_{CCIO4}$ ,  $V_{CCINT}$ ), simplifying the system-level design.

## **Power-Up Characteristics**

F

When power is applied to a MAX II device, the POR circuit monitors  $V_{CCINT}$  and begins SRAM download at an approximate voltage of 1.7 V or 1.55 V for MAX IIG and MAX IIZ devices. From this voltage reference, SRAM download and entry into user mode takes 200 to 450 µs maximum, depending on device density. This period of time is specified as  $t_{CONFIG}$  in the power-up timing section of the *DC and Switching Characteristics* chapter in the *MAX II Device Handbook*.

Entry into user mode is gated by whether all  $V_{\text{CCIO}}$  banks are powered with sufficient operating voltage. If  $V_{\text{CCIN}}T$  and  $V_{\text{CCIO}}$  are powered simultaneously, the device enters user mode within the  $t_{\text{CONFIG}}$  specifications. If  $V_{\text{CCIO}}$  is powered more than  $t_{\text{CONFIG}}$  after  $V_{\text{CCINT}}$ , the device does not enter user mode until 2  $\mu$ s after all  $V_{\text{CCIO}}$  banks are powered.

For MAX II and MAX IIG devices, when in user mode, the POR circuitry continues to monitor the  $V_{CCINT}$  (but not  $V_{CCIO}$ ) voltage level to detect a brown-out condition. If there is a  $V_{CCINT}$  voltage sag at or below 1.4 V during user mode, the POR circuit resets the SRAM and tri-states the I/O pins. Once  $V_{CCINT}$  rises back to approximately 1.7 V (or 1.55 V for MAX IIG devices), the SRAM download restarts and the device begins to operate after  $t_{CONFIG}$  time has passed.

For MAX IIZ devices, the POR circuitry does not monitor the V<sub>CCINT</sub> and V<sub>CCIO</sub> voltage levels after the device enters user mode. If there is a V<sub>CCINT</sub> voltage sag below 1.4 V during user mode, the functionality of the device will not be guaranteed and you must power down the V<sub>CCINT</sub> to 0 V for a minimum of 10 µs before powering the V<sub>CCINT</sub> and V<sub>CCIO</sub> up again. Once V<sub>CCINT</sub> rises from 0 V back to approximately 1.55 V, the SRAM download restarts and the device begins to operate after t<sub>CONFIG</sub> time has passed.

Figure 4–5 shows the voltages for POR of MAX II, MAX IIG, and MAX IIZ devices during power-up into user mode and from user mode to power-down or brown-out.

All  $V_{CCINT}$  and  $V_{CCIO}$  pins of all banks must be powered on MAX II devices before entering user mode.



Figure 4–5. Power-Up Characteristics for MAX II, MAX IIG, and MAX IIZ Devices (Note 1), (2)

### Notes to Figure 4–5:

(1) Time scale is relative.

(2) Figure 4–5 assumes all V<sub>CCIO</sub> banks power up simultaneously with the V<sub>CCINT</sub> profile shown. If not, t<sub>CONFIG</sub> stretches out until all V<sub>CCIO</sub> banks are powered.

After SRAM configuration, all registers in the device are cleared and released into user function before I/O tri-states are released. To release clears after tri-states are released, use the DEV\_CLRn pin option. To hold the tri-states beyond the power-up configuration time, use the DEV\_OE pin option.

|              | MAX IIZ  |                                  |       |                   |       |                   |       |                   |     |                   |     |     |     |      |
|--------------|----------|----------------------------------|-------|-------------------|-------|-------------------|-------|-------------------|-----|-------------------|-----|-----|-----|------|
|              |          | –3 Speed –4 Speed<br>Grade Grade |       | –5 Speed<br>Grade |       | –6 Speed<br>Grade |       | –7 Speed<br>Grade |     | –8 Speed<br>Grade |     |     |     |      |
| Standar      | Standard |                                  | Max   | Min               | Max   | Min               | Max   | Min               | Max | Min               | Max | Min | Max | Unit |
| 1.5-V LVCMOS | 4 mA     | —                                | 1,118 | —                 | 1,454 | —                 | 1,789 | —                 | 580 |                   | 588 | —   | 588 | ps   |
|              | 2 mA     | —                                | 2,410 | _                 | 3,133 | _                 | 3,856 | _                 | 915 | _                 | 923 | —   | 923 | ps   |
| 3.3-V PCI    | 20 mA    | —                                | 19    | _                 | 25    | _                 | 31    | _                 | 72  | _                 | 71  | —   | 74  | ps   |

 Table 5–17.
 t<sub>ZX</sub> IOE Microparameter Adders for Fast Slew Rate
 (Part 2 of 2)

| Table 5–18. | <ul> <li>t<sub>ZX</sub> IOE Microparameter Adders for Slow Slew Ra</li> </ul> | ite |
|-------------|-------------------------------------------------------------------------------|-----|
|-------------|-------------------------------------------------------------------------------|-----|

|               |          | MAX II / MAX IIG MAX IIZ |               |         |                |                                                    |        |            |                   |     |       |     |       |      |
|---------------|----------|--------------------------|---------------|---------|----------------|----------------------------------------------------|--------|------------|-------------------|-----|-------|-----|-------|------|
|               |          | -3<br>G                  | Speed<br>rade | -4<br>G | Speed<br>irade | ed –5 Speed –6 Speed –7 Speed<br>Grade Grade Grade |        | -8 9<br>Gi | –8 Speed<br>Grade |     |       |     |       |      |
| Standar       | Standard |                          | Max           | Min     | Max            | Min                                                | Max    | Min        | Max               | Min | Max   | Min | Max   | Unit |
| 3.3-V LVTTL   | 16 mA    |                          | 6,350         | —       | 6,050          | —                                                  | 5,749  | —          | 5,951             | —   | 5,952 | —   | 6,063 | ps   |
|               | 8 mA     |                          | 9,383         | —       | 9,083          | _                                                  | 8,782  | —          | 6,534             | —   | 6,533 | —   | 6,662 | ps   |
| 3.3-V LVCMOS  | 8 mA     | _                        | 6,350         | —       | 6,050          | —                                                  | 5,749  | —          | 5,951             | _   | 5,952 | —   | 6,063 | ps   |
|               | 4 mA     | _                        | 9,383         | —       | 9,083          | _                                                  | 8,782  | _          | 6,534             | —   | 6,533 | —   | 6,662 | ps   |
| 2.5-V LVTTL / | 14 mA    | _                        | 10,412        | —       | 10,112         | —                                                  | 9,811  | —          | 9,110             | —   | 9,105 | —   | 9,237 | ps   |
| LVCMOS        | 7 mA     | —                        | 13,613        | —       | 13,313         | _                                                  | 13,012 | —          | 9,830             | —   | 9,835 | —   | 9,977 | ps   |
| 3.3-V PCI     | 20 mA    | _                        | -75           | _       | -97            | _                                                  | -120   | _          | 6,534             | _   | 6,533 | -   | 6,662 | ps   |

**Table 5–19.**  $t_{XZ}$  IOE Microparameter Adders for Fast Slew Rate

|               | N     | / II XAN    | MAX II      | G          |              | MAX IIZ    |             |             |                                  |   |                   |      |     |    |
|---------------|-------|-------------|-------------|------------|--------------|------------|-------------|-------------|----------------------------------|---|-------------------|------|-----|----|
|               |       | –3 S<br>Gra | peed<br>ade | –4 S<br>Gr | Speed<br>ade | -5 S<br>Gr | peed<br>ade | –6 S<br>Gra | –6 Speed –7 Speed<br>Grade Grade |   | –8 Speed<br>Grade |      |     |    |
| Standar       | d     | Min         | Max         | Min        | Max          | Min        | Max         | Min         | n Max Min Max Min Ma             |   | Max               | Unit |     |    |
| 3.3-V LVTTL   | 16 mA | —           | 0           | —          | 0            | —          | 0           | _           | 0                                | — | 0                 | —    | 0   | ps |
|               | 8 mA  |             | -56         | —          | -72          | —          | -89         |             | -69                              | — | -69               | _    | -69 | ps |
| 3.3-V LVCMOS  | 8 mA  |             | 0           | —          | 0            | —          | 0           | _           | 0                                | — | 0                 | —    | 0   | ps |
|               | 4 mA  | _           | -56         | —          | -72          | —          | -89         |             | -69                              | — | -69               | —    | -69 | ps |
| 2.5-V LVTTL / | 14 mA | _           | -3          | —          | -4           | —          | -5          |             | -7                               | — | -11               | _    | -11 | ps |
| LVCMOS        | 7 mA  |             | -47         | —          | -61          | —          | -75         | _           | -66                              | — | -70               | —    | -70 | ps |
| 1.8-V LVTTL / | 6 mA  | _           | 119         | —          | 155          | —          | 191         | _           | 45                               | — | 34                | _    | 37  | ps |
| LVCMOS        | 3 mA  |             | 207         | —          | 269          | —          | 331         | _           | 34                               | — | 22                | —    | 25  | ps |
| 1.5-V LVCMOS  | 4 mA  |             | 606         | —          | 788          | —          | 970         | _           | 166                              | — | 154               | —    | 155 | ps |
|               | 2 mA  | —           | 673         | —          | 875          | —          | 1,077       | _           | 190                              | — | 177               | _    | 179 | ps |
| 3.3-V PCI     | 20 mA |             | 71          | _          | 93           | _          | 114         | _           | -69                              | _ | -69               | _    | -69 | ps |

|              |     | MAX II / MAX IIG  |                   | MAX IIZ           |                   |                   |                   |
|--------------|-----|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|
| I/O Standard |     | –3 Speed<br>Grade | –4 Speed<br>Grade | –5 Speed<br>Grade | –6 Speed<br>Grade | –7 Speed<br>Grade | –8 Speed<br>Grade |
| 3.3-V LVTTL  | 304 | 304               | 304               | 304               | 304               | 304               | MHz               |
| 3.3-V LVCMOS | 304 | 304               | 304               | 304               | 304               | 304               | MHz               |
| 2.5-V LVTTL  | 220 | 220               | 220               | 220               | 220               | 220               | MHz               |
| 2.5-V LVCMOS | 220 | 220               | 220               | 220               | 220               | 220               | MHz               |
| 1.8-V LVTTL  | 200 | 200               | 200               | 200               | 200               | 200               | MHz               |
| 1.8-V LVCMOS | 200 | 200               | 200               | 200               | 200               | 200               | MHz               |
| 1.5-V LVCMOS | 150 | 150               | 150               | 150               | 150               | 150               | MHz               |
| 3.3-V PCI    | 304 | 304               | 304               | 304               | 304               | 304               | MHz               |

|  | Table 5–33. | MAX II | Maximum | Output | Clock | Rate | for | I/0 |
|--|-------------|--------|---------|--------|-------|------|-----|-----|
|--|-------------|--------|---------|--------|-------|------|-----|-----|

# **JTAG Timing Specifications**

Figure 5–6 shows the timing waveforms for the JTAG signals.





Table 5-34 shows the JTAG Timing parameters and values for MAX II devices.

Table 5-34. MAX II JTAG Timing Parameters (Part 1 of 2)

| Symbol               | Parameter                                               | Min  | Max | Unit |
|----------------------|---------------------------------------------------------|------|-----|------|
| t <sub>JCP</sub> (1) | TCK clock period for $V_{\mbox{\tiny CCI01}}$ = 3.3 V   | 55.5 |     | ns   |
|                      | TCK clock period for $V_{ccio1} = 2.5 V$                | 62.5 |     | ns   |
|                      | TCK clock period for $V_{\text{ccio1}} = 1.8 \text{ V}$ | 100  | _   | ns   |
|                      | TCK clock period for $V_{\text{ccio1}} = 1.5 \text{ V}$ | 143  |     | ns   |
| t <sub>JCH</sub>     | TCK clock high time                                     | 20   |     | ns   |
| t <sub>JCL</sub>     | TCK clock low time                                      | 20   | _   | ns   |



# 6. Reference and Ordering Information

#### MII51006-1.6

## Software

MAX® II devices are supported by the Altera® Quartus® II design software with new, optional MAX+PLUS<sup>®</sup> II look and feel, which provides HDL and schematic design entry, compilation and logic synthesis, full simulation and advanced timing analysis, and device programming. Refer to the Design Software Selector Guide for more details about the Quartus II software features.

The Quartus II software supports the Windows XP/2000/NT, Sun Solaris, Linux Red Hat v8.0, and HP-UX operating systems. It also supports seamless integration with industry-leading EDA tools through the NativeLink interface.

# **Device Pin-Outs**

Printed device pin-outs for MAX II devices are available on the Altera website (www.altera.com).

# **Ordering Information**

Figure 6–1 describes the ordering codes for MAX II devices. For more information about a specific package, refer to the Package Information chapter in the MAX II Device Handbook.





T: Thin quad flat pack (TQFP)

F. FineLine BGA M: Micro FineLine BGA

Number of pins for a particular package

**Pin Count**