Welcome to E-XFL.COM Understanding <u>Embedded - CPLDs (Complex Programmable Logic Devices)</u> Embedded - CPLDs, or Complex Programmable Logic Devices, are highly versatile digital logic devices used in electronic systems. These programmable components are designed to perform complex logical operations and can be customized for specific applications. Unlike fixed-function ICs, CPLDs offer the flexibility to reprogram their configuration, making them an ideal choice for various embedded systems. They consist of a set of logic gates and programmable interconnects, allowing designers to implement complex logic circuits without needing custom hardware. #### **Applications of Embedded - CPLDs** | Details | | |---------------------------------|-----------------------------------------------------------| | Product Status | Active | | Programmable Type | In System Programmable | | Delay Time tpd(1) Max | 9 ns | | Voltage Supply - Internal | 1.71V ~ 1.89V | | Number of Logic Elements/Blocks | 570 | | Number of Macrocells | 440 | | Number of Gates | - | | Number of I/O | 116 | | Operating Temperature | -40°C ~ 100°C (TJ) | | Mounting Type | Surface Mount | | Package / Case | 144-TFBGA | | Supplier Device Package | 144-MBGA (7x7) | | Purchase URL | https://www.e-xfl.com/product-detail/intel/epm570zm144i8n | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong The Quartus II software automatically creates carry chain logic during design processing, or you can create it manually during design entry. Parameterized functions such as LPM functions automatically take advantage of carry chains for the appropriate functions. The Quartus II software creates carry chains longer than 10 LEs by linking adjacent LABs within the same row together automatically. A carry chain can extend horizontally up to one full LAB row, but does not extend between LAB rows ### **Clear and Preset Logic Control** LAB-wide signals control the logic for the register's clear and preset signals. The LE directly supports an asynchronous clear and preset function. The register preset is achieved through the asynchronous load of a logic high. MAX II devices support simultaneous preset/asynchronous load and clear signals. An asynchronous clear signal takes precedence if both signals are asserted simultaneously. Each LAB supports up to two clears and one preset signal. In addition to the clear and preset ports, MAX II devices provide a chip-wide reset pin (DEV\_CLRn) that resets all registers in the device. An option set before compilation in the Quartus II software controls this pin. This chip-wide reset overrides all other control signals and uses its own dedicated routing resources (that is, it does not use any of the four global resources). Driving this signal low before or during power-up prevents user mode from releasing clears within the design. This allows you to control when clear is released on a device that has just been powered-up. If not set for its chip-wide reset function, the DEV\_CLRn pin is a regular I/O pin. By default, all registers in MAX II devices are set to power-up low. However, this power-up state can be set to high on individual registers during design entry using the Quartus II software. ## **MultiTrack Interconnect** In the MAX II architecture, connections between LEs, the UFM, and device I/O pins are provided by the MultiTrack interconnect structure. The MultiTrack interconnect consists of continuous, performance-optimized routing lines used for inter- and intradesign block connectivity. The Quartus II Compiler automatically places critical design paths on faster interconnects to improve design performance. The MultiTrack interconnect consists of row and column interconnects that span fixed distances. A routing structure with fixed length resources for all devices allows predictable and short delays between logic levels instead of large delays associated with global or long routing lines. Dedicated row interconnects route signals to and from LABs within the same row. These row resources include: - DirectLink interconnects between LABs - R4 interconnects traversing four LABs to the right or left The DirectLink interconnect allows an LAB to drive into the local interconnect of its left and right neighbors. The DirectLink interconnect provides fast communication between adjacent LABs and/or blocks without using row interconnect resources. functions from LE 1 to LE 10 in the same LAB. The register chain connection allows the register output of one LE to connect directly to the register input of the next LE in the LAB for fast shift registers. The Quartus II Compiler automatically takes advantage of these resources to improve utilization and performance. Figure 2–11 shows the LUT chain and register chain interconnects. Local Interconnect Routing Among LEs in the LAB LE0 LUT Chain Register Chain Routing to Routing to Adjacent Adjacent LE LE's Register Input LE1 Local LE2 Interconnect LE3 LE4 LE5 LE6 LE7 LE8 LE9 Figure 2-11. LUT Chain and Register Chain Interconnects The C4 interconnects span four LABs up or down from a source LAB. Every LAB has its own set of C4 interconnects to drive either up or down. Figure 2–12 shows the C4 interconnect connections from an LAB in a column. The C4 interconnects can drive and be driven by column and row IOEs. For LAB interconnection, a primary LAB or its vertical LAB neighbor can drive a given C4 interconnect. C4 interconnects can drive each other to extend their range as well as drive row interconnects for column-to-column connections. - Auto-increment addressing - Serial interface to logic array with programmable interface Figure 2-15. UFM Block and Interface Signals ## **UFM Storage** Each device stores up to 8,192 bits of data in the UFM block. Table 2–3 shows the data size, sector, and address sizes for the UFM block. Table 2-3. UFM Array Size | Device | Total Bits | Sectors | Address Bits | Data Width | |---------|------------|---------------------|--------------|------------| | EPM240 | 8,192 | 2 | 9 | 16 | | EPM570 | | (4,096 bits/sector) | | | | EPM1270 | | | | | | EPM2210 | | | | | There are 512 locations with 9-bit addressing ranging from 000h to 1FFh. Sector 0 address space is 000h to 0FFh and Sector 1 address space is from 100h to 1FFh. The data width is up to 16 bits of data. The Quartus II software automatically creates logic to accommodate smaller read or program data widths. Erasure of the UFM involves individual sector erasing (that is, one erase of sector 0 and one erase of sector 1 is required to erase the entire UFM block). Since sector erase is required before a program or write, having two sectors enables a sector size of data to be left untouched while the other sector is erased and programmed with new data. ### **Internal Oscillator** As shown in Figure 2–15, the dedicated circuitry within the UFM block contains an oscillator. The dedicated circuitry uses this internally for its read and program operations. This oscillator's divide by 4 output can drive out of the UFM block as a logic interface clock source or for general-purpose logic clocking. The typical OSC output signal frequency ranges from 3.3 to 5.5 MHz, and its exact frequency of operation is not programmable. ### **Program, Erase, and Busy Signals** The UFM block's dedicated circuitry automatically generates the necessary internal program and erase algorithm once the PROGRAM or ERASE input signals have been asserted. The PROGRAM or ERASE signal must be asserted until the busy signal deasserts, indicating the UFM internal program or erase operation has completed. The UFM block also supports JTAG as the interface for programming and/or reading. For more information about programming and erasing the UFM block, refer to the *Using User Flash Memory in MAX II Devices* chapter in the *MAX II Device Handbook*. ### **Auto-Increment Addressing** The UFM block supports standard read or stream read operations. The stream read is supported with an auto-increment address feature. Deasserting the ARSHIFT signal while clocking the ARCLK signal increments the address register value to read consecutive locations from the UFM array. ### **Serial Interface** The UFM block supports a serial interface with serial address and data signals. The internal shift registers within the UFM block for address and data are 9 bits and 16 bits wide, respectively. The Quartus II software automatically generates interface logic in LEs for a parallel address and data interface to the UFM block. Other standard protocol interfaces such as SPI are also automatically generated in LE logic by the Quartus II software. For more information about the UFM interface signals and the Quartus II LE-based alternate interfaces, refer to the *Using User Flash Memory in MAX II Devices* chapter in the *MAX II Device Handbook*. # **UFM Block to Logic Array Interface** The UFM block is a small partition of the flash memory that contains the CFM block, as shown in Figure 2–1 and Figure 2–2. The UFM block for the EPM240 device is located on the left side of the device adjacent to the left most LAB column. The UFM block for the EPM570, EPM1270, and EPM2210 devices is located at the bottom left of the device. The UFM input and output signals interface to all types of interconnects (R4 interconnect, C4 interconnect, and DirectLink interconnect to/from adjacent LAB rows). The UFM signals can also be driven from global clocks, GCLK[3..0]. The interface region for the EPM240 device is shown in Figure 2–16. The interface regions for EPM570, EPM1270, and EPM2210 devices are shown in Figure 2–17. Figure 2–16. EPM240 UFM Block LAB Row Interface (Note 1) ### Note to Figure 2–16: (1) The UFM block inputs and outputs can drive to/from all types of interconnects, not only DirectLink interconnects from adjacent row LABs. Figure 2–20 shows how a row I/O block connects to the logic array. Figure 2–20. Row I/O Block Connection to the Interconnect (Note 1) #### Note to Figure 2-20: (1) Each of the seven IOEs in the row I/O block can have one $\mathtt{data\_out}$ or $\mathtt{fast\_out}$ output, one $\mathtt{OE}$ output, and one $\mathtt{data\_in}$ input. **Table 2–5.** MAX II Devices and Speed Grades that Support 3.3-V PCI Electrical Specifications and Meet PCI Timing | Device | 33-MHz PCI | 66-MHz PCI | |---------|------------------|----------------| | EPM1270 | All Speed Grades | –3 Speed Grade | | EPM2210 | All Speed Grades | –3 Speed Grade | ### Schmitt Trigger The input buffer for each MAX II device I/O pin has an optional Schmitt trigger setting for the 3.3-V and 2.5-V standards. The Schmitt trigger allows input buffers to respond to slow input edge rates with a fast output edge rate. Most importantly, Schmitt triggers provide hysteresis on the input buffer, preventing slow-rising noisy input signals from ringing or oscillating on the input signal driven into the logic array. This provides system noise tolerance on MAX II inputs, but adds a small, nominal input delay. The JTAG input pins (TMS, TCK, and TDI) have Schmitt trigger buffers that are always enabled. The TCK input is susceptible to high pulse glitches when the input signal fall time is greater than 200 ns for all I/O standards. ### **Output Enable Signals** Each MAX II IOE output buffer supports output enable signals for tri-state control. The output enable signal can originate from the GCLK[3..0] global signals or from the MultiTrack interconnect. The MultiTrack interconnect routes output enable signals and allows for a unique output enable for each output or bidirectional pin. MAX II devices also provide a chip-wide output enable pin (DEV\_OE) to control the output enable for every output pin in the design. An option set before compilation in the Quartus II software controls this pin. This chip-wide output enable uses its own routing resources and does not use any of the four global resources. If this option is turned on, all outputs on the chip operate normally when DEV\_OE is asserted. When the pin is deasserted, all outputs are tri-stated. If this option is turned off, the DEV\_OE pin is disabled when the device operates in user mode and is available as a user I/O pin. # **Programmable Drive Strength** The output buffer for each MAX II device I/O pin has two levels of programmable drive strength control for each of the LVTTL and LVCMOS I/O standards. Programmable drive strength provides system noise reduction control for high performance I/O designs. Although a separate slew-rate control feature exists, using the lower drive strength setting provides signal slew-rate control to reduce system noise and signal overshoot without the large delay adder associated with the slew-rate control feature. Table 2–6 shows the possible settings for the I/O standards with drive strength control. The Quartus II software uses the maximum current strength as the default setting. The PCI I/O standard is always set at 20 mA with no alternate setting. | I/O Standard | IOH/IOL Current Strength Setting (mA) | |--------------------|---------------------------------------| | 3.3-V LVTTL | 16 | | | 8 | | 3.3-V LVCMOS | 8 | | | 4 | | 2.5-V LVTTL/LVCMOS | 14 | | | 7 | | .8-V LVTTL/LVCMOS | 6 | | | 3 | | I.5-V LVCMOS | 4 | | | 2 | **Table 2–6.** Programmable Drive Strength (Note 1) #### Note to Table 2-6: ### Slew-Rate Control The output buffer for each MAX II device I/O pin has a programmable output slew-rate control that can be configured for low noise or high-speed performance. A faster slew rate provides high-speed transitions for high-performance systems. However, these fast transitions may introduce noise transients into the system. A slow slew rate reduces system noise, but adds a nominal output delay to rising and falling edges. The lower the voltage standard (for example, 1.8-V LVTTL) the larger the output delay when slow slew is enabled. Each I/O pin has an individual slew-rate control, allowing the designer to specify the slew rate on a pin-by-pin basis. The slew-rate control affects both the rising and falling edges. # **Open-Drain Output** MAX II devices provide an optional open-drain (equivalent to open-collector) output for each I/O pin. This open-drain output enables the device to provide system-level control signals (for example, interrupt and write enable signals) that can be asserted by any of several devices. This output can also provide an additional wired-OR plane. # **Programmable Ground Pins** Each unused I/O pin on MAX II devices can be used as an additional ground pin. This programmable ground feature does not require the use of the associated LEs in the device. In the Quartus II software, unused pins can be set as programmable GND on a global default basis or they can be individually assigned. Unused pins also have the option of being set as tri-stated input pins. <sup>(1)</sup> The $I_{OH}$ current strength numbers shown are for a condition of a $V_{OUT} = V_{OH}$ minimum, where the $V_{OH}$ minimum is specified by the I/O standard. The $I_{OL}$ current strength numbers shown are for a condition of a $V_{OUT} = V_{OL}$ maximum, where the $V_{OL}$ maximum is specified by the I/O standard. For 2.5-V LVTTL/LVCMOS, the $I_{OH}$ condition is $V_{OUT} = 1.7$ V and the $I_{OL}$ condition is $V_{OUT} = 0.7$ V. **Table 3–3.** 32-Bit MAX II Device IDCODE (Part 2 of 2) | | | Binary IDCODE (32 Bits) (1) | | | | | | | | | |---------|---------------------|-----------------------------|------------------------------------|---------------------------|------------|--|--|--|--|--| | Device | Version<br>(4 Bits) | Part Number | Manufacturer<br>Identity (11 Bits) | LSB<br>(1 Bit) <i>(2)</i> | HEX IDCODE | | | | | | | EPM240Z | 0000 | 0010 0000 1010 0101 | 000 0110 1110 | 1 | 0x020A50DD | | | | | | | EPM570Z | 0000 | 0010 0000 1010 0110 | 000 0110 1110 | 1 | 0x020A60DD | | | | | | #### Notes to Table 3-2: - (1) The most significant bit (MSB) is on the left. - (2) The IDCODE's least significant bit (LSB) is always 1. For more information about JTAG BST, refer to the *IEEE 1149.1 (JTAG) Boundary-Scan Testing for MAX II Devices* chapter in the *MAX II Device Handbook*. ### **JTAG Block** The MAX II JTAG block feature allows you to access the JTAG TAP and state signals when either the USER0 or USER1 instruction is issued to the JTAG TAP. The USER0 and USER1 instructions bring the JTAG boundary-scan chain (TDI) through the user logic instead of the MAX II device's boundary-scan cells. Each USER instruction allows for one unique user-defined JTAG chain into the logic array. #### **Parallel Flash Loader** The JTAG block ability to interface JTAG to non-JTAG devices is ideal for general-purpose flash memory devices (such as Intel- or Fujitsu-based devices) that require programming during in-circuit test. The flash memory devices can be used for FPGA configuration or be part of system memory. In many cases, the MAX II device is already connected to these devices as the configuration control logic between the FPGA and the flash device. Unlike ISP-capable CPLD devices, bulk flash devices do not have JTAG TAP pins or connections. For small flash devices, it is common to use the serial JTAG scan chain of a connected device to program the non-JTAG flash device. This is slow and inefficient in most cases and impractical for large parallel flash devices. Using the MAX II device's JTAG block as a parallel flash loader, with the Quartus II software, to program and verify flash contents provides a fast and cost-effective means of in-circuit programming during test. Figure 3–1 shows MAX II being used as a parallel flash loader. **MAX II Device** Flash Altera FPGA **Memory Device** CONF DONE nSTATUS nCE DATA0 **nCONFIG** TDO\_U DCLK TDI\_U TDI TMS TMS\_U TCK\_U SHIFT U CLKDR\_U TDO UPDATE\_U RUNIDLE\_U USER1\_U Figure 3–1. MAX II Parallel Flash Loader #### Notes to Figure 3-1: - This block is implemented in LEs. - (2) This function is supported in the Quartus II software. # In System Programmability MAX II devices can be programmed in-system via the industry standard 4-pin IEEE Std. 1149.1 (JTAG) interface. In-system programmability (ISP) offers quick, efficient iterations during design development and debugging cycles. The logic, circuitry, and interconnects in the MAX II architecture are configured with flash-based SRAM configuration elements. These SRAM elements require configuration data to be loaded each time the device is powered. The process of loading the SRAM data is called configuration. The on-chip configuration flash memory (CFM) block stores the SRAM element's configuration data. The CFM block stores the design's configuration pattern in a reprogrammable flash array. During ISP, the MAX II JTAG and ISP circuitry programs the design pattern into the CFM block's non-volatile flash array. The MAX II JTAG and ISP controller internally generate the high programming voltages required to program the CFM cells, allowing in-system programming with any of the recommended operating external voltage supplies (that is, 3.3 V/2.5 V or 1.8 V for the MAX IIG and MAX IIZ devices). ISP can be performed anytime after $V_{\text{CCINT}}$ and all $V_{\text{CCIO}}$ banks have been fully powered and the device has completed the configuration power-up time. By default, during in-system programming, the I/O pins are tri-stated and weakly pulled-up to $V_{\text{CCIO}}$ to eliminate board conflicts. The insystem programming clamp and real-time ISP feature allow user control of I/O state or behavior during ISP. For more information, refer to "In-System Programming Clamp" on page 3–6 and "Real-Time ISP" on page 3–7. These devices also offer an ISP\_DONE bit that provides safe operation when insystem programming is interrupted. This ISP\_DONE bit, which is the last bit programmed, prevents all I/O pins from driving until the bit is programmed. Table 3–4 shows the programming times for MAX II devices using in-circuit testers to execute the algorithm vectors in hardware. Software-based programming tools used with download cables are slightly slower because of data processing and transfer limitations. Table 3-4. MAX II Device Family Programming Times | Description | EPM240<br>EPM240G<br>EPM240Z | EPM570<br>EPM570G<br>EPM570Z | EPM1270<br>EPM1270G | EPM2210<br>EPM2210G | Unit | |---------------------------------|------------------------------|------------------------------|---------------------|---------------------|------| | Erase + Program (1 MHz) | 1.72 | 2.16 | 2.90 | 3.92 | sec | | Erase + Program (10 MHz) | 1.65 | 1.99 | 2.58 | 3.40 | sec | | Verify (1 MHz) | 0.09 | 0.17 | 0.30 | 0.49 | sec | | Verify (10 MHz) | 0.01 | 0.02 | 0.03 | 0.05 | sec | | Complete Program Cycle (1 MHz) | 1.81 | 2.33 | 3.20 | 4.41 | sec | | Complete Program Cycle (10 MHz) | 1.66 | 2.01 | 2.61 | 3.45 | sec | ## **UFM Programming** The Quartus II software, with the use of POF, Jam, or JBC files, supports programming of the user flash memory (UFM) block independent of the logic array design pattern stored in the CFM block. This allows updating or reading UFM contents through ISP without altering the current logic array design, or vice versa. By default, these programming files and methods will program the entire flash memory contents, which includes the CFM block and UFM contents. The stand-alone embedded Jam STAPL player and Jam Byte-Code Player provides action commands for programming or reading the entire flash memory (UFM and CFM together) or each independently. For more information, refer to the *Using Jam STAPL for ISP via an Embedded Processor* chapter in the *MAX II Device Handbook*. # **In-System Programming Clamp** By default, the IEEE 1532 instruction used for entering ISP automatically tri-states all I/O pins with weak pull-up resistors for the duration of the ISP sequence. However, some systems may require certain pins on MAX II devices to maintain a specific DC logic level during an in-field update. For these systems, an optional in-system programming clamp instruction exists in MAX II circuitry to control I/O behavior during the ISP sequence. The in-system programming clamp instruction enables the device to sample and sustain the value on an output pin (an input pin would remain tri-stated if sampled) or to explicitly set a logic high, logic low, or tri-state value on any pin. Setting these options is controlled on an individual pin basis using the Quartus II software. For more information, refer to the *Real-Time ISP and ISP Clamp for MAX II Devices* chapter in the *MAX II Device Handbook*. MII51004-2.1 ## Introduction MAX® II devices offer hot socketing, also known as hot plug-in or hot swap, and power sequencing support. Designers can insert or remove a MAX II board in a system during operation without undesirable effects to the system bus. The hot socketing feature removes some of the difficulties designers face when using components on printed circuit boards (PCBs) that contain a mixture of 3.3-, 2.5-, 1.8-, and 1.5-V devices. The MAX II device hot socketing feature provides: - Board or device insertion and removal - Support for any power-up sequence - Non-intrusive I/O buffers to system buses during hot insertion This chapter contains the following sections: - "MAX II Hot-Socketing Specifications" on page 4–1 - "Power-On Reset Circuitry" on page 4–5 # **MAX II Hot-Socketing Specifications** MAX II devices offer all three of the features required for the hot-socketing capability listed above without any external components or special design requirements. The following are hot-socketing specifications: - The device can be driven before and during power-up or power-down without any damage to the device itself. - I/O pins remain tri-stated during power-up. The device does not drive out before or during power-up, thereby affecting other buses in operation. - Signal pins do not drive the $V_{\text{CCIO}}$ or $V_{\text{CCINT}}$ power supplies. External input signals to device I/O pins do not power the device $V_{\text{CCIO}}$ or $V_{\text{CCINT}}$ power supplies via internal paths. This is true if the $V_{\text{CCINT}}$ and the $V_{\text{CCIO}}$ supplies are held at GND. Altera uses GND as reference for the hot-socketing and I/O buffers circuitry designs. You must connect the GND between boards before connecting the $V_{\text{CCINT}}$ and the $V_{\text{CCIO}}$ power supplies to ensure device reliability and compliance to the hot-socketing specifications. # **Devices Can Be Driven before Power-Up** Signals can be driven into the MAX II device I/O pins and GCLK [ 3 . . 0 ] pins before or during power-up or power-down without damaging the device. MAX II devices support any power-up or power-down sequence ( $V_{\text{CCIO1}}$ , $V_{\text{CCIO2}}$ , $V_{\text{CCIO3}}$ , $V_{\text{CCIO4}}$ , $V_{\text{CCIO4}}$ , $V_{\text{CCIO4}}$ , $V_{\text{CCIO7}}$ ), simplifying the system-level design. When the I/O pin receives a negative ESD zap at the pin that is less than -0.7 V (0.7 V is the voltage drop across a diode), the intrinsic P-Substrate/N+ drain diode is forward biased. Therefore, the discharge ESD current path is from GND to the I/O pin, as shown in Figure 4–4. Figure 4-4. ESD Protection During Negative Voltage Zap # **Power-On Reset Circuitry** MAX II devices have POR circuits to monitor $V_{\text{CCINT}}$ and $V_{\text{CCIO}}$ voltage levels during power-up. The POR circuit monitors these voltages, triggering download from the non-volatile configuration flash memory (CFM) block to the SRAM logic, maintaining tri-state of the I/O pins (with weak pull-up resistors enabled) before and during this process. When the MAX II device enters user mode, the POR circuit releases the I/O pins to user functionality. The POR circuit of the MAX II (except MAX IIZ) device continues to monitor the $V_{\text{CCINT}}$ voltage level to detect a brown-out condition. The POR circuit of the MAX IIZ device does not monitor the $V_{\text{CCINT}}$ voltage level after the device enters into user mode. More details are provided in the following sub-sections. ### **Power-Up Characteristics** When power is applied to a MAX II device, the POR circuit monitors $V_{\text{CCINT}}$ and begins SRAM download at an approximate voltage of 1.7 V or 1.55 V for MAX IIG and MAX IIZ devices. From this voltage reference, SRAM download and entry into user mode takes 200 to 450 $\mu$ s maximum, depending on device density. This period of time is specified as $t_{\text{CONFIG}}$ in the power-up timing section of the *DC and Switching Characteristics* chapter in the *MAX II Device Handbook*. Entry into user mode is gated by whether all $V_{\text{CCIO}}$ banks are powered with sufficient operating voltage. If $V_{\text{CCIN}}T$ and $V_{\text{CCIO}}$ are powered simultaneously, the device enters user mode within the $t_{\text{CONFIG}}$ specifications. If $V_{\text{CCIO}}$ is powered more than $t_{\text{CONFIG}}$ after $V_{\text{CCINT}}$ , the device does not enter user mode until 2 $\mu$ s after all $V_{\text{CCIO}}$ banks are powered. For MAX II and MAX IIG devices, when in user mode, the POR circuitry continues to monitor the $V_{\text{CCINT}}$ (but not $V_{\text{CCIO}}$ ) voltage level to detect a brown-out condition. If there is a $V_{\text{CCINT}}$ voltage sag at or below $1.4\,\text{V}$ during user mode, the POR circuit resets the SRAM and tri-states the I/O pins. Once $V_{\text{CCINT}}$ rises back to approximately $1.7\,\text{V}$ (or $1.55\,\text{V}$ for MAX IIG devices), the SRAM download restarts and the device begins to operate after $t_{\text{CONFIG}}$ time has passed. For MAX IIZ devices, the POR circuitry does not monitor the $V_{\text{CCINT}}$ and $V_{\text{CCIO}}$ voltage levels after the device enters user mode. If there is a $V_{\text{CCINT}}$ voltage sag below 1.4 V during user mode, the functionality of the device will not be guaranteed and you must power down the $V_{\text{CCINT}}$ to 0 V for a minimum of 10 $\mu$ s before powering the $V_{\text{CCINT}}$ and $V_{\text{CCIO}}$ up again. Once $V_{\text{CCINT}}$ rises from 0 V back to approximately 1.55 V, the SRAM download restarts and the device begins to operate after $t_{\text{CONFIG}}$ time has passed. Figure 4–5 shows the voltages for POR of MAX II, MAX IIG, and MAX IIZ devices during power-up into user mode and from user mode to power-down or brown-out. All $V_{\text{CCINT}}$ and $V_{\text{CCIO}}$ pins of all banks must be powered on MAX II devices before entering user mode. **Operating Conditions** **Table 5–4.** MAX II Device DC Electrical Characteristics (*Note 1*) (Part 2 of 2) | Symbol | Parameter | Conditions | Minimum | Typical | Maximum | Unit | |---------------------|-----------------------------------------------------------------|-------------|---------|---------|---------|------| | I <sub>PULLUP</sub> | I/O pin pull-up resistor<br>current when I/O is<br>unprogrammed | _ | _ | _ | 300 | μА | | C <sub>IO</sub> | Input capacitance for user I/O pin | <del></del> | _ | _ | 8 | pF | | C <sub>GCLK</sub> | Input capacitance for dual-purpose GCLK/user I/O pin | _ | _ | _ | 8 | pF | #### Notes to Table 5-4: - (1) Typical values are for $T_A = 25$ °C, $V_{CCINT} = 3.3$ or 2.5 V, and $V_{CCIO} = 1.5$ V, 1.8 V, 2.5 V, or 3.3 V. - (2) This value is specified for normal device operation. The value may vary during power-up. This applies for all V<sub>ccio</sub> settings (3.3, 2.5, 1.8, and 1.5 V). - (3) $V_1$ = ground, no load, no toggling inputs. - (4) Commercial temperature ranges from 0°C to 85°C with maximum current at 85°C. - (5) Industrial temperature ranges from -40°C to 100°C with maximum current at 100°C. - (6) This value applies to commercial and industrial range devices. For extended temperature range devices, the $V_{\text{SCHMITT}}$ typical value is 300 mV for $V_{\text{CCIO}} = 3.3$ V and 120 mV for $V_{\text{CCIO}} = 2.5$ V. - (7) The TCK input is susceptible to high pulse glitches when the input signal fall time is greater than 200 ns for all I/O standards. - (8) This is a peak current value with a maximum duration of $t_{\text{CONFIG}}$ time. - (9) Pin pull-up resistance values will lower if an external source drives the pin higher than $V_{\text{CCIO}}$ . ## **External Timing Parameters** External timing parameters are specified by device density and speed grade. All external I/O timing parameters shown are for the 3.3-V LVTTL I/O standard with the maximum drive strength and fast slew rate. For external I/O timing using standards other than LVTTL or for different drive strengths, use the I/O standard input and output delay adders in Table 5–27 through Table 5–31. For more information about each external timing parameters symbol, refer to the *Understanding Timing in MAX II Devices* chapter in the *MAX II Device Handbook*. Table 5–23 shows the external I/O timing parameters for EPM240 devices. **Table 5–23.** EPM240 Global Clock External I/O Timing Parameters (Part 1 of 2) | | | | | ı | MAX II | MAX II | G | | | | MA | X IIZ | | | | |------------------|--------------------------------------------------------------------------|-----------|-------------------|----------|-------------------|--------|-------------------|-----|-------------------|-----|-------------------|-------|-------------------|------|------| | | | | -3 Speed<br>Grade | | -4 Speed<br>Grade | | –5 Speed<br>Grade | | –6 Speed<br>Grade | | -7 Speed<br>Grade | | -8 Speed<br>Grade | | Ī | | Symbol | Parameter | Condition | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | Unit | | t <sub>PD1</sub> | Worst case<br>pin-to-pin<br>delay<br>through 1<br>look-up table<br>(LUT) | 10 pF | _ | 4.7 | _ | 6.1 | _ | 7.5 | _ | 7.9 | _ | 12.0 | _ | 14.0 | ns | | t <sub>PD2</sub> | Best case<br>pin-to-pin<br>delay<br>through<br>1 LUT | 10 pF | | 3.7 | _ | 4.8 | _ | 5.9 | _ | 5.8 | _ | 7.8 | _ | 8.5 | ns | | t <sub>SU</sub> | Global clock<br>setup time | _ | 1.7 | _ | 2.2 | _ | 2.7 | _ | 2.4 | _ | 4.1 | _ | 4.6 | _ | ns | | t <sub>H</sub> | Global clock<br>hold time | _ | 0 | | 0 | _ | 0 | _ | 0 | _ | 0 | _ | 0 | _ | ns | | t <sub>co</sub> | Global clock<br>to output<br>delay | 10 pF | 2.0 | 4.3 | 2.0 | 5.6 | 2.0 | 6.9 | 2.0 | 6.6 | 2.0 | 8.1 | 2.0 | 8.6 | ns | | t <sub>CH</sub> | Global clock<br>high time | _ | 166 | _ | 216 | _ | 266 | _ | 253 | _ | 335 | _ | 339 | _ | ps | | t <sub>CL</sub> | Global clock<br>low time | _ | 166 | _ | 216 | _ | 266 | _ | 253 | _ | 335 | _ | 339 | _ | ps | | t <sub>CNT</sub> | Minimum<br>global clock<br>period for<br>16-bit<br>counter | _ | 3.3 | <u>—</u> | 4.0 | | 5.0 | | 5.4 | | 8.1 | | 8.4 | | ns | **Table 5–29.** External Timing Output Delay and $t_{\mbox{\tiny OD}}$ Adders for Fast Slew Rate | | | | M | AX II / | MAX IIG | ì | | | | MA | X IIZ | | | | |---------------|-------------------|-----|-------|-------------------|---------|-------------------|-------|-------------------|-----|-------------------|-------|-------------------|-----|------| | | -3 Speed<br>Grade | | • | -4 Speed<br>Grade | | –5 Speed<br>Grade | | -6 Speed<br>Grade | | -7 Speed<br>Grade | | –8 Speed<br>Grade | | | | I/O Standa | ırd | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | Unit | | 3.3-V LVTTL | 16 mA | _ | 0 | _ | 0 | _ | 0 | _ | 0 | _ | 0 | _ | 0 | ps | | | 8 mA | _ | 65 | _ | 84 | _ | 104 | _ | -6 | _ | -2 | _ | -3 | ps | | 3.3-V LVCMOS | 8 mA | | 0 | _ | 0 | _ | 0 | _ | 0 | _ | 0 | _ | 0 | ps | | | 4 mA | _ | 65 | _ | 84 | _ | 104 | _ | -6 | _ | -2 | _ | -3 | ps | | 2.5-V LVTTL / | 14 mA | _ | 122 | _ | 158 | _ | 195 | _ | -63 | _ | -71 | _ | -88 | ps | | LVCMOS | 7 mA | | 193 | _ | 251 | _ | 309 | _ | 10 | _ | -1 | _ | 1 | ps | | 1.8-V LVTTL / | 6 mA | _ | 568 | _ | 738 | _ | 909 | _ | 128 | _ | 118 | _ | 118 | ps | | LVCMOS | 3 mA | _ | 654 | _ | 850 | _ | 1,046 | _ | 352 | _ | 327 | _ | 332 | ps | | 1.5-V LVCMOS | 4 mA | _ | 1,059 | _ | 1,376 | _ | 1,694 | _ | 421 | _ | 400 | _ | 400 | ps | | | 2 mA | _ | 1,167 | _ | 1,517 | _ | 1,867 | _ | 757 | _ | 743 | _ | 743 | ps | | 3.3-V PCI | 20 mA | _ | 3 | _ | 4 | _ | 5 | _ | -6 | _ | -2 | _ | -3 | ps | **Table 5–30.** External Timing Output Delay and $t_{\tiny OD}$ Adders for Slow Slew Rate | | | | ľ | II XAN | / MAX IIO | ì | | | | M | AX IIZ | | | | |-----------------|-------|-----|-------------------|--------|-------------------|-----|-------------------|-----|-------------------|-----|-------------------|-----|--------|------| | −3 Spe<br>Grade | | • | -4 Speed<br>Grade | | –5 Speed<br>Grade | | –6 Speed<br>Grade | | -7 Speed<br>Grade | | –8 Speed<br>Grade | | | | | I/O Standa | rd | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | Unit | | 3.3-V LVTTL | 16 mA | _ | 7,064 | _ | 6,745 | _ | 6,426 | _ | 5,966 | _ | 5,992 | _ | 6,118 | ps | | | 8 mA | _ | 7,946 | _ | 7,627 | _ | 7,308 | _ | 6,541 | _ | 6,570 | _ | 6,720 | ps | | 3.3-V LVCMOS | 8 mA | _ | 7,064 | _ | 6,745 | _ | 6,426 | _ | 5,966 | _ | 5,992 | _ | 6,118 | ps | | | 4 mA | _ | 7,946 | _ | 7,627 | _ | 7,308 | _ | 6,541 | _ | 6,570 | _ | 6,720 | ps | | 2.5-V LVTTL / | 14 mA | _ | 10,434 | _ | 10,115 | _ | 9,796 | _ | 9,141 | _ | 9,154 | _ | 9,297 | ps | | LVCMOS | 7 mA | _ | 11,548 | _ | 11,229 | _ | 10,910 | _ | 9,861 | _ | 9,874 | _ | 10,037 | ps | | 1.8-V LVTTL / | 6 mA | _ | 22,927 | _ | 22,608 | _ | 22,289 | _ | 21,811 | _ | 21,854 | _ | 21,857 | ps | | LVCMOS | 3 mA | _ | 24,731 | _ | 24,412 | _ | 24,093 | _ | 23,081 | _ | 23,034 | _ | 23,107 | ps | | 1.5-V LVCMOS | 4 mA | _ | 38,723 | _ | 38,404 | _ | 38,085 | _ | 39,121 | _ | 39,124 | _ | 39,124 | ps | | | 2 mA | _ | 41,330 | _ | 41,011 | _ | 40,692 | _ | 40,631 | _ | 40,634 | _ | 40,634 | ps | | 3.3-V PCI | 20 mA | _ | 261 | _ | 339 | _ | 418 | _ | 6,644 | _ | 6,627 | _ | 6,914 | ps | Table 5–33. MAX II Maximum Output Clock Rate for I/O | | | ı | MAX II / MAX II | G | | MAX IIZ | | |--------------|------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------| | I/O Stand | lard | -3 Speed<br>Grade | -4 Speed<br>Grade | -5 Speed<br>Grade | -6 Speed<br>Grade | -7 Speed<br>Grade | -8 Speed<br>Grade | | 3.3-V LVTTL | 304 | 304 | 304 | 304 | 304 | 304 | MHz | | 3.3-V LVCMOS | 304 | 304 | 304 | 304 | 304 | 304 | MHz | | 2.5-V LVTTL | 220 | 220 | 220 | 220 | 220 | 220 | MHz | | 2.5-V LVCMOS | 220 | 220 | 220 | 220 | 220 | 220 | MHz | | 1.8-V LVTTL | 200 | 200 | 200 | 200 | 200 | 200 | MHz | | 1.8-V LVCMOS | 200 | 200 | 200 | 200 | 200 | 200 | MHz | | 1.5-V LVCMOS | 150 | 150 | 150 | 150 | 150 | 150 | MHz | | 3.3-V PCI | 304 | 304 | 304 | 304 | 304 | 304 | MHz | # **JTAG Timing Specifications** Figure 5–6 shows the timing waveforms for the JTAG signals. Figure 5-6. MAX II JTAG Timing Waveforms Table 5–34 shows the JTAG Timing parameters and values for MAX II devices. **Table 5–34.** MAX II JTAG Timing Parameters (Part 1 of 2) | Symbol | Parameter | Min | Max | Unit | |----------------------|---------------------------------------------------------|------|-----|------| | t <sub>JCP</sub> (1) | TCK clock period for $V_{\text{CCIO1}} = 3.3 \text{ V}$ | 55.5 | _ | ns | | | TCK clock period for $V_{CCIO1} = 2.5 \text{ V}$ | 62.5 | _ | ns | | | TCK clock period for $V_{CCIO1} = 1.8 \text{ V}$ | 100 | _ | ns | | | TCK clock period for $V_{CCIO1} = 1.5 \text{ V}$ | 143 | _ | ns | | t <sub>JCH</sub> | TCK clock high time | 20 | _ | ns | | t <sub>JCL</sub> | TCK clock low time | 20 | _ | ns | **Table 5–34.** MAX II JTAG Timing Parameters (Part 2 of 2) | Symbol | Parameter | Min | Max | Unit | |-------------------|------------------------------------------------|-----|-----|------| | t <sub>JPSU</sub> | JTAG port setup time (2) | 8 | _ | ns | | t <sub>JPH</sub> | JTAG port hold time | 10 | _ | ns | | t <sub>JPCO</sub> | JTAG port clock to output (2) | | 15 | ns | | t <sub>JPZX</sub> | JTAG port high impedance to valid output (2) | _ | 15 | ns | | t <sub>JPXZ</sub> | JTAG port valid output to high impedance (2) | _ | 15 | ns | | t <sub>JSSU</sub> | Capture register setup time | 8 | _ | ns | | t <sub>JSH</sub> | Capture register hold time | 10 | _ | ns | | t <sub>JSCO</sub> | Update register clock to output | _ | 25 | ns | | t <sub>JSZX</sub> | Update register high impedance to valid output | | 25 | ns | | t <sub>JSXZ</sub> | Update register valid output to high impedance | | 25 | ns | #### Notes to Table 5-34: - (1) Minimum clock period specified for 10 pF load on the TDO pin. Larger loads on TDO will degrade the maximum TCK frequency. - (2) This specification is shown for 3.3-V LVTTL/LVCMOS and 2.5-V LVTTL/LVCMOS operation of the JTAG pins. For 1.8-V LVTTL/LVCMOS and 1.5-V LVCMOS, the t<sub>JPSU</sub> minimum is 6 ns and t<sub>JPCO</sub>, t<sub>JPZX</sub>, and t<sub>JPXZ</sub> are maximum values at 35 ns. ## **Referenced Documents** This chapter references the following documents: - I/O Structure section in the MAX II Architecture chapter in the MAX II Device Handbook - Hot Socketing and Power-On Reset in MAX II Devices chapter in the MAX II Device Handbook - Operating Requirements for Altera Devices Data Sheet - PowerPlay Power Analysis chapter in volume 3 of the Quartus II Handbook - Understanding and Evaluating Power in MAX II Devices chapter in the MAX II Device Handbook - *Understanding Timing in MAX II Devices* chapter in the *MAX II Device Handbook* - Using MAX II Devices in Multi-Voltage Systems chapter in the MAX II Device Handbook