Welcome to <u>E-XFL.COM</u>

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Betano                     |                                                                            |
|----------------------------|----------------------------------------------------------------------------|
| Product Status             | Active                                                                     |
| Core Processor             | ARM® Cortex®-M0                                                            |
| Core Size                  | 32-Bit Single-Core                                                         |
| Speed                      | 24MHz                                                                      |
| Connectivity               | I <sup>2</sup> C, IrDA, LINbus, Microwire, SmartCard, SPI, SSP, UART/USART |
| Peripherals                | Brown-out Detect/Reset, LVD, POR, PWM, WDT                                 |
| Number of I/O              | 36                                                                         |
| Program Memory Size        | 32KB (32K x 8)                                                             |
| Program Memory Type        | FLASH                                                                      |
| EEPROM Size                | -                                                                          |
| RAM Size                   | 4K x 8                                                                     |
| Voltage - Supply (Vcc/Vdd) | 1.71V ~ 5.5V                                                               |
| Data Converters            | A/D 8x12b SAR; D/A 2xIDAC                                                  |
| Oscillator Type            | Internal                                                                   |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                          |
| Mounting Type              | Surface Mount                                                              |
| Package / Case             | 48-LQFP                                                                    |
| Supplier Device Package    | 48-TQFP (7x7)                                                              |
| Purchase URL               | https://www.e-xfl.com/product-detail/infineon-technologies/cy8c4125azi-473 |
|                            |                                                                            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



# **More Information**

Cypress provides a wealth of data at www.cypress.com to help you to select the right PSoC device for your design, and to help you to quickly and effectively integrate the device into your design. For a comprehensive list of resources, see the knowledge base article KBA86521, How to Design with PSoC 3, PSoC 4, and PSoC 5LP. Following is an abbreviated list for PSoC 4:

- Overview: PSoC Portfolio, PSoC Roadmap
- Product Selectors: PSoC 1, PSoC 3, PSoC 4, PSoC 5LP In addition, PSoC Creator includes a device selection tool.
- Application notes: Cypress offers a large number of PSoC application notes covering a broad range of topics, from basic to advanced level. Recommended application notes for getting started with PSoC 4 are:
  - □ AN79953: Getting Started With PSoC 4
  - □ AN88619: PSoC 4 Hardware Design Considerations
  - □ AN86439: Using PSoC 4 GPIO Pins
  - □ AN57821: Mixed Signal Circuit Board Layout
  - AN81623: Digital Design Best Practices
  - □ AN73854: Introduction To Bootloaders
  - AN89610: ARM Cortex Code Optimization
  - □ AN90071: CY8CMBRxxx CapSense Design Guide

- Technical Reference Manual (TRM) is in two documents:
- Architecture TRM details each PSoC 4 functional block.
- Registers TRM describes each of the PSoC 4 registers.
- Development Kits:
  - CY8CKIT-042, PSoC 4 Pioneer Kit, is an easy-to-use and inexpensive development platform. This kit includes connectors for Arduino<sup>™</sup> compatible shields and Digilent® Pmod<sup>™</sup> daughter cards.
  - CY8CKIT-049 is a very low-cost prototyping platform. It is a low-cost alternative to sampling PSoC 4 devices.
  - CY8CKIT-001 is a common development platform for any one of the PSoC 1, PSoC 3, PSoC 4, or PSoC 5LP families of devices.

The MiniProg3 device provides an interface for flash programming and debug.

# **PSoC Creator**

PSoC Creator is a free Windows-based Integrated Design Environment (IDE). It enables concurrent hardware and firmware design of PSoC 3, PSoC 4, and PSoC 5LP based systems. Create designs using classic, familiar schematic capture supported by over 100 pre-verified, production-ready PSoC Components; see the list of component datasheets. With PSoC Creator, you can:

- 1. Drag and drop component icons to build your hardware system design in the main design workspace
- 2. Codesign your application firmware with the PSoC hardware, using the PSoC Creator IDE C compiler
- 3. Configure components using the configuration tools
- 4. Explore the library of 100+ components
- 5. Review component datasheets

#### Figure 1. Multiple-Sensor Example Project in PSoC Creator





# Contents

| Functional Definition        | 5  |
|------------------------------|----|
| CPU and Memory Subsystem     | 5  |
| System Resources             | 5  |
| Analog Blocks                | 6  |
| Fixed Function Digital       | 7  |
| GPIO                         | 7  |
| Special Function Peripherals | 8  |
| Pinouts                      | 9  |
| Power                        | 15 |
| Unregulated External Supply  | 15 |
| Regulated External Supply    | 16 |
| Development Support          | 17 |
| Documentation                | 17 |
| Online                       | 17 |
| Tools                        | 17 |
| Electrical Specifications    | 18 |
| Absolute Maximum Ratings     |    |
| Device-Level Specifications  | 18 |

| Analog Peripherals                      | 22 |
|-----------------------------------------|----|
| Digital Peripherals                     |    |
| Memory                                  |    |
| System Resources                        | 29 |
| Ordering Information                    | 32 |
| Part Numbering Conventions              | 33 |
| Packaging                               | 34 |
| Acronyms                                | 38 |
| Document Conventions                    |    |
| Units of Measure                        | 40 |
| Revision History                        | 41 |
| Sales, Solutions, and Legal Information | 42 |
| Worldwide Sales and Design Support      | 42 |
| Products                                | 42 |
| PSoC® Solutions                         | 42 |
| Cypress Developer Community             | 42 |
| Technical Support                       | 42 |



### IMO Clock Source

The IMO is the primary source of internal clocking in the PSoC 4100. It is trimmed during testing to achieve the specified accuracy. Trim values are stored in nonvolatile latches (NVL). Additional trim settings from flash can be used to compensate for changes. The IMO default frequency is 24 MHz and it can be adjusted between 3 MHz to 24 MHz in steps of 1 MHz. The IMO tolerance with Cypress-provided calibration settings is ±2%.

#### ILO Clock Source

The ILO is a very low power oscillator, which is primarily used to generate clocks for peripheral operation in Deep Sleep mode. ILO-driven counters can be calibrated to the IMO to improve accuracy. Cypress provides a software component, which does the calibration.

#### Watchdog Timer

A watchdog timer is implemented in the clock block running from the ILO; this allows watchdog operation during Deep Sleep and generates a watchdog reset if not serviced before the timeout occurs. The watchdog reset is recorded in the Reset Cause register.

#### Reset

PSoC 4100 can be reset from a variety of sources including a software reset. Reset events are asynchronous and guarantee reversion to a known state. The reset cause is recorded in a register, which is sticky through reset and allows software to determine the cause of the reset. An XRES pin is reserved for external reset to avoid complications with configuration and multiple pin functions during power-on or reconfiguration. The XRES pin has an internal pull-up resistor that is always enabled.

#### Voltage Reference

The PSoC 4100 reference system generates all internally required references. A 1% voltage reference spec is provided for the 12-bit ADC. To allow better signal to noise ratios (SNR) and better absolute accuracy, it is possible to bypass the internal reference using a GPIO pin or to use an external reference for the SAR.

### Analog Blocks

### 12-bit SAR ADC

The 12-bit 806 ksps SAR ADC can operate at a maximum clock rate of 14.5 MHz and requires a minimum of 18 clocks at that frequency to do a 12-bit conversion.

The block functionality is augmented for the user by adding a reference buffer to it (trimmable to  $\pm$ 1%) and by providing the choice (for the PSoC 4100 case) of three internal voltage references: V<sub>DD</sub>, V<sub>DD</sub>/2, and V<sub>REF</sub> (nominally 1.024 V) as well as an external reference through a GPIO pin. The sample-and-hold (S/H) aperture is programmable allowing the gain bandwidth requirements of the amplifier driving the SAR inputs, which determine its settling time, to be relaxed if required. System performance will be 65 dB for true 12-bit precision providing appropriate references are used and system noise levels permit. To improve performance in noisy conditions, it is possible to provide an external bypass (through a fixed pin location) for the internal reference amplifier.

The SAR is connected to a fixed set of pins through an 8-input sequencer. The sequencer cycles through selected channels autonomously (sequencer scan) and does so with zero switching overhead (that is, aggregate sampling bandwidth is equal to 806 ksps whether it is for a single channel or distributed over several channels). The sequencer switching is effected through a state machine or through firmware driven switching. A feature provided by the sequencer is buffering of each channel to reduce CPU interrupt service requirements. To accommodate signals with varying source impedance and frequency, it is possible to have different sample times programmable for each channel. Also, signal range specification through a pair of range registers (low and high range values) is implemented with a corresponding out-of-range interrupt if the digitized value exceeds the programmed range; this allows fast detection of out-of-range values without the necessity of having to wait for a sequencer scan to be completed and the CPU to read the values and check for out-of-range values in software.

The SAR is able to digitize the output of the on-board temperature sensor for calibration and other temperature-dependent functions. The SAR is not available in Deep Sleep and Hibernate modes as it requires a high-speed clock (up to 18 MHz). The SAR operating range is 1.71 V to 5.5 V.



#### Figure 4. SAR ADC System Diagram



# GPIO

PSoC 4100 has 36 GPIOs. The GPIO block implements the following:

- Eight drive strength modes:
  - Analog input mode (input and output buffers disabled)
     Input only
  - Weak pull-up with strong pull-down
  - □ Strong pull-up with weak pull-down
  - Open drain with strong pull-down
  - Open drain with strong pull-up
  - □ Strong pull-up with strong pull-down
  - Weak pull-up with weak pull-down
- Input threshold select (CMOS or LVTTL).
- Individual control of input and output buffer enabling/disabling in addition to the drive strength modes.
- Hold mode for latching previous state (used for retaining I/O state in Deep Sleep mode and Hibernate modes).
- Selectable slew rates for dV/dt related noise control to improve EMI.

The pins are organized in logical entities called ports, which are 8-bit in width. During power-on and reset, the blocks are forced to the disable state so as not to crowbar any inputs and/or cause excess turn-on current. A multiplexing network known as a high-speed I/O matrix is used to multiplex between various signals that may connect to an I/O pin. Pin locations for fixed-function peripherals are also fixed to reduce internal multiplexing complexity.

Data output and pin state registers store, respectively, the values to be driven on the pins and the states of the pins themselves. Every I/O pin can generate an interrupt if so enabled and each I/O port has an interrupt request (IRQ) and interrupt service routine (ISR) vector associated with it (5 for PSoC 4100 since it has 4.5 ports).

### **Special Function Peripherals**

#### LCD Segment Drive

PSoC 4100 has an LCD controller which can drive up to four commons and up to 32 segments. It uses full digital methods to drive the LCD segments requiring no generation of internal LCD voltages. The two methods used are referred to as digital correlation and PWM.

Digital correlation pertains to modulating the frequency and levels of the common and segment signals to generate the highest RMS voltage across a segment to light it up or to keep the RMS signal zero. This method is good for STN displays but may result in reduced contrast with TN (cheaper) displays.

PWM pertains to driving the panel with PWM signals to effectively use the capacitance of the panel to provide the integration of the modulated pulse-width to generate the desired LCD voltage. This method results in higher power consumption but can result in better results when driving TN displays. LCD operation is supported during Deep Sleep refreshing a small display buffer (4 bits; 1 32-bit register per port).

#### CapSense

CapSense is supported on all pins in the PSoC 4100 through a CapSense Sigma-Delta (CSD) block that can be connected to any pin through an analog mux bus that any GPIO pin can be connected to via an Analog switch. CapSense function can thus be provided on any pin or group of pins in a system under software control. A component is provided for the CapSense block to make it easy for the user.

Shield voltage can be driven on another mux bus to provide water tolerance capability. Water tolerance is provided by driving the shield electrode in phase with the sense electrode to keep the shield capacitance from attenuating the sensed input.

The CapSense block has two IDACs which can be used for general purposes if CapSense is not being used.(both IDACs are available in that case) or if CapSense is used without water tolerance (one IDAC is available).

### WLCSP Package Bootloader

The WLCSP package is supplied with an I<sup>2</sup>C Bootloader installed in flash. The bootloader is compatible with PSoC Creator bootloadable project files and has the following default settings:

- I<sup>2</sup>C SCL and SDA connected to port pins P4.0 and P4.1 respectively (external pull-up resistors required)
- I<sup>2</sup>C Slave mode, address 8, data rate = 100 kbps
- Single application
- Wait two seconds for bootload command
- Other bootloader options are as set by the PSoC Creator Bootloader Component default
- Occupies the bottom 4.5 K of flash

For more information on this bootloader, see the following Cypress application notes:

#### AN73854 - Introduction to Bootloaders

Note that a PSoC Creator bootloadable project must be associated with *.hex* and *.elf* files for a bootloader project that is configured for the target device. Bootloader *.hex* and *.elf* files can be found at http://www.cypress.com/?rID=78805. The factory-installed bootloader can be overwritten using JTAG or SWD programming.



### Figure 5. 48-Pin TQFP Pinout





# Power

The following power system diagrams show the minimum set of power supply pins as implemented for PSoC 4100. The system has one regulator in Active mode for the digital circuitry. There is no analog regulator; the analog circuits run directly from the  $V_{DDA}$  input. There are separate regulators for the Deep Sleep and Hibernate (lowered power supply and retention) modes. There is a separate low-noise regulator for the bandgap. The supply voltage range is 1.71 V to 5.5 V with all functions and circuits operating over that range.





The PSoC 4100 family allows two distinct modes of power supply operation: Unregulated External Supply, and Regulated External Supply modes.

### Unregulated External Supply

In this mode, PSoC 4100 is powered by an external power supply that can be anywhere in the range of 1.8 V to 5.5 V. This range is also designed for battery-powered operation, for instance, the chip can be powered from a battery system that starts at 3.5 V and works down to 1.8 V. In this mode, the internal regulator of PSoC 4100 supplies the internal logic and the V<sub>CCD</sub> output of the PSoC 4100 must be bypassed to ground via an external Capacitor (in the range of 1  $\mu$ F to 1.6  $\mu$ F; X5R ceramic or better).

 $V_{DDA}$  and  $V_{DDD}$  must be shorted together; the grounds, VSSA and  $V_{SS}$  must also be shorted together. Bypass capacitors must be used from  $V_{DDD}$  to ground, typical practice for systems in this frequency range is to use a capacitor in the 1- $\mu F$  range in parallel with a smaller capacitor (0.1  $\mu F$  for example). Note that these are simply rules of thumb and that, for critical applications, the PCB layout, lead inductance, and the Bypass capacitor parasitic should be simulated to design and obtain optimal bypassing.

### Figure 11. 48-TQFP Package Example



Figure 12. 44-TQFP Package Example



| Power Supply            | Bypass Capacitors                                                                                                                                |
|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|
| VDDD-VSS                | 0.1 $\mu$ F ceramic at each pin (C2, C6) plus<br>bulk capacitor 1 to 10 $\mu$ F (C1). Total capac-<br>itance may be greater than 10 $\mu$ F.     |
| VDDA-VSSA               | 0.1 $\mu$ F ceramic at pin (C4). Additional<br>1 $\mu$ F to 10 $\mu$ F (C3) bulk capacitor. Total<br>capacitance may be greater than 10 $\mu$ F. |
| VCCD-VSS                | 1 $\mu$ F ceramic capacitor at the VCCD pin (C5)                                                                                                 |
| VREF–VSSA<br>(optional) | The internal bandgap may be bypassed with a 1 $\mu$ F to 10 $\mu$ F capacitor. Total capacitance may be greater than 10 $\mu$ F.                 |



### Table 2. DC Specifications (continued)

| Spec ID#  | Parameter                  | Description                                        | Min | Тур | Max  | Units | Details/<br>Conditions         |
|-----------|----------------------------|----------------------------------------------------|-----|-----|------|-------|--------------------------------|
| Deep Slee | p Mode, V <sub>DD</sub> =  | 3.6 V to 5.5 V                                     |     |     |      |       |                                |
| SID34     | IDD29                      | I <sup>2</sup> C wakeup and WDT on                 | -   | 1.5 | 15   | μA    | Typ at 25 °C<br>Max at 85 °C   |
| Deep Slee | p Mode, V <sub>DD</sub> =  | 1.71 V to 1.89 V (Regulator bypassed               | )   |     |      |       |                                |
| SID37     | IDD32                      | I <sup>2</sup> C wakeup and WDT on.                | -   | 1.7 | -    | μA    | T = 25 °C                      |
| SID38     | IDD33                      | I <sup>2</sup> C wakeup and WDT on                 | -   | -   | 60   | μA    | T = 85 °C                      |
| Deep Slee | p Mode, +105 °             | °C                                                 |     |     |      |       |                                |
| SID33Q    | IDD28Q                     | I <sup>2</sup> C wakeup and WDT on. Regulator Off. | -   | -   | 135  | μA    | V <sub>DD</sub> = 1.71 to 1.89 |
| SID34Q    | IDD29Q                     | I <sup>2</sup> C wakeup and WDT on.                | _   | _   | 180  | μA    | V <sub>DD</sub> = 1.8 to 3.6   |
| SID35Q    | IDD30Q                     | I <sup>2</sup> C wakeup and WDT on.                | _   | _   | 140  | μA    | V <sub>DD</sub> = 3.6 to 5.5   |
| Hibernate | Mode, V <sub>DD</sub> = 1  | .8 V to 3.6 V (Regulator on)                       |     | •   | •    |       | •                              |
| SID40     | IDD35                      | GPIO and Reset active                              | _   | 150 | _    | nA    | T = 25 °C                      |
| SID41     | IDD36                      | GPIO and Reset active                              | _   | -   | 1000 | nA    | T = 85 °C                      |
| Hibernate | Mode, V <sub>DD</sub> = 3  | .6 V to 5.5 V                                      |     | •   | •    |       | •                              |
| SID43     | IDD38                      | GPIO and Reset active                              | _   | 150 | _    | nA    | T = 25 °C                      |
| Hibernate | Mode, V <sub>DD</sub> = 1. | .71 V to 1.89 V (Regulator bypassed)               |     | •   | •    | •     |                                |
| SID46     | IDD41                      | GPIO and Reset active                              | -   | 150 | -    | nA    | T = 25 °C                      |
| SID47     | IDD42                      | GPIO and Reset active                              | -   | -   | 1000 | nA    | T = 85 °C                      |
| Hibernate | Mode, +105 °C              |                                                    |     |     |      |       |                                |
| SID42Q    | IDD37Q                     | Regulator Off                                      | -   | -   | 19.4 | μA    | V <sub>DD</sub> = 1.71 to 1.89 |
| SID43Q    | IDD38Q                     |                                                    | -   | -   | 17   | μA    | V <sub>DD</sub> = 1.8 to 3.6   |
| SID44Q    | IDD39Q                     |                                                    | _   | -   | 16   | μA    | V <sub>DD</sub> = 3.6 to 5.5   |
| Stop Mode | 9                          |                                                    |     |     |      |       |                                |
| SID304    | IDD43A                     | Stop Mode current; V <sub>DD</sub> = 3.3 V         | -   | 20  | 80   | nA    | Typ at 25 °C<br>Max at 85 °C   |
| Stop Mode | e, +105 °C                 |                                                    |     |     |      |       |                                |
| SID304Q   | IDD43AQ                    | Stop Mode current; V <sub>DD</sub> = 3.6 V         | -   | -   | 5645 | nA    |                                |
| XRES curi | ent                        | •                                                  |     | •   |      | ·     | •                              |
| SID307    | IDD_XR                     | Supply current while XRES asserted                 | -   | 2   | 5    | mA    |                                |

# Table 3. AC Specifications

| Spec ID# | Parameter               | Description                          | Min | Тур | Мах | Units | Details/<br>Conditions                             |
|----------|-------------------------|--------------------------------------|-----|-----|-----|-------|----------------------------------------------------|
| SID48    | F <sub>CPU</sub>        | CPU frequency                        | DC  | -   | 24  | MHz   | $1.71 \le V_{DD} \le 5.5$                          |
| SID49    | T <sub>SLEEP</sub>      | Wakeup from sleep mode               | -   | 0   | -   | μs    | Guaranteed by charac-<br>terization                |
| SID50    | T <sub>DEEPSLEEP</sub>  | Wakeup from Deep Sleep mode          | -   | _   | 25  | μs    | 24-MHz IMO.<br>Guaranteed by charac-<br>terization |
| SID51    | T <sub>HIBERNATE</sub>  | Wakeup from Hibernate and Stop modes | -   | -   | 2   | ms    | Guaranteed by charac-<br>terization                |
| SID52    | T <sub>RESETWIDTH</sub> | External reset pulse width           | 1   | -   | _   | μs    | Guaranteed by charac-<br>terization                |



### GPIO

## Table 4. GPIO DC Specifications

| Spec ID# | Parameter                      | Description                                              | Min                        | Тур | Max                       | Units | Details/<br>Conditions                                         |
|----------|--------------------------------|----------------------------------------------------------|----------------------------|-----|---------------------------|-------|----------------------------------------------------------------|
| SID57    | V <sub>IH</sub> <sup>[2]</sup> | Input voltage high threshold                             | 0.7 ×<br>V <sub>DDD</sub>  | _   | -                         | V     | CMOS Input                                                     |
| SID58    | V <sub>IL</sub>                | Input voltage low threshold                              | -                          | -   | 0.3 ×<br>V <sub>DDD</sub> | V     | CMOS Input                                                     |
| SID241   | V <sub>IH</sub> <sup>[2]</sup> | LVTTL input, V <sub>DDD</sub> < 2.7 V                    | 0.7×<br>V <sub>DDD</sub>   | -   | -                         | V     |                                                                |
| SID242   | V <sub>IL</sub>                | LVTTL input, V <sub>DDD</sub> < 2.7 V                    | -                          | -   | 0.3 ×<br>V <sub>DDD</sub> | V     |                                                                |
| SID243   | V <sub>IH</sub> <sup>[2]</sup> | LVTTL input, $V_{DDD} \ge 2.7 V$                         | 2.0                        | -   | -                         | V     |                                                                |
| SID244   | V <sub>IL</sub>                | LVTTL input, $V_{DDD} \ge 2.7 V$                         | -                          | -   | 0.8                       | V     |                                                                |
| SID59    | V <sub>OH</sub>                | Output voltage high level                                | V <sub>DDD</sub><br>-0.6   | _   | -                         | V     | I <sub>OH</sub> = 4 mA at<br>3-V V <sub>DDD</sub>              |
| SID60    | V <sub>OH</sub>                | Output voltage high level                                | V <sub>DDD</sub><br>-0.5   | -   | -                         | V     | I <sub>OH</sub> = 1 mA at<br>1.8-V V <sub>DDD</sub>            |
| SID61    | V <sub>OL</sub>                | Output voltage low level                                 | -                          | -   | 0.6                       | V     | I <sub>OL</sub> = 4 mA at<br>1.8-V V <sub>DDD</sub>            |
| SID62    | V <sub>OL</sub>                | Output voltage low level                                 | -                          | -   | 0.6                       | V     | I <sub>OL</sub> = 8 mA at 3-V<br>V <sub>DDD</sub>              |
| SID62A   | V <sub>OL</sub>                | Output voltage low level                                 | -                          | -   | 0.4                       | V     | I <sub>OL</sub> = 3 mA at 3-V<br>V <sub>DDD</sub>              |
| SID63    | R <sub>PULLUP</sub>            | Pull-up resistor                                         | 3.5                        | 5.6 | 8.5                       | kΩ    |                                                                |
| SID64    | R <sub>PULLDOWN</sub>          | Pull-down resistor                                       | 3.5                        | 5.6 | 8.5                       | kΩ    |                                                                |
| SID65    | IIL                            | Input leakage current (absolute value)                   | -                          | -   | 2                         | nA    | 25 °C, V <sub>DDD</sub> =<br>3.0-V                             |
| SID65A   | I <sub>IL_CTBM</sub>           | Input leakage current (absolute value) for CTBM pins     | -                          | -   | 4                         | nA    |                                                                |
| SID66    | C <sub>IN</sub>                | Input capacitance                                        | -                          | -   | 7                         | pF    |                                                                |
| SID67    | V <sub>HYSTTL</sub>            | Input hysteresis LVTTL                                   | 25                         | 40  | _                         | mV    | $V_{DDD} \ge 2.7 \text{ V.}$<br>Guaranteed by characterization |
| SID68    | V <sub>HYSCMOS</sub>           | Input hysteresis CMOS                                    | 0.05 ×<br>V <sub>DDD</sub> | _   | -                         | mV    | Guaranteed by characterization                                 |
| SID69    | I <sub>DIODE</sub>             | Current through protection diode to V <sub>DD</sub> /Vss | -                          | -   | 100                       | μA    | Guaranteed by characterization                                 |
| SID69A   | I <sub>TOT_GPIO</sub>          | Maximum Total Source or Sink Chip<br>Current             | -                          | -   | 200                       | mA    | Guaranteed by characterization                                 |



# **Analog Peripherals**

### Opamp

# Table 8. Opamp Specifications (Guaranteed by Characterization)

| Spec ID# | Parameter               | Description                                           | Min      | Тур  | Max                    | Units   | Details/<br>Conditions                |
|----------|-------------------------|-------------------------------------------------------|----------|------|------------------------|---------|---------------------------------------|
|          | I <sub>DD</sub>         | Opamp block current. No load.                         | -        | -    | -                      | -       |                                       |
| SID269   | I <sub>DD_HI</sub>      | Power = high                                          | -        | 1100 | 1850                   | μA      |                                       |
| SID270   | I <sub>DD_MED</sub>     | Power = medium                                        | -        | 550  | 950                    | μA      |                                       |
| SID271   | I <sub>DD_LOW</sub>     | Power = low                                           | -        | 150  | 350                    | μA      |                                       |
|          | GBW                     | Load = 20 pF, 0.1 mA. V <sub>DDA</sub> = 2.7 V        | -        | -    | _                      | -       |                                       |
| SID272   | GBW_HI                  | Power = high                                          | 6        | -    | _                      | MHz     |                                       |
| SID273   | GBW_MED                 | Power = medium                                        | 4        | -    | _                      | MHz     |                                       |
| SID274   | GBW_LO                  | Power = low                                           | -        | 1    | -                      | MHz     |                                       |
|          | I <sub>OUT_MAX</sub>    | $V_{DDA} \ge 2.7 \text{ V}, 500 \text{ mV}$ from rail | -        | -    | -                      | -       |                                       |
| SID275   | I <sub>OUT_MAX_HI</sub> | Power = high                                          | 10       | -    | -                      | mA      |                                       |
| SID276   | IOUT_MAX_MID            | Power = medium                                        | 10       | -    | -                      | mA      |                                       |
| SID277   | IOUT_MAX_LO             | Power = low                                           | _        | 5    | -                      | mA      |                                       |
|          | I <sub>OUT</sub>        | V <sub>DDA</sub> = 1.71 V, 500 mV from rail           | _        | -    | -                      | _       |                                       |
| SID278   | IOUT_MAX_HI             | Power = high                                          | 4        | -    | -                      | mA      |                                       |
| SID279   | IOUT_MAX_MID            | Power = medium                                        | 4        | _    | _                      | mA      |                                       |
| SID280   | IOUT_MAX_LO             | Power = low                                           | _        | 2    | _                      | mA      |                                       |
| SID281   | V <sub>IN</sub>         | Charge pump on, $V_{DDA} \ge 2.7 V$                   | -0.05    | _    | V <sub>DDA</sub> – 0.2 | V       |                                       |
| SID282   | V <sub>CM</sub>         | Charge pump on, $V_{DDA} \ge 2.7 \text{ V}$           | -0.05    | _    | $V_{DDA} - 0.2$        | V       |                                       |
|          | V <sub>OUT</sub>        | $V_{DDA} \ge 2.7 \text{ V}$                           | _        | _    | _                      |         |                                       |
| SID283   | V <sub>OUT_1</sub>      | Power = high, Iload=10 mA                             | 0.5      | _    | V <sub>DDA</sub> – 0.5 | V       |                                       |
| SID284   | V <sub>OUT_2</sub>      | Power = high, lload=1 mA                              | 0.2      | _    | $V_{DDA} - 0.2$        | V       |                                       |
| SID285   | V <sub>OUT_3</sub>      | Power = medium, Iload=1 mA                            | 0.2      | _    | $V_{DDA} - 0.2$        | V       |                                       |
| SID286   | V <sub>OUT_4</sub>      | Power = low, lload=0.1 mA                             | 0.2      | _    | $V_{DDA} - 0.2$        | V       |                                       |
| SID288   | V <sub>OS_TR</sub>      | Offset voltage, trimmed                               | 1        | ±0.5 | 1                      | mV      | High mode                             |
| SID288A  | V <sub>OS_TR</sub>      | Offset voltage, trimmed                               | _        | ±1   | _                      | mV      | Medium mode                           |
| SID288B  | V <sub>OS_TR</sub>      | Offset voltage, trimmed                               | _        | ±2   | _                      | mV      | Low mode                              |
| SID290   | V <sub>OS_DR_TR</sub>   | Offset voltage drift, trimmed                         | -10      | ±3   | 10                     | µV/°C   | High mode.<br>T <sub>A</sub> ≤ 85 °C  |
| SID290Q  | VOS_DR_TR               | Offset voltage drift, trimmed                         | 15       | ±3   | 15                     | µV/°C   | High mode.<br>T <sub>A</sub> ≤ 105 °C |
| SID290A  | V <sub>OS_DR_TR</sub>   | Offset voltage drift, trimmed                         | _        | ±10  | _                      | µV/°C   | Medium mode                           |
| SID290B  | V <sub>OS_DR_TR</sub>   | Offset voltage drift, trimmed                         | _        | ±10  | _                      | μV/°C   | Low mode                              |
| SID291   | CMRR                    | DC                                                    | 70       | 80   | _                      | dB      | V <sub>DDD</sub> = 3.6 V              |
| SID292   | PSRR                    | At 1 kHz, 100-mV ripple                               | 70       | 85   | _                      | dB      | V <sub>DDD</sub> = 3.6 V              |
|          | Noise                   |                                                       | _        | _    | _                      | _       |                                       |
| SID293   | V <sub>N1</sub>         | Input referred, 1 Hz - 1GHz, power = high             | -        | 94   | _                      | µVrms   |                                       |
| SID294   | V <sub>N2</sub>         | Input referred, 1 kHz, power = high                   | _        | 72   | _                      | nV/rtHz |                                       |
| SID295   | V <sub>N3</sub>         | Input referred, 10kHz, power = high                   | _        | 28   | _                      | nV/rtHz |                                       |
| SID296   | V <sub>N4</sub>         | Input referred, 100kHz, power = high                  | <u> </u> | 15   | _                      | nV/rtHz |                                       |



| Spec ID# | Parameter        | Description                                                 | Min | Тур  | Max | Units | Details/<br>Conditions  |
|----------|------------------|-------------------------------------------------------------|-----|------|-----|-------|-------------------------|
| SID297   | Cload            | Stable up to maximum load. Perfor-<br>mance specs at 50 pF. | -   | -    | 125 | pF    |                         |
| SID298   | Slew_rate        | Cload = 50 pF, Power = High, $V_{DDA} \ge 2.7 V$            | 6   | -    | -   | V/µs  |                         |
| SID299   | T_op_wake        | From disable to enable, no external RC dominating           | -   | 300  | -   | μs    |                         |
| SID299A  | OL_GAIN          | Open Loop Gain                                              | -   | 90   | -   | dB    | Guaranteed by<br>design |
|          | Comp_mode        | Comparator mode; 50-mV drive,<br>Trise = Tfall (approx)     | -   | -    | -   |       |                         |
| SID300   | T <sub>PD1</sub> | Response time; power = high                                 | _   | 150  | _   | ns    |                         |
| SID301   | T <sub>PD2</sub> | Response time; power = medium                               | _   | 400  | -   | ns    |                         |
| SID302   | T <sub>PD3</sub> | Response time; power = low                                  | _   | 2000 | _   | ns    |                         |
| SID303   | Vhyst_op         | Hysteresis                                                  | _   | 10   | _   | mV    |                         |

# Table 8. Opamp Specifications (Guaranteed by Characterization) (continued)

## Comparator

# Table 9. Comparator DC Specifications

| Spec ID# | Parameter            | Description                                                                                                                                                 | Min | Тур | Мах                        | Units | Details/<br>Conditions                                         |
|----------|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|----------------------------|-------|----------------------------------------------------------------|
| SID85    | V <sub>OFFSET2</sub> | Input offset voltage, Common Mode voltage range from 0 to V <sub>DD</sub> -1                                                                                | _   | -   | ±4                         | mV    |                                                                |
| SID85A   | V <sub>OFFSET3</sub> | Input offset voltage. Ultra low-power<br>mode ( $V_{DDD} \ge 2.2 \text{ V}$ for Temp < 0 °C,<br>$V_{DDD} \ge 1.8 \text{ V}$ for Temp > 0 °C)                | _   | ±12 | -                          | mV    |                                                                |
| SID86    | V <sub>HYST</sub>    | Hysteresis when enabled, Common Mode voltage range from 0 to $V_{DD}$ -1.                                                                                   | _   | 10  | 35                         | mV    | Guaranteed by characterization                                 |
| SID87    | V <sub>ICM1</sub>    | Input common mode voltage in normal mode                                                                                                                    | 0   | -   | V <sub>DDD</sub> – 0.1     | V     | Modes 1 and 2.                                                 |
| SID247   | V <sub>ICM2</sub>    | Input common mode voltage in low<br>power mode ( $V_{DDD} \ge 2.2 \text{ V}$ for Temp < 0 °C, $V_{DDD} \ge 1.8 \text{ V}$ for Temp > 0 °C)                  | 0   | -   | V <sub>DDD</sub>           | V     |                                                                |
| SID247A  | V <sub>ICM3</sub>    | Input common mode voltage in ultra low power mode                                                                                                           | 0   | -   | V <sub>DDD</sub> –<br>1.15 | V     |                                                                |
| SID88    | CMRR                 | Common mode rejection ratio                                                                                                                                 | 50  | -   | -                          | dB    | $V_{DDD} \ge 2.7 V.$<br>Guaranteed by<br>characterization      |
| SID88A   | CMRR                 | Common mode rejection ratio                                                                                                                                 | 42  | -   | -                          | dB    | V <sub>DDD</sub> < 2.7 V.<br>Guaranteed by<br>characterization |
| SID89    | I <sub>CMP1</sub>    | Block current, normal mode                                                                                                                                  | -   | -   | 400                        | μA    | Guaranteed by characterization                                 |
| SID248   | I <sub>CMP2</sub>    | Block current, low power mode                                                                                                                               | _   | -   | 100                        | μA    | Guaranteed by characterization                                 |
| SID259   | I <sub>CMP3</sub>    | Block current, ultra low power mode<br>$(V_{DDD} \ge 2.2 \text{ V for Temp} < 0 ^{\circ}\text{C}, V_{DDD} \ge 1.8 \text{ V for Temp} > 0 ^{\circ}\text{C})$ | _   | 6   | 28                         | μA    | Guaranteed by characterization                                 |
| SID90    | Z <sub>CMP</sub>     | DC input impedance of comparator                                                                                                                            | 35  | -   | -                          | MΩ    | Guaranteed by characterization                                 |



# Table 10. Comparator AC Specifications

(Guaranteed by Characterization)

| Spec ID# | Parameter          | Description                                                                                                                   | Min | Тур | Max | Units | <b>Details/Conditions</b> |
|----------|--------------------|-------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|-------|---------------------------|
| SID91    | T <sub>RESP1</sub> | Response time, normal mode                                                                                                    | -   | -   | 110 | ns    | 50-mV overdrive           |
| SID258   | T <sub>RESP2</sub> | Response time, low power mode                                                                                                 | -   | -   | 200 | ns    | 50-mV overdrive           |
| SID92    | T <sub>RESP3</sub> | Response time, ultra low power mode<br>( $V_{DDD} \ge 2.2 \text{ V}$ for Temp < 0 °C, $V_{DDD} \ge$<br>1.8 V for Temp > 0 °C) | _   | -   | 15  | μs    | 200-mV overdrive          |

### Temperature Sensor

## Table 11. Temperature Sensor Specifications

| Spec ID# | Parameter            | Description                 | Min | Тур | Max | Units | Details/Conditions |
|----------|----------------------|-----------------------------|-----|-----|-----|-------|--------------------|
| SID93    | T <sub>SENSACC</sub> | Temperature sensor accuracy | -5  | ±1  | +5  | °C    | –40 to +85 °C      |

#### SAR ADC

### Table 12. SAR ADC DC Specifications

| Spec ID# | Parameter | Description                        | Min             | Тур | Max              | Units | Details/Conditions                                                                            |
|----------|-----------|------------------------------------|-----------------|-----|------------------|-------|-----------------------------------------------------------------------------------------------|
| SID94    | A_RES     | Resolution                         | -               | -   | 12               | bits  |                                                                                               |
| SID95    | A_CHNIS_S | Number of channels - single ended  | -               | -   | 8                |       | 8 full speed                                                                                  |
| SID96    | A-CHNKS_D | Number of channels - differential  | -               | -   | 4                |       | Diff inputs use<br>neighboring I/O                                                            |
| SID97    | A-MONO    | Monotonicity                       | -               | -   | -                |       | Yes. Based on<br>characterization                                                             |
| SID98    | A_GAINERR | Gain error                         | -               | -   | ±0.1             | %     | With external<br>reference.<br>Guaranteed by<br>characterization                              |
| SID99    | A_OFFSET  | Input offset voltage               | -               | -   | 2                | mV    | Measured with 1-V<br>V <sub>REF.</sub> Guaranteed by<br>characterization                      |
| SID100   | A_ISAR    | Current consumption                | -               | -   | 1                | mA    |                                                                                               |
| SID101   | A_VINS    | Input voltage range - single ended | V <sub>SS</sub> | -   | V <sub>DDA</sub> | V     | Based on device characterization                                                              |
| SID102   | A_VIND    | Input voltage range - differential | V <sub>SS</sub> | -   | V <sub>DDA</sub> | V     | Based on device characterization                                                              |
| SID103   | A_INRES   | Input resistance                   | -               | -   | 2.2              | KΩ    | Based on device characterization                                                              |
| SID104   | A_INCAP   | Input capacitance                  | -               | -   | 10               | pF    | Based on device characterization                                                              |
| SID106   | A_PSRR    | Power supply rejection ratio       | 70              | -   | -                | dB    |                                                                                               |
| SID107   | A_CMRR    | Common mode rejection ratio        | 66              | -   | _                | dB    | Measured at 1 V                                                                               |
| SID111   | A_INL     | Integral non linearity             | -1.7            | -   | +2               | LSB   | V <sub>DD</sub> = 1.71 to 5.5,<br>806 ksps, V <sub>REF</sub> = 1 to<br>5.5.                   |
| SID111A  | A_INL     | Integral non linearity             | -1.5            | -   | +1.7             | LSB   | V <sub>DDD</sub> = 1.71 to 3.6,<br>806 ksps, V <sub>REF</sub> =<br>1.71 to V <sub>DDD</sub> . |



| Spec ID# | Parameter | Description                | Min  | Тур | Мах  | Units | Details/Conditions                                                                            |
|----------|-----------|----------------------------|------|-----|------|-------|-----------------------------------------------------------------------------------------------|
| SID111B  | A_INL     | Integral non linearity     | -1.5 | -   | +1.7 | LSB   | V <sub>DDD</sub> = 1.71 to 5.5,<br>500 ksps, V <sub>REF</sub> = 1 to<br>5.5.                  |
| SID112   | A_DNL     | Differential non linearity | -1   | _   | +2.2 | LSB   | V <sub>DDD</sub> = 1.71 to 5.5,<br>806 ksps, V <sub>REF</sub> = 1 to<br>5.5.                  |
| SID112A  | A_DNL     | Differential non linearity | -1   | _   | +2   | LSB   | V <sub>DDD</sub> = 1.71 to 3.6,<br>806 ksps, V <sub>REF</sub> =<br>1.71 to V <sub>DDD</sub> . |
| SID112B  | A_DNL     | Differential non linearity | -1   | _   | +2.2 | LSB   | V <sub>DDD</sub> = 1.71 to 5.5,<br>500 ksps, V <sub>REF</sub> = 1 to<br>5.5.                  |

# Table 12. SAR ADC DC Specifications (continued)

Table 13. SAR ADC AC Specifications (Guaranteed by Characterization)

| Spec ID# | Parameter | Description                                           | Min | Тур | Max | Units | Details/Conditions        |
|----------|-----------|-------------------------------------------------------|-----|-----|-----|-------|---------------------------|
| SID108   | A_SAMP_1  | Sample rate with external reference bypass cap        | -   | -   | 806 | ksps  |                           |
| SID108A  | A_SAMP_2  | Sample rate with no bypass cap. Reference = $V_{DD}$  | -   | -   | 500 | ksps  |                           |
| SID108B  | A_SAMP_3  | Sample rate with no bypass cap.<br>Internal reference | -   | _   | 100 | ksps  |                           |
| SID109   | A_SNDR    | Signal-to-noise and distortion ratio (SINAD)          | 65  | _   | -   | dB    | F <sub>IN</sub> = 10 kHz  |
| SID113   | A_THD     | Total harmonic distortion                             | _   | _   | -65 | dB    | F <sub>IN</sub> = 10 kHz. |



# **Digital Peripherals**

The following specifications apply to the Timer/Counter/PWM peripheral in timer mode.

Timer/Counter/PWM

# Table 15. TCPWM Specifications

(Guaranteed by Characterization)

| Spec ID      | Parameter | Description                                         | Min  | Тур | Max | Units | Details/Conditions                                                                                                               |
|--------------|-----------|-----------------------------------------------------|------|-----|-----|-------|----------------------------------------------------------------------------------------------------------------------------------|
| SID.TCPWM.1  | ITCPWM1   | Block current consumption at 3 MHz                  | -    | -   | 45  | μA    | All modes (TCPWM)                                                                                                                |
| SID.TCPWM.2  | ITCPWM2   | Block current consumption at 12 MHz                 | -    | -   | 155 | μA    | All modes (TCPWM)                                                                                                                |
| SID.TCPWM.2A | ITCPWM3   | Block current consumption at 48 MHz                 | -    | -   | 650 | μA    | All modes (TCPWM)                                                                                                                |
| SID.TCPWM.3  | TCPWMFREQ | Operating frequency                                 | -    | -   | Fc  | MHz   | Fc max = Fcpu. Maximum<br>= 24 MHz                                                                                               |
| SID.TCPWM.4  | TPWMENEXT | Input Trigger Pulse Width for all Trigger<br>Events | 2/Fc | _   | _   | ns    | Trigger events can be Stop,<br>Start, Reload, Count,<br>Capture, or Kill depending<br>on which mode of operation<br>is selected. |
| SID.TCPWM.5  | TPWMEXT   | Output Trigger Pulse widths                         | 2/Fc | -   | _   | ns    | Minimum possible width of<br>Overflow, Underflow, and<br>CC (Counter equals<br>Compare value) trigger<br>outputs                 |
| SID.TCPWM.5A | TCRES     | Resolution of Counter                               | 1/Fc | -   | -   | ns    | Minimum time between<br>successive counts                                                                                        |
| SID.TCPWM.5B | PWMRES    | PWM Resolution                                      | 1/Fc | -   | -   | ns    | Minimum pulse width of<br>PWM Output                                                                                             |
| SID.TCPWM.5C | QRES      | Quadrature inputs resolution                        | 1/Fc | _   | _   | ns    | Minimum pulse width<br>between Quadrature phase<br>inputs.                                                                       |

βC

# Table 16. Fixed I<sup>2</sup>C DC Specifications (Guaranteed by Characterization)

| Spec ID | Parameter         | Description                                 | Min | Тур | Max | Units | <b>Details/Conditions</b> |
|---------|-------------------|---------------------------------------------|-----|-----|-----|-------|---------------------------|
| SID149  | I <sub>I2C1</sub> | Block current consumption at 100 kHz        | -   | -   | 50  | μA    |                           |
| SID150  | I <sub>I2C2</sub> | Block current consumption at 400 kHz        | -   | -   | 135 | μA    |                           |
| SID151  | I <sub>I2C3</sub> | Block current consumption at 1 Mbps         | _   | -   | 310 | μA    |                           |
| SID152  | I <sub>I2C4</sub> | I <sup>2</sup> C enabled in Deep Sleep mode | _   | -   | 1.4 | μA    |                           |

# Table 17. Fixed I<sup>2</sup>C AC Specifications (Guaranteed by Characterization)

| Spec ID | Parameter         | Description | Min | Тур | Max | Units | <b>Details/Conditions</b> |
|---------|-------------------|-------------|-----|-----|-----|-------|---------------------------|
| SID153  | F <sub>I2C1</sub> | Bit rate    | -   | -   | 1   | Mbps  |                           |

### LCD Direct Drive

### Table 18. LCD Direct Drive DC Specifications (Guaranteed by Characterization)

| Spec ID | Parameter             | Description                                        | Min | Тур | Max  | Units | Details/Conditions                     |
|---------|-----------------------|----------------------------------------------------|-----|-----|------|-------|----------------------------------------|
| SID154  | ILCDLOW               | Operating current in low power mode                | _   | 5   | -    | μA    | 16 × 4 small segment<br>disp. at 50 Hz |
| SID155  | C <sub>LCDCAP</sub>   | LCD capacitance per segment/common driver          | -   | 500 | 5000 | pF    | Guaranteed by Design                   |
| SID156  | LCD <sub>OFFSET</sub> | Long-term segment offset                           | -   | 20  | -    | mV    |                                        |
| SID157  | I <sub>LCDOP1</sub>   | PWM Mode current. 5-V bias.<br>24-MHz IMO. 25 °C   | -   | 0.6 | -    | mA    | 32 × 4 segments.<br>50 Hz              |
| SID158  | I <sub>LCDOP2</sub>   | PWM Mode current. 3.3-V bias.<br>24-MHz IMO. 25 °C | _   | 0.5 | -    | mA    | 32 × 4 segments.<br>50 Hz              |



### Table 19. LCD Direct Drive AC Specifications (Guaranteed by Characterization)

| Spec ID | Parameter        | Description    | Min | Тур | Max | Units | Details/Conditions |
|---------|------------------|----------------|-----|-----|-----|-------|--------------------|
| SID159  | F <sub>LCD</sub> | LCD frame rate | 10  | 50  | 150 | Hz    |                    |

### Table 20. Fixed UART DC Specifications (Guaranteed by Characterization)

| Spec ID | Parameter          | Description                            | Min | Тур | Max | Units | Details/Conditions |
|---------|--------------------|----------------------------------------|-----|-----|-----|-------|--------------------|
| SID160  | I <sub>UART1</sub> | Block current consumption at 100 Kbps  | -   | -   | 55  | μA    |                    |
| SID161  | I <sub>UART2</sub> | Block current consumption at 1000 Kbps | -   | -   | 312 | μA    |                    |

### Table 21. Fixed UART AC Specifications (Guaranteed by Characterization)

| Spec ID | Parameter         | Description | Min | Тур | Max | Units | Details/Conditions |
|---------|-------------------|-------------|-----|-----|-----|-------|--------------------|
| SID162  | F <sub>UART</sub> | Bit rate    | -   | -   | 1   | Mbps  |                    |

### SPI Specifications

#### Table 22. Fixed SPI DC Specifications (Guaranteed by Characterization)

| Spec ID | Parameter         | Description                         | Min | Тур | Max | Units | Details/Conditions |
|---------|-------------------|-------------------------------------|-----|-----|-----|-------|--------------------|
| SID163  | I <sub>SPI1</sub> | Block current consumption at 1 Mbps | -   | -   | 360 | μA    |                    |
| SID164  | I <sub>SPI2</sub> | Block current consumption at 4 Mbps | -   | -   | 560 | μA    |                    |
| SID165  | I <sub>SPI3</sub> | Block current consumption at 8 Mbps | -   | -   | 600 | μΑ    |                    |

#### Table 23. Fixed SPI AC Specifications (Guaranteed by Characterization)

| Spec ID | Parameter        | Description                                       | Min | Тур | Max | Units | Details/Conditions |
|---------|------------------|---------------------------------------------------|-----|-----|-----|-------|--------------------|
| SID166  | F <sub>SPI</sub> | SPI operating frequency (master; 6X oversampling) | -   | -   | 4   | MHz   |                    |

## Table 24. Fixed SPI Master Mode AC Specifications (Guaranteed by Characterization)

| Spec ID | Parameter        | Description                                                                        | Min | Тур | Max | Units | Details/Conditions |
|---------|------------------|------------------------------------------------------------------------------------|-----|-----|-----|-------|--------------------|
| SID167  | T <sub>DMO</sub> | MOSI valid after Sclock driving edge                                               | -   | -   | 15  | ns    |                    |
| SID168  | T <sub>DSI</sub> | MISO valid before Sclock capturing<br>edge. Full clock, late MISO Sampling<br>used | 20  | -   | -   | ns    |                    |
| SID169  | Т <sub>НМО</sub> | Previous MOSI data hold time with<br>respect to capturing edge at Slave            | 0   | -   | Ι   | ns    |                    |

#### Table 25. Fixed SPI Slave Mode AC Specifications (Guaranteed by Characterization)

| Spec ID | Parameter            | Description                                                | Min | Тур | Max              | Units | Details/Conditions |
|---------|----------------------|------------------------------------------------------------|-----|-----|------------------|-------|--------------------|
| SID170  | Т <sub>DMI</sub>     | MOSI valid before Sclock capturing edge                    | 40  | -   | -                | ns    |                    |
| SID171  | T <sub>DSO</sub>     | MISO valid after Sclock driving edge                       | -   | -   | 42+3×<br>Tscbclk | ns    |                    |
| SID171A | T <sub>DSO_ext</sub> | MISO valid after Sclock driving edge in<br>Ext. Clock mode | -   | -   | 48               | ns    |                    |
| SID172  | T <sub>HSO</sub>     | Previous MISO data hold time                               | 0   | -   | -                | ns    |                    |
| SID172A | T <sub>SSELSCK</sub> | SSEL Valid to first SCK Valid edge                         | 100 | -   | _                | ns    |                    |



# Memory

### Table 26. Flash DC Specifications

| Spec ID | Parameter       | Description               | Min  | Тур | Max | Units | Details/Conditions |
|---------|-----------------|---------------------------|------|-----|-----|-------|--------------------|
| SID173  | V <sub>PE</sub> | Erase and program voltage | 1.71 | -   | 5.5 | V     |                    |

### Table 27. Flash AC Specifications

| Spec ID | Parameter                              | Description                                                                                      | Min   | Тур | Max | Units   | Details/Conditions                  |
|---------|----------------------------------------|--------------------------------------------------------------------------------------------------|-------|-----|-----|---------|-------------------------------------|
| SID174  | T <sub>ROWWRITE</sub> <sup>[3]</sup>   | Row (block) write time (erase and program)                                                       | _     | _   | 20  | ms      | Row (block) = 128 bytes             |
| SID175  | T <sub>ROWERASE</sub> <sup>[3]</sup>   | Row erase time                                                                                   | _     | -   | 13  | ms      |                                     |
| SID176  | T <sub>ROWPROGRAM</sub> <sup>[3]</sup> | Row program time after erase                                                                     | -     | -   | 7   | ms      |                                     |
| SID178  | T <sub>BULKERASE</sub> <sup>[3]</sup>  | Bulk erase time (32 KB)                                                                          | 1     | 1   | 35  | ms      |                                     |
| SID180  | T <sub>DEVPROG</sub> <sup>[3]</sup>    | Total device program time                                                                        | _     | -   | 7   | seconds | Guaranteed by charac-<br>terization |
| SID181  | F <sub>END</sub>                       | Flash endurance                                                                                  | 100 K | _   | -   | cycles  | Guaranteed by charac-<br>terization |
| SID182  | F <sub>RET</sub>                       | Flash retention. T <sub>A</sub> ≤ 55 °C, 100 K<br>P/E cycles                                     | 20    | -   | -   | years   | Guaranteed by charac-<br>terization |
| SID182A |                                        | Flash retention. $T_A \le 85 \text{ °C}$ , 10 K P/E cycles                                       | 10    | _   | _   | years   | Guaranteed by charac-<br>terization |
| SID182B | F <sub>RETQ</sub>                      | Flash retention. $T_A \le 105 \text{ °C}$ , 10 K P/E cycles, $\le$ three years at TA $\ge$ 85 °C | 10    | -   | 20  | years   | Guaranteed by charac-<br>terization |

### System Resources

### Power-on-Reset (POR) with Brown Out

### Table 28. Imprecise Power On Reset (IPOR)

| Spec ID | Parameter             | Description          | Min  | Тур | Max  | Units | Details/Conditions                  |
|---------|-----------------------|----------------------|------|-----|------|-------|-------------------------------------|
| SID185  | V <sub>RISEIPOR</sub> | Rising trip voltage  | 0.80 | -   | 1.45 | V     | Guaranteed by character-<br>ization |
| SID186  | V <sub>FALLIPOR</sub> | Falling trip voltage | 0.75 | -   | 1.4  | V     | Guaranteed by character-<br>ization |
| SID187  | VIPORHYST             | Hysteresis           | 15   | -   | 200  | mV    | Guaranteed by character-<br>ization |

### Table 29. Precise Power On Reset (POR)

| Spec ID | Parameter              | Description                                | Min  | Тур | Мах | Units  | Details/Conditions                                                                                |
|---------|------------------------|--------------------------------------------|------|-----|-----|--------|---------------------------------------------------------------------------------------------------|
| SID190  | V <sub>FALLPPOR</sub>  | BOD trip voltage in active and sleep modes | 1.64 | -   | _   | V      | Full functionality between<br>1.71 V and BOD trip<br>voltage is guaranteed by<br>characterization |
| SID192  | V <sub>FALLDPSLP</sub> | BOD trip voltage in Deep Sleep             | 1.4  | -   | _   | V      | Guaranteed by character-<br>ization                                                               |
| BID55   | Svdd                   | Maximum power supply ramp rate             | _    | _   | 67  | kV/sec |                                                                                                   |

Note

It can take as much as 20 milliseconds to write to Flash. During this time the device should not be Reset, or Flash operations will be interrupted and cannot be relied on to have completed. Reset sources include the XRES pin, software resets, CPU lockup states and privilege violations, improper power supply levels, and watchdogs. Make certain that these are not inadvertently activated.



### Internal Main Oscillator

### Table 33. IMO DC Specifications (Guaranteed by Design)

| Spec ID | Parameter         | Description                     | Min | Тур | Max  | Units | <b>Details/Conditions</b> |
|---------|-------------------|---------------------------------|-----|-----|------|-------|---------------------------|
| SID218  | I <sub>IMO1</sub> | IMO operating current at 48 MHz | -   | -   | 1000 | μA    |                           |
| SID219  | I <sub>IMO2</sub> | IMO operating current at 24 MHz | -   | -   | 325  | μA    |                           |
| SID220  | I <sub>IMO3</sub> | IMO operating current at 12 MHz | -   | -   | 225  | μA    |                           |
| SID221  | I <sub>IMO4</sub> | IMO operating current at 6 MHz  | -   | -   | 180  | μA    |                           |
| SID222  | I <sub>IMO5</sub> | IMO operating current at 3 MHz  | -   | -   | 150  | μA    |                           |

## Table 34. IMO AC Specifications

| Spec ID | Parameter               | Description                          | Min | Тур | Max | Units | Details/Conditions                                             |
|---------|-------------------------|--------------------------------------|-----|-----|-----|-------|----------------------------------------------------------------|
| SID223  | F <sub>IMOTOL1</sub>    | Frequency variation from 3 to 48 MHz | -   | -   | ±2  |       | ±3% if T <sub>A</sub> > 85 °C and<br>IMO frequency <<br>24 MHz |
| SID226  | T <sub>STARTIMO</sub>   | IMO startup time                     | -   | -   | 12  | μs    |                                                                |
| SID227  | T <sub>JITRMSIMO1</sub> | RMS Jitter at 3 MHz                  | -   | 156 | -   | ps    |                                                                |
| SID228  | T <sub>JITRMSIMO2</sub> | RMS Jitter at 24 MHz                 | -   | 145 | -   | ps    |                                                                |
| SID229  | T <sub>JITRMSIMO3</sub> | RMS Jitter at 48 MHz                 | _   | 139 | _   | ps    |                                                                |

### Internal Low-Speed Oscillator

### Table 35. ILO DC Specifications (Guaranteed by Design)

| Spec ID | Parameter         | Description                     | Min | Тур | Max  | Units | Details/Conditions                |
|---------|-------------------|---------------------------------|-----|-----|------|-------|-----------------------------------|
| SID231  | I <sub>ILO1</sub> | ILO operating current at 32 kHz | _   | 0.3 | 1.05 |       | Guaranteed by<br>Characterization |
| SID233  | IILOLEAK          | ILO leakage current             | _   | 2   | 15   | nA    | Guaranteed by<br>Design           |

### Table 36. ILO AC Specifications

| Spec ID | Parameter              | Description              | Min | Тур | Max | Units | Details/Conditions                                       |
|---------|------------------------|--------------------------|-----|-----|-----|-------|----------------------------------------------------------|
| SID234  | T <sub>STARTILO1</sub> | ILO startup time         | -   | -   | 2   | ms    | Guaranteed by charac-<br>terization                      |
| SID236  | T <sub>ILODUTY</sub>   | ILO duty cycle           | 40  | 50  | 60  | %     | Guaranteed by charac-<br>terization                      |
| SID237  | F <sub>ILOTRIM1</sub>  | 32 kHz trimmed frequency | 15  | 32  | 50  | kHz   | Max ILO frequency is<br>70 kHz if T <sub>A</sub> > 85 °C |

### Table 37. External Clock Specifications

| Spec ID | Parameter  | Description                        | Min | Тур | Мах | Units | Details/Conditions             |
|---------|------------|------------------------------------|-----|-----|-----|-------|--------------------------------|
| SID305  | ExtClkFreq | External Clock input Frequency     | 0   | -   | 24  | MHz   | Guaranteed by characterization |
| SID306  | ExtClkDuty | Duty cycle; Measured at $V_{DD/2}$ | 45  | 1   | 55  | %     | Guaranteed by characterization |



# Table 38. Block Specs

| Spec ID       | Parameter              | Description                                          | Min | Тур | Max | Units   | Details/Conditions                                                |
|---------------|------------------------|------------------------------------------------------|-----|-----|-----|---------|-------------------------------------------------------------------|
| SID257        | T <sub>WS24</sub> *    | Number of wait states at 24 MHz                      | 0   | -   | -   |         | CPU execution from<br>Flash. Guaranteed by<br>characterization    |
| SID260        | V <sub>REFSAR</sub>    | Trimmed internal reference to SAR                    | –1  | -   | +1  | %       | Percentage of Vbg<br>(1.024 V). Guaranteed<br>by characterization |
| SID262        | T <sub>CLKSWITCH</sub> | Clock switching from clk1 to clk2 in<br>clk1 periods | 3   | -   | 4   | Periods | Guaranteed by design                                              |
| * Tws24 is gu | uaranteed by Design    | · · · ·                                              |     |     |     |         |                                                                   |







# Acronyms

# Table 43. Acronyms Used in this Document

| Acronym | Description                                                                                             |
|---------|---------------------------------------------------------------------------------------------------------|
| abus    | analog local bus                                                                                        |
| ADC     | analog-to-digital converter                                                                             |
| AG      | analog global                                                                                           |
| АНВ     | AMBA (advanced microcontroller bus archi-<br>tecture) high-performance bus, an ARM data<br>transfer bus |
| ALU     | arithmetic logic unit                                                                                   |
| AMUXBUS | analog multiplexer bus                                                                                  |
| API     | application programming interface                                                                       |
| APSR    | application program status register                                                                     |
| ARM®    | advanced RISC machine, a CPU architecture                                                               |
| ATM     | automatic thump mode                                                                                    |
| BW      | bandwidth                                                                                               |
| CAN     | Controller Area Network, a communications protocol                                                      |
| CMRR    | common-mode rejection ratio                                                                             |
| CPU     | central processing unit                                                                                 |
| CRC     | cyclic redundancy check, an error-checking protocol                                                     |
| DAC     | digital-to-analog converter, see also IDAC, VDAC                                                        |
| DFB     | digital filter block                                                                                    |
| DIO     | digital input/output, GPIO with only digital capabilities, no analog. See GPIO.                         |
| DMIPS   | Dhrystone million instructions per second                                                               |
| DMA     | direct memory access, see also TD                                                                       |
| DNL     | differential nonlinearity, see also INL                                                                 |
| DNU     | do not use                                                                                              |
| DR      | port write data registers                                                                               |
| DSI     | digital system interconnect                                                                             |
| DWT     | data watchpoint and trace                                                                               |
| ECC     | error correcting code                                                                                   |
| ECO     | external crystal oscillator                                                                             |
| EEPROM  | electrically erasable programmable read-only memory                                                     |
| EMI     | electromagnetic interference                                                                            |
| EMIF    | external memory interface                                                                               |
| EOC     | end of conversion                                                                                       |
| EOF     | end of frame                                                                                            |
| EPSR    | execution program status register                                                                       |
| ESD     | electrostatic discharge                                                                                 |

# Table 43. Acronyms Used in this Document (continued)

| Acronym                  | Description                                            |
|--------------------------|--------------------------------------------------------|
| ETM                      | embedded trace macrocell                               |
| FIR                      | finite impulse response, see also IIR                  |
| FPB                      | flash patch and breakpoint                             |
| FS                       | full-speed                                             |
| GPIO                     | general-purpose input/output, applies to a PSoC pin    |
| HVI                      | high-voltage interrupt, see also LVI, LVD              |
| IC                       | integrated circuit                                     |
| IDAC                     | current DAC, see also DAC, VDAC                        |
| IDE                      | integrated development environment                     |
| I <sup>2</sup> C, or IIC | Inter-Integrated Circuit, a communications protocol    |
| lir                      | infinite impulse response, see also FIR                |
| ILO                      | internal low-speed oscillator, see also IMO            |
| IMO                      | internal main oscillator, see also ILO                 |
| INL                      | integral nonlinearity, see also DNL                    |
| I/O                      | input/output, see also GPIO, DIO, SIO, USBIO           |
| IPOR                     | initial power-on reset                                 |
| IPSR                     | interrupt program status register                      |
| IRQ                      | interrupt request                                      |
| ITM                      | instrumentation trace macrocell                        |
| LCD                      | liquid crystal display                                 |
| LIN                      | Local Interconnect Network, a communications protocol. |
| LR                       | link register                                          |
| LUT                      | lookup table                                           |
| LVD                      | low-voltage detect, see also LVI                       |
| LVI                      | low-voltage interrupt, see also HVI                    |
| LVTTL                    | low-voltage transistor-transistor logic                |
| MAC                      | multiply-accumulate                                    |
| MCU                      | microcontroller unit                                   |
| MISO                     | master-in slave-out                                    |
| NC                       | no connect                                             |
| NMI                      | nonmaskable interrupt                                  |
| NRZ                      | non-return-to-zero                                     |
| NVIC                     | nested vectored interrupt controller                   |
| NVL                      | nonvolatile latch, see also WOL                        |
| opamp                    | operational amplifier                                  |
| PAL                      | programmable array logic, see also PLD                 |



# **Document Conventions**

### Units of Measure

# Table 44. Units of Measure

| Symbol | Unit of Measure        |
|--------|------------------------|
| °C     | degrees Celsius        |
| dB     | decibel                |
| fF     | femto farad            |
| Hz     | hertz                  |
| KB     | 1024 bytes             |
| kbps   | kilobits per second    |
| Khr    | kilohour               |
| kHz    | kilohertz              |
| kΩ     | kilo ohm               |
| ksps   | kilosamples per second |
| LSB    | least significant bit  |
| Mbps   | megabits per second    |
| MHz    | megahertz              |
| MΩ     | mega-ohm               |
| Msps   | megasamples per second |
| μA     | microampere            |
| μF     | microfarad             |
| μH     | microhenry             |
| μs     | microsecond            |
| μV     | microvolt              |
| μW     | microwatt              |
| mA     | milliampere            |
| ms     | millisecond            |
| mV     | millivolt              |
| nA     | nanoampere             |
| ns     | nanosecond             |
| nV     | nanovolt               |
| Ω      | ohm                    |
| pF     | picofarad              |
| ppm    | parts per million      |
| ps     | picosecond             |
| S      | second                 |
| sps    | samples per second     |
| sqrtHz | square root of hertz   |
| V      | volt                   |