



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                     |
|----------------------------|----------------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M0                                                            |
| Core Size                  | 32-Bit Single-Core                                                         |
| Speed                      | 24MHz                                                                      |
| Connectivity               | I <sup>2</sup> C, IrDA, LINbus, Microwire, SmartCard, SPI, SSP, UART/USART |
| Peripherals                | Brown-out Detect/Reset, CapSense, LCD, LVD, POR, PWM, WDT                  |
| Number of I/O              | 22                                                                         |
| Program Memory Size        | 32KB (32K x 8)                                                             |
| Program Memory Type        | FLASH                                                                      |
| EEPROM Size                | -                                                                          |
| RAM Size                   | 4K x 8                                                                     |
| Voltage - Supply (Vcc/Vdd) | 1.71V ~ 5.5V                                                               |
| Data Converters            | A/D 8x12b SAR; D/A 2xIDAC                                                  |
| Oscillator Type            | Internal                                                                   |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                          |
| Mounting Type              | Surface Mount                                                              |
| Package / Case             | 28-SSOP (0.209", 5.30mm Width)                                             |
| Supplier Device Package    | 28-SSOP                                                                    |
| Purchase URL               | https://www.e-xfl.com/product-detail/infineon-technologies/cy8c4125pvi-482 |
|                            |                                                                            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



# **More Information**

Cypress provides a wealth of data at www.cypress.com to help you to select the right PSoC device for your design, and to help you to quickly and effectively integrate the device into your design. For a comprehensive list of resources, see the knowledge base article KBA86521, How to Design with PSoC 3, PSoC 4, and PSoC 5LP. Following is an abbreviated list for PSoC 4:

- Overview: PSoC Portfolio, PSoC Roadmap
- Product Selectors: PSoC 1, PSoC 3, PSoC 4, PSoC 5LP In addition, PSoC Creator includes a device selection tool.
- Application notes: Cypress offers a large number of PSoC application notes covering a broad range of topics, from basic to advanced level. Recommended application notes for getting started with PSoC 4 are:
  - □ AN79953: Getting Started With PSoC 4
  - □ AN88619: PSoC 4 Hardware Design Considerations
  - □ AN86439: Using PSoC 4 GPIO Pins
  - □ AN57821: Mixed Signal Circuit Board Layout
  - AN81623: Digital Design Best Practices
  - □ AN73854: Introduction To Bootloaders
  - AN89610: ARM Cortex Code Optimization
  - □ AN90071: CY8CMBRxxx CapSense Design Guide

- Technical Reference Manual (TRM) is in two documents:
- Architecture TRM details each PSoC 4 functional block.
- Registers TRM describes each of the PSoC 4 registers.
- Development Kits:
  - CY8CKIT-042, PSoC 4 Pioneer Kit, is an easy-to-use and inexpensive development platform. This kit includes connectors for Arduino<sup>™</sup> compatible shields and Digilent® Pmod<sup>™</sup> daughter cards.
  - CY8CKIT-049 is a very low-cost prototyping platform. It is a low-cost alternative to sampling PSoC 4 devices.
  - CY8CKIT-001 is a common development platform for any one of the PSoC 1, PSoC 3, PSoC 4, or PSoC 5LP families of devices.

The MiniProg3 device provides an interface for flash programming and debug.

# **PSoC Creator**

PSoC Creator is a free Windows-based Integrated Design Environment (IDE). It enables concurrent hardware and firmware design of PSoC 3, PSoC 4, and PSoC 5LP based systems. Create designs using classic, familiar schematic capture supported by over 100 pre-verified, production-ready PSoC Components; see the list of component datasheets. With PSoC Creator, you can:

- 1. Drag and drop component icons to build your hardware system design in the main design workspace
- 2. Codesign your application firmware with the PSoC hardware, using the PSoC Creator IDE C compiler
- 3. Configure components using the configuration tools
- 4. Explore the library of 100+ components
- 5. Review component datasheets

#### Figure 1. Multiple-Sensor Example Project in PSoC Creator





# **Functional Definition**

### CPU and Memory Subsystem

### CPU

The Cortex-M0 CPU in PSoC 4100 is part of the 32-bit MCU subsystem, which is optimized for low power operation with extensive clock gating. It mostly uses 16-bit instructions and executes a subset of the Thumb-2 instruction set. This enables fully compatible binary upward migration of the code to higher performance processors such as the Cortex-M3 and M4, thus enabling upward compatibility. The Cypress implementation includes a hardware multiplier that provides a 32-bit result in one cycle. It includes a nested vectored interrupt controller (NVIC) block with 32 interrupt inputs and also includes a Wakeup Interrupt Controller (WIC), which can wake the processor up from Deep Sleep mode allowing power to be switched off to the main processor when the chip is in Deep Sleep mode. The Cortex-M0 CPU provides a Non-Maskable Interrupt input (NMI), which is made available to the user when it is not in use for system functions requested by the user.

The CPU also includes a debug interface, the serial wire debug (SWD) interface, which is a two-wire form of JTAG; the debug configuration used for PSoC 4100 has four break-point (address) comparators and two watchpoint (data) comparators.

#### Flash

PSoC 4100 has a flash module with a flash accelerator tightly coupled to the CPU to improve average access times from the flash block. The flash block is designed to deliver 0 wait-state (WS) access time at 24 MHz. Part of the flash module can be used to emulate EEPROM operation if required.

The PSoC 4200 Flash supports the following flash protection modes at the memory subsystem level:

- Open: No Protection. Factory default mode in which the product is shipped.
- Protected: User may change from Open to Protected. This mode disables Debug interface accesses. The mode can be set back to Open but only after completely erasing the Flash.
- Kill: User may change from Open to Kill. This mode disables all Debug accesses. The part cannot be erased externally, thus obviating the possibility of partial erasure by power interruption and potential malfunction and security leaks. This is an irrecvocable mode.

In addition, row-level Read/Write protection is also supported to prevent inadvertent Writes as well as selectively block Reads. Flash Read/Write/Erase operations are always available for internal code using system calls.

### SRAM

SRAM memory is retained during Hibernate.

### SROM

A supervisory ROM that contains boot and configuration routines is provided.

### System Resources

#### Power System

The power system is described in detail in the section Power on page 15. It provides assurance that voltage levels are as required for each respective mode and either delay mode entry (on power-on reset (POR), for example) until voltage levels are as required for proper function or generate resets (brown-out detect (BOD)) or interrupts (low-voltage detect (LVD)). The PSoC 4100 operates with a single external supply over the range of 1.71 V to 5.5 V and has five different power modes, transitions between which are managed by the power system. PSoC 4100 provides Sleep, Deep Sleep, Hibernate, and Stop low-power modes.

### Clock System

The PSoC 4100 clock system is responsible for providing clocks to all subsystems that require clocks and for switching between different clock sources without glitching. In addition, the clock system ensures that no metastable conditions occur.

The clock system for PSoC 4100 consists of the internal main oscillator (IMO) and the internal low-power oscillator (ILO) and provision for an external clock.

### Figure 3. PSoC 4100 MCU Clocking Architecture



The HFCLK signal can be divided down (see PSoC 4100 MCU Clocking Architecture) to generate synchronous clocks for the analog and digital peripherals. There are a total of 12 clock dividers for PSoC 4100, each with 16-bit divide capability. The analog clock leads the digital clocks to allow analog events to occur before digital clock-related noise is generated. The 16-bit capability allows a lot of flexibility in generating fine-grained frequency values and is fully supported in PSoC Creator.



The following is the pin-list for the PSoC 4100 (35-WLCSP).

| 35-E | Ball CSP |               | Alte        | ernate Functions | for Pins        |                    | Din Deparintian                              |
|------|----------|---------------|-------------|------------------|-----------------|--------------------|----------------------------------------------|
| Pin  | Name     | Analog        | Alt 1       | Alt 2            | Alt 3           | Alt 4              | Pin Description                              |
| D3   | P2.2     | sarmux.2      | _           | -                | _               | -                  | Port 2 Pin 2: gpio, lcd, csd, sarmux         |
| E4   | P2.3     | sarmux.3      | _           | -                | _               | _                  | Port 2 Pin 3: gpio, lcd, csd, sarmux         |
| E5   | P2.4     | sarmux.4      | tcpwm0_p[1] | -                | _               | -                  | Port 2 Pin 4: gpio, lcd, csd, sarmux, pwm    |
| E6   | P2.5     | sarmux.5      | tcpwm0_n[1] | -                | -               | -                  | Port 2 Pin 5: gpio, lcd, csd, sarmux, pwm    |
| E3   | P2.6     | sarmux.6      | tcpwm1_p[1] | -                | -               | -                  | Port 2 Pin 6: gpio, lcd, csd, sarmux, pwm    |
| E2   | P2.7     | sarmux.7      | tcpwm1_n[1] | -                | -               | -                  | Port 2 Pin 7: gpio, lcd, csd, sarmux, pwm    |
| E1   | P3.0     | -             | tcpwm0_p[0] | scb1_uart_rx[0]  | scb1_i2c_scl[0] | scb1_spi_mosi[0]   | Port 3 Pin 0: gpio, lcd, csd, pwm, scb1      |
| D2   | P3.1     | -             | tcpwm0_n[0] | scb1_uart_tx[0]  | scb1_i2c_sda[0] | scb1_spi_miso[0]   | Port 3 Pin 1: gpio, lcd, csd, pwm, scb1      |
| D1   | P3.2     | -             | tcpwm1_p[0] | -                | swd_io[0]       | scb1_spi_clk[0]    | Port 3 Pin 2: gpio, lcd, csd, pwm, scb1, swd |
| B7   | VSS      | -             | -           | -                | -               | -                  | Ground                                       |
| C1   | P3.3     | -             | tcpwm1_n[0] | -                | swd_clk[0]      | scb1_spi_ssel_0[0] | Port 3 Pin 3: gpio, lcd, csd, pwm, scb1, swd |
| C2   | P3.4     | -             | tcpwm2_p[0] | -                | -               | scb1_spi_ssel_1    | Port 3 Pin 4: gpio, lcd, csd, pwm, scb1      |
| B1   | P4.0     | -             | _           | scb0_uart_rx     | scb0_i2c_scl    | scb0_spi_mosi      | Port 4 Pin 0: gpio, lcd, csd, scb0           |
| B2   | P4.1     | -             | -           | scb0_uart_tx     | scb0_i2c_sda    | scb0_spi_miso      | Port 4 Pin 1: gpio, lcd, csd, scb0           |
| A2   | P4.2     | csd_c_mod     | -           | -                | -               | scb0_spi_clk       | Port 4 Pin 2: gpio, lcd, csd, scb0           |
| A1   | P4.3     | csd_c_sh_tank | -           | -                | -               | scb0_spi_ssel_0    | Port 4 Pin 3: gpio, lcd, csd, scb0           |
| C3   | P0.0     | comp1_inp     | -           | -                | -               | scb0_spi_ssel_1    | Port 0 Pin 0: gpio, lcd, csd, scb0, comp     |
| A5   | P0.1     | comp1_inn     | -           | -                | -               | scb0_spi_ssel_2    | Port 0 Pin 1: gpio, lcd, csd, scb0, comp     |
| A4   | P0.2     | comp2_inp     | -           | -                | -               | scb0_spi_ssel_3    | Port 0 Pin 2: gpio, lcd, csd, scb0, comp     |
| A3   | P0.3     | comp2_inn     | _           | _                | -               | -                  | Port 0 Pin 3: gpio, lcd, csd, comp           |
| B3   | P0.4     | -             | -           | scb1_uart_rx[1]  | scb1_i2c_scl[1] | scb1_spi_mosi[1]   | Port 0 Pin 4: gpio, lcd, csd, scb1           |
| A6   | P0.5     | -             | _           | scb1_uart_tx[1]  | scb1_i2c_sda[1] | scb1_spi_miso[1]   | Port 0 Pin 5: gpio, lcd, csd, scb1           |
| B4   | P0.6     | -             | ext_clk     | _                | -               | scb1_spi_clk[1]    | Port 0 Pin 6: gpio, lcd, csd, scb1, ext_clk  |
| B5   | P0.7     | -             | -           | -                | wakeup          | scb1_spi_ssel_0[1] | Port 0 Pin 7: gpio, lcd, csd, scb1, wakeup   |
| B6   | XRES     | -             | -           | -                | -               | -                  | Chip reset, active low                       |
| A7   | VCCD     | -             | _           | -                | _               | -                  | Regulated supply, connect to 1µF cap or 1.8V |
| C7   | VDD      | -             | _           | -                | _               | -                  | Supply, 1.8 - 5.5V                           |
| C4   | P1.0     | ctb.oa0.inp   | tcpwm2_p[1] | -                | _               | -                  | Port 1 Pin 0: gpio, lcd, csd, ctb, pwm       |
| C5   | P1.1     | ctb.oa0.inm   | tcpwm2_n[1] | -                | -               | -                  | Port 1 Pin 1: gpio, lcd, csd, ctb, pwm       |



### Figure 7. 40-Pin QFN Pinout



Figure 8. 35-Ball WLCSP



#### Figure 9. 28-Pin SSOP Pinout

| (            | 0          |            |      |              |
|--------------|------------|------------|------|--------------|
|              |            |            |      |              |
| (GPIO) P1[0] | <b>1</b>   |            | 28 🗖 | VSS          |
| (GPIO)P1[1]  | 2          |            | 27 🗖 | VDDD         |
| (GPIO)P1[2]  | 3          |            | 26 🗖 | VCCD         |
| (GPIO) P1[7] | <b>4</b>   |            | 25 🖛 | XRES         |
| (GPIO) P2[2] | <b>5</b>   |            | 24 🗖 | (GPIO) P0[7] |
| (GPIO) P2[3] | <b>6</b>   | SSOP       | 23 🗖 | (GPIO) P0[6] |
| (GPIO) P2[4] | <b>7</b>   | (Top View) | 22 🗖 | (GPIO) P0[3] |
| (GPIO) P2[5] | 8          |            | 21 🗖 | (GPIO) P0[2] |
| (GPIO) P2[6] | 9          |            | 20 🗖 | (GPIO) P0[1] |
| (GPIO)P2[7]  | <b>1</b> 0 |            | 19 🗖 | (GPIO) P0[0] |
| (GPIO) P3[0] | <b>1</b> 1 |            | 18 🗖 | (GPIO) P4[3] |
| (GPIO)P3[1]  | <b>1</b> 2 |            | 17 🗖 | (GPIO)P4[2]  |
| (GPIO)P3[2]  | <b>1</b> 3 |            | 16 🗖 | (GPIO)P4[1]  |
| (GPIO)P3[3]  | <b>1</b> 4 |            | 15 🗖 | (GPIO) P4[0] |
| .            |            |            |      |              |
|              | ·          |            |      |              |



**Note** It is good practice to check the datasheets for your bypass capacitors, specifically the working voltage and the DC bias specifications. With some capacitors, the actual capacitance can decrease considerably when the DC bias ( $V_{DDA}$ ,  $V_{DDD}$ , or  $V_{CCD}$ ) is a significant percentage of the rated working voltage.  $V_{DDA}$  must be equal to or higher than the  $V_{DDD}$  supply when powering up.



#### Figure 13. 40-pin QFN Example





### **Regulated External Supply**

In this mode, the PSoC 4100 is powered by an external power supply that must be within the range of 1.71 V to 1.89 V (1.8  $\pm$ 5%); note that this range needs to include power supply ripple too. In this mode, VCCD, VDDA, and VDDD pins are all shorted together and bypassed. The internal regulator is disabled in firmware.



# **Development Support**

The PSoC 4100 family has a rich set of documentation, development tools, and online resources to assist you during your development process. Visit www.cypress.com/go/psoc4 to find out more.

### Documentation

A suite of documentation supports the PSoC 4100 family to ensure that you can find answers to your questions quickly. This section contains a list of some of the key documents.

**Software User Guide**: A step-by-step guide for using PSoC Creator. The software user guide shows you how the PSoC Creator build process works in detail, how to use source control with PSoC Creator, and much more.

**Component Datasheets**: The flexibility of PSoC allows the creation of new peripherals (components) long after the device has gone into production. Component data sheets provide all of the information needed to select and use a particular component, including a functional description, API documentation, example code, and AC/DC specifications.

**Application Notes:** PSoC application notes discuss a particular application of PSoC in depth; examples include brushless DC motor control and on-chip filtering. Application notes often include example projects in addition to the application note document.

**Technical Reference Manual**: The Technical Reference Manual (TRM) contains all the technical detail you need to use a PSoC device, including a complete description of all PSoC registers. The TRM is available in the Documentation section at www.cypress.com/psoc4.

#### Online

In addition to print documentation, the Cypress PSoC forums connect you with fellow PSoC users and experts in PSoC from around the world, 24 hours a day, 7 days a week.

#### Tools

With industry standard cores, programming, and debugging interfaces, the PSoC 4100 family is part of a development tool ecosystem. Visit us at www.cypress.com/go/psoccreator for the latest information on the revolutionary, easy to use PSoC Creator IDE, supported third party compilers, programmers, debuggers, and development kits.



### Table 2. DC Specifications (continued)

| Spec ID#  | Parameter                  | Description                                        | Min | Тур | Max  | Units | Details/<br>Conditions         |
|-----------|----------------------------|----------------------------------------------------|-----|-----|------|-------|--------------------------------|
| Deep Slee | p Mode, V <sub>DD</sub> =  | 3.6 V to 5.5 V                                     |     |     |      |       |                                |
| SID34     | IDD29                      | I <sup>2</sup> C wakeup and WDT on                 | -   | 1.5 | 15   | μA    | Typ at 25 °C<br>Max at 85 °C   |
| Deep Slee | p Mode, V <sub>DD</sub> =  | 1.71 V to 1.89 V (Regulator bypassed               | )   |     |      |       |                                |
| SID37     | IDD32                      | I <sup>2</sup> C wakeup and WDT on.                | -   | 1.7 | -    | μA    | T = 25 °C                      |
| SID38     | IDD33                      | I <sup>2</sup> C wakeup and WDT on                 | -   | -   | 60   | μA    | T = 85 °C                      |
| Deep Slee | p Mode, +105 °             | °C                                                 |     |     |      |       |                                |
| SID33Q    | IDD28Q                     | I <sup>2</sup> C wakeup and WDT on. Regulator Off. | -   | -   | 135  | μA    | V <sub>DD</sub> = 1.71 to 1.89 |
| SID34Q    | IDD29Q                     | I <sup>2</sup> C wakeup and WDT on.                | _   | _   | 180  | μA    | V <sub>DD</sub> = 1.8 to 3.6   |
| SID35Q    | IDD30Q                     | I <sup>2</sup> C wakeup and WDT on.                | _   | _   | 140  | μA    | V <sub>DD</sub> = 3.6 to 5.5   |
| Hibernate | Mode, V <sub>DD</sub> = 1  | .8 V to 3.6 V (Regulator on)                       |     | •   | •    |       | •                              |
| SID40     | IDD35                      | GPIO and Reset active                              | _   | 150 | _    | nA    | T = 25 °C                      |
| SID41     | IDD36                      | GPIO and Reset active                              | _   | -   | 1000 | nA    | T = 85 °C                      |
| Hibernate | Mode, V <sub>DD</sub> = 3  | .6 V to 5.5 V                                      |     | •   | •    |       | •                              |
| SID43     | IDD38                      | GPIO and Reset active                              | _   | 150 | _    | nA    | T = 25 °C                      |
| Hibernate | Mode, V <sub>DD</sub> = 1. | .71 V to 1.89 V (Regulator bypassed)               |     | •   | •    | •     |                                |
| SID46     | IDD41                      | GPIO and Reset active                              | -   | 150 | -    | nA    | T = 25 °C                      |
| SID47     | IDD42                      | GPIO and Reset active                              | -   | -   | 1000 | nA    | T = 85 °C                      |
| Hibernate | Mode, +105 °C              |                                                    |     |     |      |       |                                |
| SID42Q    | IDD37Q                     | Regulator Off                                      | -   | -   | 19.4 | μA    | V <sub>DD</sub> = 1.71 to 1.89 |
| SID43Q    | IDD38Q                     |                                                    | -   | -   | 17   | μA    | V <sub>DD</sub> = 1.8 to 3.6   |
| SID44Q    | IDD39Q                     |                                                    | _   | -   | 16   | μA    | V <sub>DD</sub> = 3.6 to 5.5   |
| Stop Mode | 9                          |                                                    |     |     |      |       |                                |
| SID304    | IDD43A                     | Stop Mode current; V <sub>DD</sub> = 3.3 V         | -   | 20  | 80   | nA    | Typ at 25 °C<br>Max at 85 °C   |
| Stop Mode | e, +105 °C                 |                                                    |     |     |      |       |                                |
| SID304Q   | IDD43AQ                    | Stop Mode current; V <sub>DD</sub> = 3.6 V         | -   | -   | 5645 | nA    |                                |
| XRES curi | ent                        | •                                                  |     | •   |      | ·     | •                              |
| SID307    | IDD_XR                     | Supply current while XRES asserted                 | -   | 2   | 5    | mA    |                                |

### Table 3. AC Specifications

| Spec ID# | Parameter               | Description                          | Min | Тур | Мах | Units | Details/<br>Conditions                             |
|----------|-------------------------|--------------------------------------|-----|-----|-----|-------|----------------------------------------------------|
| SID48    | F <sub>CPU</sub>        | CPU frequency                        | DC  | -   | 24  | MHz   | $1.71 \le V_{DD} \le 5.5$                          |
| SID49    | T <sub>SLEEP</sub>      | Wakeup from sleep mode               | -   | 0   | -   | μs    | Guaranteed by charac-<br>terization                |
| SID50    | T <sub>DEEPSLEEP</sub>  | Wakeup from Deep Sleep mode          | -   | _   | 25  | μs    | 24-MHz IMO.<br>Guaranteed by charac-<br>terization |
| SID51    | T <sub>HIBERNATE</sub>  | Wakeup from Hibernate and Stop modes | -   | -   | 2   | ms    | Guaranteed by charac-<br>terization                |
| SID52    | T <sub>RESETWIDTH</sub> | External reset pulse width           | 1   | -   | _   | μs    | Guaranteed by charac-<br>terization                |



| Spec ID# | Parameter            | Description                                                                 | Min | Тур | Max  | Units | Details/<br>Conditions                     |
|----------|----------------------|-----------------------------------------------------------------------------|-----|-----|------|-------|--------------------------------------------|
| SID70    | T <sub>RISEF</sub>   | Rise time in fast strong mode                                               | 2   | -   | 12   | ns    | 3.3-V V <sub>DDD</sub> ,<br>Cload = 25 pF  |
| SID71    | T <sub>FALLF</sub>   | Fall time in fast strong mode                                               | 2   | -   | 12   | ns    | 3.3-V V <sub>DDD</sub> ,<br>Cload = 25 pF  |
| SID72    | T <sub>RISES</sub>   | Rise time in slow strong mode                                               | 10  | -   | 60   | ns    | 3.3-V V <sub>DDD</sub> ,<br>Cload = 25 pF  |
| SID73    | T <sub>FALLS</sub>   | Fall time in slow strong mode                                               | 10  | -   | 60   | ns    | 3.3-V V <sub>DDD</sub> ,<br>Cload = 25 pF  |
| SID74    | F <sub>GPIOUT1</sub> | GPIO Fout;3.3 V $\leq$ V <sub>DDD</sub> $\leq$ 5.5 V. Fast strong mode.     | _   | -   | 24   | MHz   | 90/10%, 25-pF<br>load, 60/40 duty<br>cycle |
| SID75    | F <sub>GPIOUT2</sub> | GPIO Fout;1.7 V $\leq$ V <sub>DDD</sub> $\leq$ 3.3 V. Fast strong mode.     | _   | -   | 16.7 | MHz   | 90/10%, 25-pF<br>load, 60/40 duty<br>cycle |
| SID76    | F <sub>GPIOUT3</sub> | GPIO Fout;3.3 V $\leq$ V <sub>DDD</sub> $\leq$ 5.5 V. Slow strong mode.     | -   | -   | 7    | MHz   | 90/10%, 25-pF<br>load, 60/40 duty<br>cycle |
| SID245   | F <sub>GPIOUT4</sub> | GPIO Fout;1.7 V $\leq$ V <sub>DDD</sub> $\leq$ 3.3 V. Slow strong mode.     | _   | -   | 3.5  | MHz   | 90/10%, 25-pF<br>load, 60/40 duty<br>cycle |
| SID246   | F <sub>GPIOIN</sub>  | GPIO input operating frequency; 1.71 V $\leq$ V <sub>DDD</sub> $\leq$ 5.5 V | -   | -   | 24   | MHz   | 90/10% V <sub>IO</sub>                     |

### Table 5. GPIO AC Specifications (Guaranteed by Characterization)

XRES

### Table 6. XRES DC Specifications

| Spec ID# | Parameter            | Description                                            | Min                       | Тур | Max                       | Units | Details/<br>Conditions         |
|----------|----------------------|--------------------------------------------------------|---------------------------|-----|---------------------------|-------|--------------------------------|
| SID77    | V <sub>IH</sub>      | Input voltage high threshold                           | 0.7 ×<br>V <sub>DDD</sub> | -   | -                         | V     | CMOS Input                     |
| SID78    | V <sub>IL</sub>      | Input voltage low threshold                            | -                         | -   | 0.3 ×<br>V <sub>DDD</sub> | V     | CMOS Input                     |
| SID79    | R <sub>PULLUP</sub>  | Pull-up resistor                                       | 3.5                       | 5.6 | 8.5                       | kΩ    |                                |
| SID80    | C <sub>IN</sub>      | Input capacitance                                      | -                         | 3   | -                         | pF    |                                |
| SID81    | V <sub>HYSXRES</sub> | Input voltage hysteresis                               | -                         | 100 | -                         | mV    | Guaranteed by characterization |
| SID82    | I <sub>DIODE</sub>   | Current through protection diode to $V_{DDD}\!/V_{SS}$ | _                         | _   | 100                       | μA    | Guaranteed by characterization |

### Table 7. XRES AC Specifications

| Spec ID# | Parameter               | Description       | Min | Тур | Мах | Units | Details/<br>Conditions            |
|----------|-------------------------|-------------------|-----|-----|-----|-------|-----------------------------------|
| SID83    | T <sub>RESETWIDTH</sub> | Reset pulse width | 1   | -   | _   | μs    | Guaranteed by<br>characterization |



## **Analog Peripherals**

### Opamp

### Table 8. Opamp Specifications (Guaranteed by Characterization)

| Spec ID# | Parameter               | Description                                           | Min      | Тур  | Max                    | Units   | Details/<br>Conditions                |
|----------|-------------------------|-------------------------------------------------------|----------|------|------------------------|---------|---------------------------------------|
|          | I <sub>DD</sub>         | Opamp block current. No load.                         | -        | -    | -                      | -       |                                       |
| SID269   | I <sub>DD_HI</sub>      | Power = high                                          | -        | 1100 | 1850                   | μA      |                                       |
| SID270   | I <sub>DD_MED</sub>     | Power = medium                                        | -        | 550  | 950                    | μA      |                                       |
| SID271   | I <sub>DD_LOW</sub>     | Power = low                                           | -        | 150  | 350                    | μA      |                                       |
|          | GBW                     | Load = 20 pF, 0.1 mA. V <sub>DDA</sub> = 2.7 V        | -        | -    | _                      | -       |                                       |
| SID272   | GBW_HI                  | Power = high                                          | 6        | -    | _                      | MHz     |                                       |
| SID273   | GBW_MED                 | Power = medium                                        | 4        | -    | _                      | MHz     |                                       |
| SID274   | GBW_LO                  | Power = low                                           | -        | 1    | _                      | MHz     |                                       |
|          | I <sub>OUT_MAX</sub>    | $V_{DDA} \ge 2.7 \text{ V}, 500 \text{ mV}$ from rail | -        | -    | -                      | -       |                                       |
| SID275   | I <sub>OUT_MAX_HI</sub> | Power = high                                          | 10       | -    | -                      | mA      |                                       |
| SID276   | IOUT_MAX_MID            | Power = medium                                        | 10       | -    | -                      | mA      |                                       |
| SID277   | IOUT_MAX_LO             | Power = low                                           | _        | 5    | -                      | mA      |                                       |
|          | I <sub>OUT</sub>        | V <sub>DDA</sub> = 1.71 V, 500 mV from rail           | _        | -    | -                      | _       |                                       |
| SID278   | IOUT_MAX_HI             | Power = high                                          | 4        | -    | -                      | mA      |                                       |
| SID279   | IOUT_MAX_MID            | Power = medium                                        | 4        | _    | _                      | mA      |                                       |
| SID280   | IOUT_MAX_LO             | Power = low                                           | _        | 2    | _                      | mA      |                                       |
| SID281   | V <sub>IN</sub>         | Charge pump on, $V_{DDA} \ge 2.7 V$                   | -0.05    | _    | V <sub>DDA</sub> – 0.2 | V       |                                       |
| SID282   | V <sub>CM</sub>         | Charge pump on, $V_{DDA} \ge 2.7 \text{ V}$           | -0.05    | _    | $V_{DDA} - 0.2$        | V       |                                       |
|          | V <sub>OUT</sub>        | $V_{DDA} \ge 2.7 \text{ V}$                           | _        | _    | _                      |         |                                       |
| SID283   | V <sub>OUT_1</sub>      | Power = high, lload=10 mA                             | 0.5      | _    | V <sub>DDA</sub> – 0.5 | V       |                                       |
| SID284   | V <sub>OUT_2</sub>      | Power = high, lload=1 mA                              | 0.2      | _    | $V_{DDA} - 0.2$        | V       |                                       |
| SID285   | V <sub>OUT_3</sub>      | Power = medium, Iload=1 mA                            | 0.2      | _    | $V_{DDA} - 0.2$        | V       |                                       |
| SID286   | V <sub>OUT_4</sub>      | Power = low, lload=0.1 mA                             | 0.2      | _    | $V_{DDA} - 0.2$        | V       |                                       |
| SID288   | V <sub>OS_TR</sub>      | Offset voltage, trimmed                               | 1        | ±0.5 | 1                      | mV      | High mode                             |
| SID288A  | V <sub>OS_TR</sub>      | Offset voltage, trimmed                               | _        | ±1   | _                      | mV      | Medium mode                           |
| SID288B  | V <sub>OS_TR</sub>      | Offset voltage, trimmed                               | _        | ±2   | _                      | mV      | Low mode                              |
| SID290   | V <sub>OS_DR_TR</sub>   | Offset voltage drift, trimmed                         | -10      | ±3   | 10                     | µV/°C   | High mode.<br>T <sub>A</sub> ≤ 85 °C  |
| SID290Q  | VOS_DR_TR               | Offset voltage drift, trimmed                         | 15       | ±3   | 15                     | µV/°C   | High mode.<br>T <sub>A</sub> ≤ 105 °C |
| SID290A  | V <sub>OS_DR_TR</sub>   | Offset voltage drift, trimmed                         | _        | ±10  | _                      | µV/°C   | Medium mode                           |
| SID290B  | V <sub>OS_DR_TR</sub>   | Offset voltage drift, trimmed                         | _        | ±10  | _                      | μV/°C   | Low mode                              |
| SID291   | CMRR                    | DC                                                    | 70       | 80   | _                      | dB      | V <sub>DDD</sub> = 3.6 V              |
| SID292   | PSRR                    | At 1 kHz, 100-mV ripple                               | 70       | 85   | _                      | dB      | V <sub>DDD</sub> = 3.6 V              |
|          | Noise                   |                                                       | _        | _    | _                      | _       |                                       |
| SID293   | V <sub>N1</sub>         | Input referred, 1 Hz - 1GHz, power = high             | -        | 94   | _                      | µVrms   |                                       |
| SID294   | V <sub>N2</sub>         | Input referred, 1 kHz, power = high                   | _        | 72   | _                      | nV/rtHz |                                       |
| SID295   | V <sub>N3</sub>         | Input referred, 10kHz, power = high                   | _        | 28   | _                      | nV/rtHz |                                       |
| SID296   | V <sub>N4</sub>         | Input referred, 100kHz, power = high                  | <u> </u> | 15   | _                      | nV/rtHz |                                       |



| Spec ID# | Parameter        | Description                                                 | Min | Тур  | Max | Units | Details/<br>Conditions  |
|----------|------------------|-------------------------------------------------------------|-----|------|-----|-------|-------------------------|
| SID297   | Cload            | Stable up to maximum load. Perfor-<br>mance specs at 50 pF. | -   | -    | 125 | pF    |                         |
| SID298   | Slew_rate        | Cload = 50 pF, Power = High, $V_{DDA} \ge 2.7 V$            | 6   | -    | -   | V/µs  |                         |
| SID299   | T_op_wake        | From disable to enable, no external RC dominating           | -   | 300  | -   | μs    |                         |
| SID299A  | OL_GAIN          | Open Loop Gain                                              | -   | 90   | -   | dB    | Guaranteed by<br>design |
|          | Comp_mode        | Comparator mode; 50-mV drive,<br>Trise = Tfall (approx)     | -   | -    | -   |       |                         |
| SID300   | T <sub>PD1</sub> | Response time; power = high                                 | _   | 150  | _   | ns    |                         |
| SID301   | T <sub>PD2</sub> | Response time; power = medium                               | _   | 400  | -   | ns    |                         |
| SID302   | T <sub>PD3</sub> | Response time; power = low                                  | _   | 2000 | _   | ns    |                         |
| SID303   | Vhyst_op         | Hysteresis                                                  | _   | 10   | _   | mV    |                         |

### Table 8. Opamp Specifications (Guaranteed by Characterization) (continued)

### Comparator

## Table 9. Comparator DC Specifications

| Spec ID# | Parameter            | Description                                                                                                                                                 | Min | Тур | Мах                        | Units | Details/<br>Conditions                                         |
|----------|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|----------------------------|-------|----------------------------------------------------------------|
| SID85    | V <sub>OFFSET2</sub> | Input offset voltage, Common Mode voltage range from 0 to V <sub>DD</sub> -1                                                                                | _   | -   | ±4                         | mV    |                                                                |
| SID85A   | V <sub>OFFSET3</sub> | Input offset voltage. Ultra low-power<br>mode ( $V_{DDD} \ge 2.2 \text{ V}$ for Temp < 0 °C,<br>$V_{DDD} \ge 1.8 \text{ V}$ for Temp > 0 °C)                | _   | ±12 | -                          | mV    |                                                                |
| SID86    | V <sub>HYST</sub>    | Hysteresis when enabled, Common Mode voltage range from 0 to $V_{DD}$ -1.                                                                                   | _   | 10  | 35                         | mV    | Guaranteed by characterization                                 |
| SID87    | V <sub>ICM1</sub>    | Input common mode voltage in normal mode                                                                                                                    | 0   | -   | V <sub>DDD</sub> – 0.1     | V     | Modes 1 and 2.                                                 |
| SID247   | V <sub>ICM2</sub>    | Input common mode voltage in low<br>power mode ( $V_{DDD} \ge 2.2 \text{ V}$ for Temp < 0 °C, $V_{DDD} \ge 1.8 \text{ V}$ for Temp > 0 °C)                  | 0   | -   | V <sub>DDD</sub>           | V     |                                                                |
| SID247A  | V <sub>ICM3</sub>    | Input common mode voltage in ultra low power mode                                                                                                           | 0   | -   | V <sub>DDD</sub> –<br>1.15 | V     |                                                                |
| SID88    | CMRR                 | Common mode rejection ratio                                                                                                                                 | 50  | -   | -                          | dB    | $V_{DDD} \ge 2.7 V.$<br>Guaranteed by<br>characterization      |
| SID88A   | CMRR                 | Common mode rejection ratio                                                                                                                                 | 42  | -   | -                          | dB    | V <sub>DDD</sub> < 2.7 V.<br>Guaranteed by<br>characterization |
| SID89    | I <sub>CMP1</sub>    | Block current, normal mode                                                                                                                                  | -   | -   | 400                        | μA    | Guaranteed by characterization                                 |
| SID248   | I <sub>CMP2</sub>    | Block current, low power mode                                                                                                                               | _   | -   | 100                        | μA    | Guaranteed by characterization                                 |
| SID259   | I <sub>CMP3</sub>    | Block current, ultra low power mode<br>$(V_{DDD} \ge 2.2 \text{ V for Temp} < 0 ^{\circ}\text{C}, V_{DDD} \ge 1.8 \text{ V for Temp} > 0 ^{\circ}\text{C})$ | _   | 6   | 28                         | μA    | Guaranteed by characterization                                 |
| SID90    | Z <sub>CMP</sub>     | DC input impedance of comparator                                                                                                                            | 35  | -   | -                          | MΩ    | Guaranteed by characterization                                 |



### Table 10. Comparator AC Specifications

(Guaranteed by Characterization)

| Spec ID# | Parameter          | Description                                                                                                                   | Min | Тур | Max | Units | <b>Details/Conditions</b> |
|----------|--------------------|-------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|-------|---------------------------|
| SID91    | T <sub>RESP1</sub> | Response time, normal mode                                                                                                    | -   | -   | 110 | ns    | 50-mV overdrive           |
| SID258   | T <sub>RESP2</sub> | Response time, low power mode                                                                                                 | -   | -   | 200 | ns    | 50-mV overdrive           |
| SID92    | T <sub>RESP3</sub> | Response time, ultra low power mode<br>( $V_{DDD} \ge 2.2 \text{ V}$ for Temp < 0 °C, $V_{DDD} \ge$<br>1.8 V for Temp > 0 °C) | _   | -   | 15  | μs    | 200-mV overdrive          |

### Temperature Sensor

### Table 11. Temperature Sensor Specifications

| Spec ID# | Parameter            | Description                 | Min | Тур | Max | Units | Details/Conditions |
|----------|----------------------|-----------------------------|-----|-----|-----|-------|--------------------|
| SID93    | T <sub>SENSACC</sub> | Temperature sensor accuracy | -5  | ±1  | +5  | °C    | –40 to +85 °C      |

#### SAR ADC

### Table 12. SAR ADC DC Specifications

| Spec ID# | Parameter | Description                        | Min             | Тур | Max              | Units | Details/Conditions                                                                            |
|----------|-----------|------------------------------------|-----------------|-----|------------------|-------|-----------------------------------------------------------------------------------------------|
| SID94    | A_RES     | Resolution                         | -               | -   | 12               | bits  |                                                                                               |
| SID95    | A_CHNIS_S | Number of channels - single ended  | -               | -   | 8                |       | 8 full speed                                                                                  |
| SID96    | A-CHNKS_D | Number of channels - differential  | -               | -   | 4                |       | Diff inputs use<br>neighboring I/O                                                            |
| SID97    | A-MONO    | Monotonicity                       | -               | -   | -                |       | Yes. Based on<br>characterization                                                             |
| SID98    | A_GAINERR | Gain error                         | -               | -   | ±0.1             | %     | With external<br>reference.<br>Guaranteed by<br>characterization                              |
| SID99    | A_OFFSET  | Input offset voltage               | -               | -   | 2                | mV    | Measured with 1-V<br>V <sub>REF.</sub> Guaranteed by<br>characterization                      |
| SID100   | A_ISAR    | Current consumption                | -               | -   | 1                | mA    |                                                                                               |
| SID101   | A_VINS    | Input voltage range - single ended | V <sub>SS</sub> | -   | V <sub>DDA</sub> | V     | Based on device characterization                                                              |
| SID102   | A_VIND    | Input voltage range - differential | V <sub>SS</sub> | -   | V <sub>DDA</sub> | V     | Based on device characterization                                                              |
| SID103   | A_INRES   | Input resistance                   | -               | -   | 2.2              | KΩ    | Based on device characterization                                                              |
| SID104   | A_INCAP   | Input capacitance                  | -               | -   | 10               | pF    | Based on device characterization                                                              |
| SID106   | A_PSRR    | Power supply rejection ratio       | 70              | -   | -                | dB    |                                                                                               |
| SID107   | A_CMRR    | Common mode rejection ratio        | 66              | -   | _                | dB    | Measured at 1 V                                                                               |
| SID111   | A_INL     | Integral non linearity             | -1.7            | -   | +2               | LSB   | V <sub>DD</sub> = 1.71 to 5.5,<br>806 ksps, V <sub>REF</sub> = 1 to<br>5.5.                   |
| SID111A  | A_INL     | Integral non linearity             | -1.5            | -   | +1.7             | LSB   | V <sub>DDD</sub> = 1.71 to 3.6,<br>806 ksps, V <sub>REF</sub> =<br>1.71 to V <sub>DDD</sub> . |



### CSD

# Table 14. CSD Specifications

| Spec ID#   | Parameter    | Description                                            | Min  | Тур   | Max                  | Units | Details/<br>Conditions                                    |
|------------|--------------|--------------------------------------------------------|------|-------|----------------------|-------|-----------------------------------------------------------|
| SID.CSD#16 | IDAC1IDD     | IDAC1 (8 bits) block current                           | -    | -     | 1125                 | μA    |                                                           |
| SID.CSD#17 | IDAC2IDD     | IDAC2 (7 bits) block current                           | _    | -     | 1125                 | μA    |                                                           |
| SID308     | VCSD         | Voltage range of operation                             | 1.71 | -     | 5.5                  | V     |                                                           |
| SID308A    | VCOMPIDAC    | Voltage compliance range of IDAC for S0                | 0.8  | -     | V <sub>DD</sub> -0.8 | V     |                                                           |
| SID309     | IDAC1        | DNL for 8-bit resolution                               | -1   | _     | 1                    | LSB   |                                                           |
| SID310     | IDAC1        | INL for 8-bit resolution                               | -3   | _     | 3                    | LSB   |                                                           |
| SID311     | IDAC2        | DNL for 7-bit resolution                               | -1   | _     | 1                    | LSB   |                                                           |
| SID312     | IDAC2        | INL for 7-bit resolution                               | -3   | _     | 3                    | LSB   |                                                           |
| SID313     | SNR          | Ratio of counts of finger to noise, 0.1-pF sensitivity | 5    | -     | -                    | Ratio | Capacitance<br>range of 9 to 35 pF,<br>0.1-pF sensitivity |
| SID314     | IDAC1_CRT1   | Output current of IDAC1 (8 bits) in High range         | _    | 612   | -                    | uA    |                                                           |
| SID314A    | IDAC1_CRT2   | Output current of IDAC1 (8 bits) in Low range          | _    | 306   | -                    | uA    |                                                           |
| SID315     | IDAC2_CRT1   | Output current of IDAC2 (7 bits) in High range         | _    | 304.8 | -                    | uA    |                                                           |
| SID315A    | IDAC2_CRT2   | Output current of IDAC2 (7 bits) in Low range          | _    | 152.4 | -                    | uA    |                                                           |
| SID320     | IDACOFFSET   | All zeroes input                                       | -    | -     | ±1                   | LSB   |                                                           |
| SID321     | IDACGAIN     | Full-scale error less offset                           | -    | _     | ±10                  | %     |                                                           |
| SID322     | IDACMISMATCH | Mismatch between IDACs                                 | -    | _     | 7                    | LSB   |                                                           |
| SID323     | IDACSET8     | Settling time to 0.5 LSB for 8-bit IDAC                | _    | -     | 10                   | μs    | Full-scale<br>transition. No<br>external load.            |
| SID324     | IDACSET7     | Settling time to 0.5 LSB for 7-bit IDAC                | _    | -     | 10                   | μs    | Full-scale<br>transition. No<br>external load.            |
| SID325     | CMOD         | External modulator capacitor                           | -    | 2.2   | -                    | nF    | 5-V rating, X7R or NP0 cap.                               |



### Table 19. LCD Direct Drive AC Specifications (Guaranteed by Characterization)

| Spec ID | Parameter        | Description    | Min | Тур | Max | Units | Details/Conditions |
|---------|------------------|----------------|-----|-----|-----|-------|--------------------|
| SID159  | F <sub>LCD</sub> | LCD frame rate | 10  | 50  | 150 | Hz    |                    |

### Table 20. Fixed UART DC Specifications (Guaranteed by Characterization)

| Spec ID | Parameter          | Description                            | Min | Тур | Max | Units | Details/Conditions |
|---------|--------------------|----------------------------------------|-----|-----|-----|-------|--------------------|
| SID160  | I <sub>UART1</sub> | Block current consumption at 100 Kbps  | -   | -   | 55  | μA    |                    |
| SID161  | I <sub>UART2</sub> | Block current consumption at 1000 Kbps | -   | -   | 312 | μA    |                    |

### Table 21. Fixed UART AC Specifications (Guaranteed by Characterization)

| Spec ID | Parameter         | Description | Min | Тур | Max | Units | Details/Conditions |
|---------|-------------------|-------------|-----|-----|-----|-------|--------------------|
| SID162  | F <sub>UART</sub> | Bit rate    | -   | -   | 1   | Mbps  |                    |

### SPI Specifications

#### Table 22. Fixed SPI DC Specifications (Guaranteed by Characterization)

| Spec ID | Parameter         | Description                         | Min | Тур | Max | Units | Details/Conditions |
|---------|-------------------|-------------------------------------|-----|-----|-----|-------|--------------------|
| SID163  | I <sub>SPI1</sub> | Block current consumption at 1 Mbps | -   | -   | 360 | μA    |                    |
| SID164  | I <sub>SPI2</sub> | Block current consumption at 4 Mbps | -   | -   | 560 | μA    |                    |
| SID165  | I <sub>SPI3</sub> | Block current consumption at 8 Mbps | -   | -   | 600 | μΑ    |                    |

#### Table 23. Fixed SPI AC Specifications (Guaranteed by Characterization)

| Spec ID | Parameter        | Description                                       | Min | Тур | Max | Units | Details/Conditions |
|---------|------------------|---------------------------------------------------|-----|-----|-----|-------|--------------------|
| SID166  | F <sub>SPI</sub> | SPI operating frequency (master; 6X oversampling) | -   | -   | 4   | MHz   |                    |

### Table 24. Fixed SPI Master Mode AC Specifications (Guaranteed by Characterization)

| Spec ID | Parameter        | Description                                                                        | Min | Тур | Max | Units | Details/Conditions |
|---------|------------------|------------------------------------------------------------------------------------|-----|-----|-----|-------|--------------------|
| SID167  | T <sub>DMO</sub> | MOSI valid after Sclock driving edge                                               | -   | -   | 15  | ns    |                    |
| SID168  | T <sub>DSI</sub> | MISO valid before Sclock capturing<br>edge. Full clock, late MISO Sampling<br>used | 20  | -   | -   | ns    |                    |
| SID169  | Т <sub>НМО</sub> | Previous MOSI data hold time with<br>respect to capturing edge at Slave            | 0   | -   | Ι   | ns    |                    |

#### Table 25. Fixed SPI Slave Mode AC Specifications (Guaranteed by Characterization)

| Spec ID | Parameter            | Description                                                | Min | Тур | Max              | Units | Details/Conditions |
|---------|----------------------|------------------------------------------------------------|-----|-----|------------------|-------|--------------------|
| SID170  | T <sub>DMI</sub>     | MOSI valid before Sclock capturing edge                    | 40  | -   | -                | ns    |                    |
| SID171  | T <sub>DSO</sub>     | MISO valid after Sclock driving edge                       | -   | -   | 42+3×<br>Tscbclk | ns    |                    |
| SID171A | T <sub>DSO_ext</sub> | MISO valid after Sclock driving edge in<br>Ext. Clock mode | -   | -   | 48               | ns    |                    |
| SID172  | T <sub>HSO</sub>     | Previous MISO data hold time                               | 0   | -   | -                | ns    |                    |
| SID172A | T <sub>SSELSCK</sub> | SSEL Valid to first SCK Valid edge                         | 100 | -   | _                | ns    |                    |



### Table 38. Block Specs

| Spec ID       | Parameter              | Description                                          | Min | Тур | Max | Units   | Details/Conditions                                                |
|---------------|------------------------|------------------------------------------------------|-----|-----|-----|---------|-------------------------------------------------------------------|
| SID257        | T <sub>WS24</sub> *    | Number of wait states at 24 MHz                      | 0   | -   | -   |         | CPU execution from<br>Flash. Guaranteed by<br>characterization    |
| SID260        | V <sub>REFSAR</sub>    | Trimmed internal reference to SAR                    | –1  | -   | +1  | %       | Percentage of Vbg<br>(1.024 V). Guaranteed<br>by characterization |
| SID262        | T <sub>CLKSWITCH</sub> | Clock switching from clk1 to clk2 in<br>clk1 periods | 3   | _   | 4   | Periods | Guaranteed by design                                              |
| * Tws24 is gu | uaranteed by Design    | · · · ·                                              |     |     |     |         |                                                                   |



# **Ordering Information**

The PSoC 4100 part numbers and features are listed in the following table.

|        |                    |                     | Features   |           |     |               |              |                  |                | Package        |              |            |      |              |          |              |              |              |
|--------|--------------------|---------------------|------------|-----------|-----|---------------|--------------|------------------|----------------|----------------|--------------|------------|------|--------------|----------|--------------|--------------|--------------|
| Family | NAW                | Max CPU Speed (MHz) | Flash (KB) | SRAM (KB) | UDB | Op-amp (CTBm) | CapSense     | Direct LCD Drive | 12-bit SAR ADC | LP Comparators | TCPWM Blocks | SCB Blocks | GPIO | 28-SSOP      | 35-WLCSP | 40-QFN       | 44-TQFP      | 48-TQFP      |
|        | CY8C4124PVI-432    | 24                  | 16         | 4         | -   | 1             | -            | -                | 806 ksps       | 2              | 4            | 2          | 24   | $\checkmark$ |          |              |              |              |
|        | CY8C4124PVI-442    | 24                  | 16         | 4         | -   | 1             | $\checkmark$ | $\checkmark$     | 806 ksps       | 2              | 4            | 2          | 24   |              |          |              |              |              |
|        | CY8C4124PVQ-432    | 24                  | 16         | 4         | -   | 1             | -            | -                | 806 ksps       | 2              | 4            | 2          | 24   |              |          |              |              |              |
|        | CY8C4124PVQ-442    | 24                  | 16         | 4         | -   | 1             | $\checkmark$ | $\checkmark$     | 806 ksps       | 2              | 4            | 2          | 24   |              |          |              |              |              |
|        | CY8C4124FNI-443    | 24                  | 16         | 4         | -   | 2             | $\checkmark$ | $\checkmark$     | 806 ksps       | 2              | 4            | 2          | 31   |              |          |              |              |              |
|        | CY8C4124LQI-443    | 24                  | 16         | 4         | -   | 2             | $\checkmark$ | $\checkmark$     | 806 ksps       | 2              | 4            | 2          | 34   |              |          |              |              |              |
|        | CY8C4124AXI-443    | 24                  | 16         | 4         | -   | 2             | $\checkmark$ | $\checkmark$     | 806 ksps       | 2              | 4            | 2          | 36   |              |          |              | $\checkmark$ |              |
|        | CY8C4124LQQ-443    | 24                  | 16         | 4         | -   | 2             |              |                  | 806 ksps       | 2              | 4            | 2          | 34   |              |          |              |              |              |
|        | CY8C4124AXQ-443    | 24                  | 16         | 4         | -   | 2             | $\checkmark$ |                  | 806 ksps       | 2              | 4            | 2          | 36   |              |          |              | $\checkmark$ |              |
|        | CY8C4124AZI-443    | 24                  | 16         | 4         | -   | 2             | $\checkmark$ |                  | 806 ksps       | 2              | 4            | 2          | 36   |              |          |              |              | $\checkmark$ |
| 4100   | CY8C4125AXI-473    | 24                  | 32         | 4         | -   | 2             | -            | -                | 806 ksps       | 2              | 4            | 2          | 36   |              |          |              |              |              |
| 4      | CY8C4125AXQ-473    | 24                  | 32         | 4         | -   | 2             | -            | -                | 806 ksps       | 2              | 4            | 2          | 36   |              |          |              |              |              |
|        | CY8C4125AZI-473    | 24                  | 32         | 4         | -   | 2             | -            | -                | 806 ksps       | 2              | 4            | 2          | 36   |              |          |              |              | $\checkmark$ |
|        | CY8C4125PVI-482    | 24                  | 32         | 4         | -   | 1             | $\checkmark$ | $\checkmark$     | 806 ksps       | 2              | 4            | 2          | 24   |              |          |              |              |              |
|        | CY8C4125PVQ-482    | 24                  | 32         | 4         | -   | 1             | $\checkmark$ |                  | 806 ksps       | 2              | 4            | 2          | 24   |              |          |              |              |              |
|        | CY8C4125FNI-483(T) | 24                  | 32         | 4         | -   | 2             | $\checkmark$ |                  | 806 ksps       | 2              | 4            | 2          | 31   |              |          |              |              |              |
|        | CY8C4125LQI-483    | 24                  | 32         | 4         | -   | 2             | $\checkmark$ | $\checkmark$     | 806 ksps       | 2              | 4            | 2          | 34   |              |          | $\checkmark$ |              |              |
|        | CY8C4125AXI-483    | 24                  | 32         | 4         | -   | 2             | $\checkmark$ |                  | 806 ksps       | 2              | 4            | 2          | 36   |              |          |              |              |              |
|        | CY8C4125LQQ-483    | 24                  | 32         | 4         | -   | 2             | $\checkmark$ |                  | 806 ksps       | 2              | 4            | 2          | 34   |              |          |              |              |              |
|        | CY8C4125AXQ-483    | 24                  | 32         | 4         | -   | 2             | $\checkmark$ | $\checkmark$     | 806 ksps       | 2              | 4            | 2          | 36   |              |          |              | $\checkmark$ |              |
|        | CY8C4125AZI-483    | 24                  | 32         | 4         | -   | 2             | $\checkmark$ | $\checkmark$     | 806 ksps       | 2              | 4            | 2          | 36   |              |          |              |              | $\checkmark$ |



### Part Numbering Conventions

PSoC 4 devices follow the part numbering convention described in the following table. All fields are single-character alphanumeric (0, 1, 2, ..., 9, A,B, ..., Z) unless stated otherwise.

The part numbers are of the form CY8C4ABCDEF-XYZ where the fields are defined as follows.

| Example       | $\underline{CY8C} 4 \underline{A} \underline{B} \underline{C} \underline{D} \underline{E} \underline{F} - \underline{X} \underline{Y} \underline{Z}$ |
|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------|
|               | Cypress Prefix                                                                                                                                       |
| 4: PSoC 4     | Architecture                                                                                                                                         |
| 1: 4100Family | Family within Architecture                                                                                                                           |
| 2: 24 MHz     | Speed Grade                                                                                                                                          |
| 5: 32KB       | Flash Capacity                                                                                                                                       |
| AX: TQFP      | Package Code                                                                                                                                         |
| I: Industrial | Temperature Rang <del>e</del>                                                                                                                        |
|               | Attributes Set                                                                                                                                       |

The Field Values are listed in the following table.

| Field | Description                | Values  | Meaning                                |
|-------|----------------------------|---------|----------------------------------------|
| CY8C  | Cypress Prefix             |         |                                        |
| 4     | Architecture               | 4       | PSoC 4                                 |
| Α     | Family within architecture | 1       | 4100 Family                            |
|       |                            | 2       | 4200 Family                            |
| В     | CPU Speed                  | 2       | 24 MHz                                 |
| D D   | Cr O Speed                 | 4       | 48 MHz                                 |
| С     | Flash Capacity             | 4       | 16 KB                                  |
| C     | T lash Capacity            | 5       | 32 KB                                  |
|       |                            | AX, AZ  | TQFP                                   |
| DE    | Package Code               | LQ      | QFN                                    |
|       |                            | PV      | SSOP                                   |
|       |                            | FN      | WLCSP                                  |
| F     | Temperature Range          | I       | Industrial                             |
|       |                            | Q       | Extended Industrial                    |
| XYZ   | Attributes Code            | 000-999 | Code of feature set in specific family |



# Packaging

### Table 40. Package Characteristics

| Parameter       | Description                           | Conditions | Min | Тур   | Max | Units   |
|-----------------|---------------------------------------|------------|-----|-------|-----|---------|
| T <sub>A</sub>  | Operating ambient temperature         |            | -40 | 25.00 | 105 | °C      |
| TJ              | Operating junction temperature        |            | -40 | -     | 125 | °C      |
| T <sub>JA</sub> | Package $\theta_{JA}$ (28-pin SSOP)   |            | -   | 66.58 | -   | °C/Watt |
| T <sub>JA</sub> | Package $\theta_{JA}$ (35-ball WLCSP) |            | -   | 28.00 | -   | °C/Watt |
| T <sub>JA</sub> | Package $\theta_{JA}$ (40-pin QFN)    |            | -   | 15.34 | -   | °C/Watt |
| T <sub>JA</sub> | Package $\theta_{JA}$ (44-pin TQFP)   |            | -   | 57.16 | -   | °C/Watt |
| T <sub>JA</sub> | Package $\theta_{JA}$ (48-pin TQFP)   |            | -   | 67.30 | -   | °C/Watt |
| T <sub>JC</sub> | Package $\theta_{JC}$ (28-pin SSOP)   |            | -   | 26.28 | -   | °C/Watt |
| T <sub>JC</sub> | Package $\theta_{JC}$ (35-ball WLCSP) |            | -   | 00.40 | -   | °C/Watt |
| T <sub>JC</sub> | Package $\theta_{JC}$ (40-pin QFN)    |            | -   | 2.50  | -   | °C/Watt |
| T <sub>JC</sub> | Package $\theta_{JC}$ (44-pin TQFP)   |            | -   | 17.47 | _   | °C/Watt |
| T <sub>JC</sub> | Package $\theta_{JC}$ (48-pin TQFP)   |            | -   | 27.60 | -   | °C/Watt |

### Table 41. Solder Reflow Peak Temperature

| Package       | Maximum Peak<br>Temperature | Maximum Time at Peak Temperature |
|---------------|-----------------------------|----------------------------------|
| 28-pin SSOP   | 260 °C                      | 30 seconds                       |
| 35-ball WLCSP | 260 °C                      | 30 seconds                       |
| 40-pin QFN    | 260 °C                      | 30 seconds                       |
| 44-pin TQFP   | 260 °C                      | 30 seconds                       |
| 48-pin TQFP   | 260 °C                      | 30 seconds                       |

#### Table 42. Package Moisture Sensitivity Level (MSL), IPC/JEDEC J-STD-2

| Package       | MSL   |
|---------------|-------|
| 28-pin SSOP   | MSL 3 |
| 35-ball WLCSP | MSL 3 |
| 40-pin QFN    | MSL 3 |
| 44-pin TQFP   | MSL 3 |
| 48-pin TQFP   | MSL 3 |

PSoC 4 CAB Libraries with Schematics Symbols and PCB Footprints are on the Cypress web site at http://www.cypress.com/cad-resources/psoc-4-cad-libraries?source=search&cat=technical\_documents.



| Acronym           | Description                                                  |
|-------------------|--------------------------------------------------------------|
| PC                | program counter                                              |
| PCB               | printed circuit board                                        |
| PGA               | programmable gain amplifier                                  |
| PHUB              | peripheral hub                                               |
| PHY               | physical layer                                               |
| PICU              | port interrupt control unit                                  |
| PLA               | programmable logic array                                     |
| PLD               | programmable logic device, see also PAL                      |
| PLL               | phase-locked loop                                            |
| PMDD              | package material declaration data sheet                      |
| POR               | power-on reset                                               |
| PRES              | precise power-on reset                                       |
| PRS               | pseudo random sequence                                       |
| PS                | port read data register                                      |
| PSoC <sup>®</sup> | Programmable System-on-Chip™                                 |
| PSRR              | power supply rejection ratio                                 |
| PWM               | pulse-width modulator                                        |
| RAM               | random-access memory                                         |
| RISC              | reduced-instruction-set computing                            |
| RMS               | root-mean-square                                             |
| RTC               | real-time clock                                              |
| RTL               | register transfer language                                   |
| RTR               | remote transmission request                                  |
| RX                | receive                                                      |
| SAR               | successive approximation register                            |
| SC/CT             | switched capacitor/continuous time                           |
| SCL               | I <sup>2</sup> C serial clock                                |
| SDA               | I <sup>2</sup> C serial data                                 |
| S/H               | sample and hold                                              |
| SINAD             | signal to noise and distortion ratio                         |
| SIO               | special input/output, GPIO with advanced features. See GPIO. |
| SOC               | start of conversion                                          |
| SOF               | start of frame                                               |
| SPI               | Serial Peripheral Interface, a communications protocol       |
| SR                | slew rate                                                    |
| SRAM              | static random access memory                                  |
| SRES              | software reset                                               |
| SWD               | serial wire debug, a test protocol                           |
|                   |                                                              |

### Table 43. Acronyms Used in this Document (continued)

#### Acronym Description SWV single-wire viewer TD transaction descriptor, see also DMA THD total harmonic distortion TIA transimpedance amplifier TRM technical reference manual TTL transistor-transistor logic ΤХ transmit UART Universal Asynchronous Transmitter Receiver, a communications protocol UDB universal digital block USB Universal Serial Bus USBIO USB input/output, PSoC pins used to connect to a USB port VDAC voltage DAC, see also DAC, IDAC WDT watchdog timer WOL write once latch, see also NVL WRES watchdog timer reset **XRES** external reset I/O pin XTAL crystal

Table 43. Acronyms Used in this Document (continued)



# **Document Conventions**

### Units of Measure

### Table 44. Units of Measure

| Symbol | Unit of Measure        |
|--------|------------------------|
| °C     | degrees Celsius        |
| dB     | decibel                |
| fF     | femto farad            |
| Hz     | hertz                  |
| KB     | 1024 bytes             |
| kbps   | kilobits per second    |
| Khr    | kilohour               |
| kHz    | kilohertz              |
| kΩ     | kilo ohm               |
| ksps   | kilosamples per second |
| LSB    | least significant bit  |
| Mbps   | megabits per second    |
| MHz    | megahertz              |
| MΩ     | mega-ohm               |
| Msps   | megasamples per second |
| μA     | microampere            |
| μF     | microfarad             |
| μH     | microhenry             |
| μs     | microsecond            |
| μV     | microvolt              |
| μW     | microwatt              |
| mA     | milliampere            |
| ms     | millisecond            |
| mV     | millivolt              |
| nA     | nanoampere             |
| ns     | nanosecond             |
| nV     | nanovolt               |
| Ω      | ohm                    |
| pF     | picofarad              |
| ppm    | parts per million      |
| ps     | picosecond             |
| S      | second                 |
| sps    | samples per second     |
| sqrtHz | square root of hertz   |
| V      | volt                   |



# **Revision History**

| Description<br>Document | Description Title: PSoC <sup>®</sup> 4: PSoC 4100 Family Datasheet Programmable System-on-Chip (PSoC <sup>®</sup> )<br>Document Number:001-87220 |                    |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Revision                | ECN                                                                                                                                              | Orig. of<br>Change | Submission<br>Date | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |
| *В                      | 4108562                                                                                                                                          | WKA                | 08/29/2013         | Added clarifying note about the XRES pin in the Reset section.<br>Added a link reference to the PSoC 4 TRM.<br>Updated the footnote in Absolute Maximum Ratings.<br>Updated Sleep Mode IDD specs in DC Specifications.<br>Updated Comparator DC Specifications<br>Updated SAR ADC AC Specifications (Guaranteed by Characterization)<br>Updated LCD Direct Drive DC Specifications (Guaranteed by Characterization)<br>Updated the number of GPIOs in Ordering Information.                                                                                                                                                                                                                                                                                                                  |  |  |
| *C                      | 4568937                                                                                                                                          | WKA                | 11/19/2014         | Added 48-pin TQFP pin and package details.<br>Added SID308A spec details.<br>Updated Ordering Information.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
| *D                      | 4617283                                                                                                                                          | WKA                | 01/08/2015         | Corrected typo in the ordering information table.<br>Updated 28-pin SSOP package diagram.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |
| *E                      | 4643655                                                                                                                                          | WKA                | 04/29/2015         | Added 35 WLCSP pinout and package detail information.<br>Updated CSD specifications.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |
| *F                      | 5287114                                                                                                                                          | WKA                | 06/09/2016         | Corrected typo in the Features section.<br>Added reference to AN90071 in the More Information section.<br>Updated Flash section with details of flash protection modes.<br>Added notes in the Pinouts section.<br>Updated 40-pin QFN and 28-pin SSOP pin diagrams.<br>Added PSoC 4 Power Supply diagram.<br>Updated the Bypass Capacitors column in the Power Supply table.<br>Updated values for SID32, SID34, SID38, SID269, SID270, SID271.<br>Added SID299A.<br>Updated Comparator Specifications.<br>Updated TCPWM Specifications.<br>Updated values for SID149, SID160, SID171.<br>Updated Conditions for SID190.<br>Added BID55.<br>Removed Conditions for SID237.<br>Added reference to PSoC 4 CAB Libraries with Schematics Symbols and PCB<br>Footprints in the Packaging section. |  |  |
| *G                      | 5327384                                                                                                                                          | WKA                | 06/28/2016         | Removed the capacitor connection for Pin 15 in Figure 11.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |
| *H                      | 5704046                                                                                                                                          | GNKK               | 04/26/2017         | Updated the Cypress logo and copyright information.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |