



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                                 |
|----------------------------|--------------------------------------------------------------------------|
| Core Processor             | AVR                                                                      |
| Core Size                  | 8-Bit                                                                    |
| Speed                      | 4MHz                                                                     |
| Connectivity               | SPI, UART/USART                                                          |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                    |
| Number of I/O              | 32                                                                       |
| Program Memory Size        | 8KB (4K x 16)                                                            |
| Program Memory Type        | FLASH                                                                    |
| EEPROM Size                | 512 x 8                                                                  |
| RAM Size                   | 512 x 8                                                                  |
| Voltage - Supply (Vcc/Vdd) | 2.7V ~ 6V                                                                |
| Data Converters            | -                                                                        |
| Oscillator Type            | Internal                                                                 |
| Operating Temperature      | 0°C ~ 70°C                                                               |
| Mounting Type              | Through Hole                                                             |
| Package / Case             | 40-DIP (0.600", 15.24mm)                                                 |
| Supplier Device Package    | 40-PDIP                                                                  |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/at90s8515a-4pc |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

|                  | one clock cycle. The resulting architecture is more code efficient while achieving throughputs up to ten times faster than conventional CISC microcontrollers.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                  | The AT90S8515 provides the following features: 8K bytes of In-System Programmable Flash, 512 bytes EEPROM, 512 bytes SRAM, 32 general-purpose I/O lines, 32 general-purpose working registers, flexible timer/counters with compare modes, internal and external interrupts, a programmable serial UART, programmable Watchdog Timer with internal oscillator, an SPI serial port and two software-selectable power-saving modes. The Idle Mode stops the CPU while allowing the SRAM, timer/counters, SPI port and interrupt system to continue functioning. The Power-down mode saves the register contents but freezes the oscillator, disabling all other chip functions until the next external interrupt or hardware reset. |
|                  | The device is manufactured using Atmel's high-density nonvolatile memory technology. The On-chip In-System Programmable Flash allows the program memory to be repro-<br>grammed In-System through an SPI serial interface or by a conventional nonvolatile memory programmer. By combining an enhanced RISC 8-bit CPU with In-System Pro-<br>grammable Flash on a monolithic chip, the Atmel AT90S8515 is a powerful microcontroller that provides a highly flexible and cost-effective solution to many embed-<br>ded control applications.                                                                                                                                                                                      |
|                  | The AT90S8515 AVR is supported with a full suite of program and system development tools including: C compilers, macro assemblers, program debugger/simulators, in-circuit emulators and evaluation kits.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| Pin Descriptions |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| vcc              | Supply voltage.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| GND              | Ground.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Port A (PA7PA0)  | Port A is an 8-bit bi-directional I/O port. Port pins can provide internal pull-up resistors (selected for each bit). The Port A output buffers can sink 20 mA and can drive LED displays directly. When pins PA0 to PA7 are used as inputs and are externally pulled low, they will source current if the internal pull-up resistors are activated. The Port A pins are tri-stated when a reset condition becomes active, even if the clock is not active.                                                                                                                                                                                                                                                                       |
|                  | Port A serves as multiplexed address/data input/output when using external SRAM.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| Port B (PB7PB0)  | Port B is an 8-bit bi-directional I/O port with internal pull-up resistors. The Port B output buffers can sink 20 mA. As inputs, Port B pins that are externally pulled low will source current if the pull-up resistors are activated. The Port B pins are tri-stated when a reset condition becomes active, even if the clock is not active.                                                                                                                                                                                                                                                                                                                                                                                    |
|                  | Port B also serves the functions of various special features of the AT90S8515 as listed on page 66.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| Port C (PC7PC0)  | Port C is an 8-bit bi-directional I/O port with internal pull-up resistors. The Port C output buffers can sink 20 mA. As inputs, Port C pins that are externally pulled low will source current if the pull-up resistors are activated. The Port C pins are tri-stated when a reset condition becomes active, even if the clock is not active.                                                                                                                                                                                                                                                                                                                                                                                    |
|                  | Port C also serves as address output when using external SRAM.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Port D (PD7PD0)  | Port D is an 8-bit bi-directional I/O port with internal pull-up resistors. The Port D output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |

4 AT90S8515

Indirect Program Addressing, Figure 18. Indirect Program Memory Addressing IJMP and ICALL



Program execution continues at address contained by the Z-register (i.e., the PC is loaded with the contents of the Z-register).





Program execution continues at address PC + k + 1. The relative address k is -2048 to 2047.

**EEPROM Data Memory** The AT90S8515 contains 512 bytes of data EEPROM memory. It is organized as a separate data space, in which single bytes can be read and written. The EEPROM has an endurance of at least 100,000 write/erase cycles. The access between the EEPROM and the CPU is described on page 44, specifying the EEPROM address registers, the EEPROM data register and the EEPROM control register.

For the SPI data downloading, see page 86 for a detailed description.

**Memory Access Times** This section describes the general access timing concepts for instruction execution and internal memory access.

The AVR CPU is driven by the System Clock  $\emptyset$ , directly generated from the external clock crystal for the chip. No internal clock division is used.

Figure 20 shows the parallel instruction fetches and instruction executions enabled by the Harvard architecture and the fast-access register file concept. This is the basic pipelining concept to obtain up to 1 MIPS per MHz with the corresponding unique results for functions per cost, functions per clocks and functions per power unit.



**Execution Timing** 

**Relative Program Addressing,** 

**RJMP and RCALL** 







Figure 21 shows the internal timing concept for the register file. In a single clock cycle an ALU operation using two register operands is executed and the result is stored back to the destination register.





The internal data SRAM access is performed in two System Clock cycles as described in Figure 22.

Figure 22. On-chip Data SRAM Access Cycles



See "Interface to External SRAM" on page 60 for a description of the access to the external SRAM.

# AIMEL

# Reset and Interrupt Handling

The AT90S8515 provides 12 different interrupt sources. These interrupts and the separate reset vector each have a separate program vector in the program memory space. All interrupts are assigned individual enable bits that must be set (one) together with the I-bit in the Status Register in order to enable the interrupt.

The lowest addresses in the program memory space are automatically defined as the Reset and Interrupt vectors. The complete list of vectors is shown in Table 2. The list also determines the priority levels of the different interrupts. The lower the address, the higher the priority level. RESET has the highest priority, and next is INTO (the External Interrupt Request 0), etc.

| Vector No. | Program<br>Address | Source       | Interrupt Definition               |  |
|------------|--------------------|--------------|------------------------------------|--|
|            | <b>\$000</b>       | DEOET        | External Reset, Power-on Reset and |  |
| 1          | \$000              | RESET        | watchdog Reset                     |  |
| 2          | \$001              | INT0         | External Interrupt Request 0       |  |
| 3          | \$002              | INT1         | External Interrupt Request 1       |  |
| 4          | \$003              | TIMER1 CAPT  | Timer/Counter1 Capture Event       |  |
| 5          | \$004              | TIMER1 COMPA | Timer/Counter1 Compare Match A     |  |
| 6          | \$005              | TIMER1 COMPB | Timer/Counter1 Compare Match B     |  |
| 7          | \$006              | TIMER1 OVF   | Timer/Counter1 Overflow            |  |
| 8          | \$007              | TIMER0, OVF  | Timer/Counter0 Overflow            |  |
| 9          | \$008              | SPI, STC     | Serial Transfer Complete           |  |
| 10         | \$009              | UART, RX     | UART, Rx Complete                  |  |
| 11         | \$00A              | UART, UDRE   | UART Data Register Empty           |  |
| 12         | \$00B              | UART, TX     | UART, Tx Complete                  |  |
| 13         | \$00C              | ANA_COMP     | Analog Comparator                  |  |

Table 2. Reset and Interrupt Vectors

The most typical and general program setup for the Reset and Interrupt vector addresses are:

| 5     |
|-------|
|       |
| ndler |
|       |
|       |
|       |
| 2     |
|       |
|       |
|       |
|       |



#### Timer/Counter Interrupt Flag Register – TIFR

| Bit           | 7    | 6     | 5     | 4 | 3    | 2 | 1    | 0 |      |
|---------------|------|-------|-------|---|------|---|------|---|------|
| \$38 (\$58)   | TOV1 | OCF1A | OCIFB | - | ICF1 | - | TOV0 | - | TIFR |
| Read/Write    | R/W  | R/W   | R/W   | R | R/W  | R | R/W  | R | -    |
| Initial Value | 0    | 0     | 0     | 0 | 0    | 0 | 0    | 0 |      |

## • Bit 7 – TOV1: Timer/Counter1 Overflow Flag

The TOV1 is set (one) when an overflow occurs in Timer/Counter1. TOV1 is cleared by hardware when executing the corresponding interrupt handling vector. Alternatively, TOV1 is cleared by writing a logical "1" to the flag. When the I-bit in SREG, TOIE1 (Timer/Counter1 Overflow Interrupt Enable) and TOV1 are set (one), the Timer/Counter1 Overflow interrupt is executed. In PWM mode, this bit is set when Timer/Counter1 changes counting direction at \$0000.

# • Bit 6 – OCF1A: Output Compare Flag 1A

The OCF1A bit is set (one) when compare match occurs between the Timer/Counter1 and the data in OCR1A (Output Compare Register 1A). OCF1A is cleared by hardware when executing the corresponding interrupt handling vector. Alternatively, OCF1A is cleared by writing a logical "1" to the flag. When the I-bit in SREG, OCIE1A (Timer/Counter1 Compare Match InterruptA Enable) and the OCF1A are set (one), the Timer/Counter1 CompareA Match interrupt is executed.

# • Bit 5 – OCF1B: Output Compare Flag 1B

The OCF1B bit is set (one) when compare match occurs between the Timer/Counter1 and the data in OCR1B (Output Compare Register 1B). OCF1B is cleared by hardware when executing the corresponding interrupt handling vector. Alternatively, OCF1B is cleared by writing a logical "1" to the flag. When the I-bit in SREG, OCIE1B (Timer/Counter1 Compare Match InterruptB Enable) and the OCF1B are set (one), the Timer/Counter1 CompareB Match interrupt is executed.

• Bit 4 – Res: Reserved Bit

This bit is a reserved bit in the AT90S8515 and always reads zero.

# • Bit 3 – ICF1: Input Capture Flag 1

The ICF1 bit is set (one) to flag an input capture event, indicating that the Timer/Counter1 value has been transferred to the input capture register (ICR1). ICF1 is cleared by hardware when executing the corresponding interrupt handling vector. Alternatively, ICF1 is cleared by writing a logical "1" to the flag. When the SREG I-bit, TICIE1 (Timer/Counter1 Input Capture Interrupt Enable) and ICF1 are set (one), the Timer/Counter1 Capture interrupt is executed.

# • Bit 2 - Res: Reserved Bit

This bit is a reserved bit in the AT90S8515 and always reads zero.

# • Bit 1 – TOV: Timer/Counter0 Overflow Flag

The bit TOV0 is set (one) when an overflow occurs in Timer/Counter0. TOV0 is cleared by hardware when executing the corresponding interrupt handling vector. Alternatively, TOV0 is cleared by writing a logical "1" to the flag. When the SREG I-bit, TOIE0 (Timer/Counter0 Overflow Interrupt Enable) and TOV0 are set (one), the Timer/Counter0 Overflow interrupt is executed.

#### • Bit 0 - Res: Reserved Bit

This bit is a reserved bit in the AT90S8515 and always reads zero.



#### • Bit 5 – SE: Sleep Enable

The SE bit must be set (one) to make the MCU enter the Sleep Mode when the SLEEP instruction is executed. To avoid the MCU entering the Sleep Mode, unless it is the programmer's purpose, it is recommended to set the Sleep Enable (SE) bit just before the execution of the SLEEP instruction.

#### • Bit 4 – SM: Sleep Mode

This bit selects between the two available sleep modes. When SM is cleared (zero), Idle Mode is selected as Sleep Mode. When SM is set (one), Power-down mode is selected as Sleep Mode. For details, refer to the section "Sleep Modes".

## • Bits 3, 2 – ISC11, ISC10: Interrupt Sense Control 1, Bit 1 and Bit 0

The External Interrupt 1 is activated by the external pin INT1 if the SREG I-flag and the corresponding interrupt mask in the GIMSK are set. The level and edges on the external INT1 pin that activate the interrupt are defined in Table 5.

Table 5. Interrupt 1 Sense Control

| ISC11 | ISC10 | Description                                              |
|-------|-------|----------------------------------------------------------|
| 0     | 0     | The low level of INT1 generates an interrupt request.    |
| 0     | 1     | Reserved                                                 |
| 1     | 0     | The falling edge of INT1 generates an interrupt request. |
| 1     | 1     | The rising edge of INT1 generates an interrupt request.  |

## • Bits 1, 0 – ISC01, ISC00: Interrupt Sense Control 0, Bit 1 and Bit 0

The External Interrupt 0 is activated by the external pin INT0 if the SREG I-flag and the corresponding interrupt mask are set. The level and edges on the external INT0 pin that activate the interrupt are defined in Table 6.

Table 6. Interrupt 0 Sense Control

| ISC01 | ISC00 | Description                                              |  |  |  |
|-------|-------|----------------------------------------------------------|--|--|--|
| 0     | 0     | he low level of INT0 generates an interrupt request.     |  |  |  |
| 0     | 1     | Reserved                                                 |  |  |  |
| 1     | 0     | The falling edge of INT0 generates an interrupt request. |  |  |  |
| 1     | 1     | The rising edge of INT0 generates an interrupt request.  |  |  |  |

The value on the INTn pin is sampled before detecting edges. If edge interrupt is selected, pulses with a duration longer than one CPU clock period will generate an interrupt. Shorter pulses are not guaranteed to generate an interrupt. If low-level interrupt is selected, the low level must be held until the completion of the currently executing instruction to generate an interrupt. If enabled, a level-triggered interrupt will generate an interrupt request as long as the pin is held low.



# Timer/Counter1 Control Register A – TCCR1A

| Bit           | 7      | 6      | 5      | 4      | 3 | 2 | 1     | 0     |        |
|---------------|--------|--------|--------|--------|---|---|-------|-------|--------|
| \$2F (\$4F)   | COM1A1 | COM1A0 | COM1B1 | COM1B0 | - | - | PWM11 | PWM10 | TCCR1A |
| Read/Write    | R/W    | R/W    | R/W    | R/W    | R | R | R/W   | R/W   |        |
| Initial Value | 0      | 0      | 0      | 0      | 0 | 0 | 0     | 0     |        |

## • Bits 7, 6 - COM1A1, COM1A0: Compare Output Mode1A, Bits 1 and 0

The COM1A1 and COM1A0 control bits determine any output pin action following a compare match in Timer/Counter1. Any output pin actions affect pin OC1A (Output CompareA pin 1). This is an alternative function to an I/O port and the corresponding direction control bit must be set (one) to control the output pin. The control configuration is shown in Table 8.

## • Bits 5, 4 – COM1B1, COM1B0: Compare Output Mode1B, Bits 1 and 0

The COM1B1 and COM1B0 control bits determine any output pin action following a compare match in Timer/Counter1. Any output pin actions affect pin OC1B (Output CompareB). The control configuration is given in Table 8.

| Table 8. Co | ompare 1 | Mode | Select |
|-------------|----------|------|--------|
|-------------|----------|------|--------|

| COM1X1 | COM1X0 | Description                                      |  |  |
|--------|--------|--------------------------------------------------|--|--|
| 0      | 0      | Fimer/Counter1 disconnected from output pin OC1X |  |  |
| 0      | 1      | Toggle the OC1X output line.                     |  |  |
| 1      | 0      | Clear the OC1X output line (to zero).            |  |  |
| 1      | 1      | Set the OC1X output line (to one).               |  |  |

Note: X = A or B

In PWM mode, these bits have a different function. Refer to Table 12 on page 40 for a detailed description.

#### • Bits 3..2 - Res: Reserved Bits

These bits are reserved bits in the AT90S8515 and always read zero.

#### • Bits 1..0 – PWM11, PWM10: Pulse Width Modulator Select Bits 1 and 0

These bits select PWM operation of Timer/Counter1 as specified in Table 9. This mode is described on page 40.

 Table 9.
 PWM Mode Select

| PWM11 | PWM10 | Description                                 |  |  |
|-------|-------|---------------------------------------------|--|--|
| 0     | 0     | PWM operation of Timer/Counter1 is disabled |  |  |
| 0     | 1     | Timer/Counter1 is an 8-bit PWM              |  |  |
| 1     | 0     | Timer/Counter1 is a 9-bit PWM               |  |  |
| 1     | 1     | Timer/Counter1 is a 10-bit PWM              |  |  |

- 1. In the same operation, write a logical "1" to WDTOE and WDE. A logical "1" must be written to WDE even though it is set to one before the disable operation starts.
- 2. Within the next four clock cycles, write a logical "0" to WDE. This disables the Watchdog.
- Bits 2..0 WDP2, WDP1, WDP0: Watchdog Timer Prescaler 2, 1 and 0

The WDP2, WDP1 and WDP0 bits determine the Watchdog Timer prescaling when the Watchdog Timer is enabled. The different prescaling values and their corresponding Time-out periods are shown in Table 14.

| WDP2 | WDP1 | WDP0 | Number of WDT<br>Oscillator Cycles | Typical Time-out<br>at V <sub>CC</sub> = 3.0V | Typical Time-out<br>at V <sub>CC</sub> = 5.0V |
|------|------|------|------------------------------------|-----------------------------------------------|-----------------------------------------------|
| 0    | 0    | 0    | 16K cycles                         | 47.0 ms                                       | 15.0 ms                                       |
| 0    | 0    | 1    | 32K cycles                         | 94.0 ms                                       | 30.0 ms                                       |
| 0    | 1    | 0    | 64K cycles                         | 0.19 s                                        | 60.0 ms                                       |
| 0    | 1    | 1    | 128K cycles                        | 0.38 s                                        | 0.12 s                                        |
| 1    | 0    | 0    | 256K cycles                        | 0.75 s                                        | 0.24 s                                        |
| 1    | 0    | 1    | 512K cycles                        | 1.5 s                                         | 0.49 s                                        |
| 1    | 1    | 0    | 1,024K cycles                      | 3.0 s                                         | 0.97 s                                        |
| 1    | 1    | 1    | 2,048K cycles                      | 6.0 s                                         | 1.9 s                                         |

| Table 14. | Watchdog | Timer | Prescale | Select |
|-----------|----------|-------|----------|--------|
|-----------|----------|-------|----------|--------|

Note: The frequency of the Watchdog oscillator is voltage-dependent as shown in the Electrical Characteristics section.

The WDR (Watchdog Reset) instruction should always be executed before the Watchdog Timer is enabled. This ensures that the reset period will be in accordance with the Watchdog Timer prescale settings. If the Watchdog Timer is enabled without reset, the Watchdog Timer may not start to count from zero.

To avoid unintentional MCU reset, the Watchdog Timer should be disabled or reset before changing the Watchdog Timer Prescale Select.



# Serial Peripheral Interface – SPI

The Serial Peripheral Interface (SPI) allows high-speed synchronous data transfer between the AT90S8515 and peripheral devices or between several AVR devices. The AT90S8515 SPI features include the following:

- Full-duplex, 3-wire Synchronous Data Transfer
- Master or Slave Operation
- LSB First or MSB First Data Transfer
- Four Programmable Bit Rates
- End-of-Transmission Interrupt Flag
- Write Collision Flag Protection
- Wake-up from Idle Mode (Slave Mode Only)

Figure 34. SPI Block Diagram



The interconnection between master and slave CPUs with SPI is shown in Figure 35. The PB7(SCK) pin is the clock output in the Master Mode and is the clock input in the Slave Mode. Writing to the SPI Data Register of the master CPU starts the SPI clock generator and the data written shifts out of the PB5(MOSI) pin and into the PB5(MOSI) pin of the slave CPU. After shifting one byte, the SPI clock generator stops, setting the end-of-transmission flag (SPIF). If the SPI interrupt enable bit (SPIE) in the SPCR register is set, an interrupt is requested. The Slave Select input, PB4(SS), is set low to select an individual slave SPI device. The two shift registers in the master and the slave can be considered as one distributed 16-bit circular shift register. This is shown in Figure 35. When data is shifted from the master to the slave, data is also shifted in the opposite direction, simultaneously. This means that during one shift cycle, data in the master and the slave are interchanged.





The FE bit is cleared when the stop bit of received data is one.

#### Bit 3 – OR: Overrun

This bit is set if an Overrun condition is detected, i.e., when a character already present in the UDR register is not read before the next character has been shifted into the Receiver Shift register. The OR bit is buffered, which means that it will be set once the valid data still in UDRE is read.

The OR bit is cleared (zero) when data is received and transferred to UDR.

#### • Bits 2..0 – Res: Reserved Bits

These bits are reserved bits in the AT90S8515 and will always read as zero.

#### **UART Control Register – UCR**

| Bit           | 7     | 6     | 5     | 4    | 3    | 2    | 1    | 0    |     |
|---------------|-------|-------|-------|------|------|------|------|------|-----|
| \$0A (\$2A)   | RXCIE | TXCIE | UDRIE | RXEN | TXEN | CHR9 | RXB8 | TXB8 | UCR |
| Read/Write    | R/W   | R/W   | R/W   | R/W  | R/W  | R/W  | R    | W    | •   |
| Initial Value | 0     | 0     | 0     | 0    | 0    | 0    | 1    | 0    |     |

#### Bit 7 – RXCIE: RX Complete Interrupt Enable

When this bit is set (one), a setting of the RXC bit in USR will cause the Receive Complete Interrupt routine to be executed provided that global interrupts are enabled.

#### • Bit 6 – TXCIE: TX Complete Interrupt Enable

When this bit is set (one), a setting of the TXC bit in USR will cause the Transmit Complete Interrupt routine to be executed provided that global interrupts are enabled.

## • Bit 5 – UDRIE: UART Data Register Empty Interrupt Enable

When this bit is set (one), a setting of the UDRE bit in USR will cause the UART Data Register Empty Interrupt routine to be executed provided that global interrupts are enabled.

#### Bit 4 – RXEN: Receiver Enable

This bit enables the UART receiver when set (one). When the receiver is disabled, the RXC, OR and FE status flags cannot become set. If these flags are set, turning off RXEN does not cause them to be cleared.

# • Bit 3 – TXEN: Transmitter Enable

This bit enables the UART transmitter when set (one). When disabling the transmitter while transmitting a character, the transmitter is not disabled before the character in the shift register plus any following character in UDR has been completely transmitted.

## • Bit 2 – CHR9: 9-bit Characters

When this bit is set (one) transmitted and received characters are 9 bits long plus start and stop bits. The ninth bit is read and written by using the RXB8 and TXB8 bits in UCR, respectively. The ninth data bit can be used as an extra stop bit or a parity bit.

#### • Bit 1 – RXB8: Receive Data Bit 8

When CHR9 is set (one), RXB8 is the ninth data bit of the received character.

# • Bit 0 – TXB8: Transmit Data Bit 8

When CHR9 is set (one), TXB8 is the ninth data bit in the character to be transmitted.



PORTAn has to be cleared (zero) or the pin has to be configured as an output pin. The Port A pins are tri-stated when a reset condition becomes active, even if the clock is not active..

Table 19. DDAn Effects on Port A Pins

| DDAn | PORTAn | I/O    | Pull-up | Comment                                     |
|------|--------|--------|---------|---------------------------------------------|
| 0    | 0      | Input  | No      | Tri-state (high-Z)                          |
| 0    | 1      | Input  | Yes     | PAn will source current if ext. pulled low. |
| 1    | 0      | Output | No      | Push-pull Zero Output                       |
| 1    | 1      | Output | No      | Push-pull One Output                        |

Note: n: 7,6...0, pin number.

**Port A Schematics** Note that all port pins are synchronized. The synchronization latch is, however, not shown in the figure.







#### **Port C Schematics**

Note that all port pins are synchronized. The synchronization latch is, however, not shown in the figure.





Port D

Port D is an 8-bit bi-directional I/O port with internal pull-up resistors.

Three I/O memory address locations are allocated for the Port D, one each for the Data Register – PORTD, \$12(\$32), Data Direction Register – DDRD, \$11(\$31) and the Port D Input Pins – PIND, \$10(\$30). The Port D Input Pins address is read-only, while the Data Register and the Data Direction Register are read/write.

The Port D output buffers can sink 20 mA. As inputs, Port D pins that are externally pulled low will source current if the pull-up resistors are activated.

Some Port D pins have alternate functions as shown in Table 23.

| Port Pin | Alternate Function                                 |
|----------|----------------------------------------------------|
| PD0      | RXD (UART Input Line)                              |
| PD1      | TXD (UART Output Line)                             |
| PD2      | INT0 (External interrupt 0 Input)                  |
| PD3      | INT1 (External interrupt 1 Input)                  |
| PD5      | OC1A (Timer/Counter1 Output CompareA Match Output) |
| PD6      | WR (Write Strobe to External Memory)               |
| PD7      | RD (Read Strobe to External Memory)                |

Table 23. Port D Pin Alternate Functions

When the pins are used for the alternate function, the DDRD and PORTD registers have to be set according to the alternate function description.



# • INT1 - Port D, Bit 3

INT1: External Interrupt source 1. The PD3 pin can serve as an external interrupt source to the MCU. See the interrupt description for further details and how to enable the source.

• INT0 - Port D, Bit 2

INT0: External Interrupt source 0. The PD2 pin can serve as an external interrupt source to the MCU. See the interrupt description for further details and how to enable the source.

#### • TXD – Port D, Bit 1

Transmit Data (data output pin for the UART). When the UART transmitter is enabled, this pin is configured as an output, regardless of the value of DDRD1.

## • RXD - Port D, Bit 0

Receive Data (data input pin for the UART). When the UART receiver is enabled, this pin is configured as an input, regardless of the value of DDRD0. When the UART forces this pin to be an input, a logical "1" in PORTD0 will turn on the internal pull-up.

**Port D Schematics** Note that all port pins are synchronized. The synchronization latches are, however, not shown in the figures.

## Figure 53. Port D Schematic Diagram (Pin PD0)









Figure 57. Port D Schematic Diagram (Pin PD5)







Figure 59. Port D Schematic Diagram (Pin PD7)





# AT90S8515







|                                   | Bit 5 = SPIEN Fuse bit                                                                                                                                                                                                          |  |  |  |  |
|-----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
|                                   | Bit 0 = FSTRT Fuse bit                                                                                                                                                                                                          |  |  |  |  |
|                                   | Bit 7 - 6, 4 - 1 = "1". These bits are reserved and should be left unprogrammed ("1").                                                                                                                                          |  |  |  |  |
|                                   | 3. Give $\overline{WR}$ a t <sub>WLWH_PFB</sub> -wide negative pulse to execute the programming,<br>t <sub>WLWH_PFB</sub> is found in Table 30. Programming the Fuse bits does not generate<br>any activity on the RDY/BSY pin. |  |  |  |  |
| Programming the Lock Bits         | The algorithm for programming the Lock bits is as follows (refer to "Programming the Flash" on page 81 for details on command and data loading):                                                                                |  |  |  |  |
|                                   | 1. A: Load Command "0010 0000".                                                                                                                                                                                                 |  |  |  |  |
|                                   | 2. D: Load Data Low Byte. Bit n = "0" programs the Lock bit.                                                                                                                                                                    |  |  |  |  |
|                                   | Bit 2 = Lock Bit2                                                                                                                                                                                                               |  |  |  |  |
|                                   | Bit 1 = Lock Bit1                                                                                                                                                                                                               |  |  |  |  |
|                                   | Bit 7 - 3, $0 = $ "1". These bits are reserved and should be left unprogrammed ("1").                                                                                                                                           |  |  |  |  |
|                                   | 3. E: Write Data Low Byte.                                                                                                                                                                                                      |  |  |  |  |
|                                   | The Lock bits can only be cleared by executing Chip Erase.                                                                                                                                                                      |  |  |  |  |
| Reading the Fuse and Lock<br>Bits | The algorithm for reading the Fuse and Lock bits is as follows (refer to "Programming the Flash" on page 81 for details on Command loading):                                                                                    |  |  |  |  |
|                                   | 1. A: Load Command "0000 0100".                                                                                                                                                                                                 |  |  |  |  |
|                                   | <ol> <li>Set OE to "0", and BS to "1". The status of the Fuse and Lock bits can now be<br/>read at DATA ("0" means programmed).</li> </ol>                                                                                      |  |  |  |  |
|                                   | Bit 7 = Lock Bit1                                                                                                                                                                                                               |  |  |  |  |
|                                   | Bit 6 = Lock Bit2                                                                                                                                                                                                               |  |  |  |  |
|                                   | Bit 5 = SPIEN Fuse bit                                                                                                                                                                                                          |  |  |  |  |
|                                   | Bit 0 = FSTRT Fuse bit                                                                                                                                                                                                          |  |  |  |  |
|                                   | 3. Set OE to "1".                                                                                                                                                                                                               |  |  |  |  |
|                                   | Observe that BS needs to be set to "1".                                                                                                                                                                                         |  |  |  |  |
| Reading the Signature Bytes       | The algorithm for reading the signature bytes is as follows (refer to "Programming the Flash" on page 81 for details on command and address loading):                                                                           |  |  |  |  |
|                                   | 1. A: Load Command "0000 1000".                                                                                                                                                                                                 |  |  |  |  |
|                                   | 2. C: Load Address Low Byte (\$00 - \$02).                                                                                                                                                                                      |  |  |  |  |
|                                   | Set $\overline{\text{OE}}$ to "0", and BS to "0". The selected signature byte can now be read at DATA.                                                                                                                          |  |  |  |  |
|                                   | 3. Set OE to "1".                                                                                                                                                                                                               |  |  |  |  |

AMEL



# External Clock Drive Waveforms

Figure 67. External Clock



#### Table 36. External Clock Drive

|                     |                      | V <sub>CC</sub> = 2.7V to 4.0V |     | V <sub>CC</sub> = 4.0V to 6.0V |     |       |
|---------------------|----------------------|--------------------------------|-----|--------------------------------|-----|-------|
| Symbol              | Parameter            | Min                            | Max | Min                            | Max | Units |
| 1/t <sub>CLCL</sub> | Oscillator Frequency | 0                              | 4.0 | 0                              | 8.0 | MHz   |
| t <sub>CLCL</sub>   | Clock Period         | 250.0                          |     | 125.0                          |     | ns    |
| t <sub>CHCX</sub>   | High Time            | 100.0                          |     | 50.0                           |     | ns    |
| t <sub>CLCX</sub>   | Low Time             | 100.0                          |     | 50.0                           |     | ns    |
| t <sub>CLCH</sub>   | Rise Time            |                                | 1.6 |                                | 0.5 | μs    |
| t <sub>CHCL</sub>   | Fall Time            |                                | 1.6 |                                | 0.5 | μs    |

Note: See "External Data Memory Timing" for a description of how the duty cycle influences the timing for the external data memory.

#### Figure 68. External RAM Timing



Note: Clock cycle T3 is only present when external SRAM wait state is enabled.













# **Atmel Headquarters**

Corporate Headquarters 2325 Orchard Parkway San Jose, CA 95131 TEL (408) 441-0311 FAX (408) 487-2600

#### Europe

Atmel SarL Route des Arsenaux 41 Casa Postale 80 CH-1705 Fribourg Switzerland TEL (41) 26-426-5555 FAX (41) 26-426-5500

#### Asia

Atmel Asia, Ltd. Room 1219 Chinachem Golden Plaza 77 Mody Road Tsimhatsui East Kowloon Hong Kong TEL (852) 2721-9778 FAX (852) 2722-1369

#### Japan

Atmel Japan K.K. 9F, Tonetsu Shinkawa Bldg. 1-24-8 Shinkawa Chuo-ku, Tokyo 104-0033 Japan TEL (81) 3-3523-3551 FAX (81) 3-3523-7581

# **Atmel Product Operations**

Atmel Colorado Springs 1150 E. Cheyenne Mtn. Blvd. Colorado Springs, CO 80906 TEL (719) 576-3300 FAX (719) 540-1759

#### Atmel Grenoble

Avenue de Rochepleine BP 123 38521 Saint-Egreve Cedex, France TEL (33) 4-7658-3000 FAX (33) 4-7658-3480

#### Atmel Heilbronn

Theresienstrasse 2 POB 3535 D-74025 Heilbronn, Germany TEL (49) 71 31 67 25 94 FAX (49) 71 31 67 24 23

#### Atmel Nantes

La Chantrerie BP 70602 44306 Nantes Cedex 3, France TEL (33) 0 2 40 18 18 18 FAX (33) 0 2 40 18 19 60

#### Atmel Rousset

Zone Industrielle 13106 Rousset Cedex, France TEL (33) 4-4253-6000 FAX (33) 4-4253-6001

#### Atmel Smart Card ICs

Scottish Enterprise Technology Park East Kilbride, Scotland G75 0QR TEL (44) 1355-357-000 FAX (44) 1355-242-743

> *e-mail* literature@atmel.com

> Web Site http://www.atmel.com

BBS 1-(408) 436-4309

#### © Atmel Corporation 2001.

Atmel Corporation makes no warranty for the use of its products, other than those expressly contained in the Company's standard warranty which is detailed in Atmel's Terms and Conditions located on the Company's web site. The Company assumes no responsibility for any errors which may appear in this document, reserves the right to change devices or specifications detailed herein at any time without notice, and does not make any commitment to update the information contained herein. No licenses to patents or other intellectual property of Atmel are granted by the Company in connection with the sale of Atmel products, expressly or by implication. Atmel's products are not authorized for use as critical components in life support devices or systems.

ATMEL® and AVR® are the registered trademarks of Atmel.

Other terms and product names may be the trademarks of others.

