



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                                        |
|----------------------------|---------------------------------------------------------------------------------|
| Core Processor             | SH-2                                                                            |
| Core Size                  | 32-Bit Single-Core                                                              |
| Speed                      | 28MHz                                                                           |
| Connectivity               | EBI/EMI, SCI                                                                    |
| Peripherals                | DMA, PWM, WDT                                                                   |
| Number of I/O              | 35                                                                              |
| Program Memory Size        | -                                                                               |
| Program Memory Type        | ROMIess                                                                         |
| EEPROM Size                | -                                                                               |
| RAM Size                   | 3K x 8                                                                          |
| Voltage - Supply (Vcc/Vdd) | 4.5V ~ 5.5V                                                                     |
| Data Converters            | A/D 8x10b                                                                       |
| Oscillator Type            | Internal                                                                        |
| Operating Temperature      | -20°C ~ 75°C (TA)                                                               |
| Mounting Type              | Surface Mount                                                                   |
| Package / Case             | 112-BQFP                                                                        |
| Supplier Device Package    | 112-QFP (20x20)                                                                 |
| Purchase URL               | https://www.e-xfl.com/product-detail/renesas-electronics-america/hd6417014rf28v |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### Notice

- All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- 2. Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application for written consent of Renesas Electronics. Further, you may not use any Renesas Electronics shall not be in any application for which it is not intended without the prior written consent of Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics atta abooks, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anticrime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU ROHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics.
- Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majorityowned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.

|       | 4.2.2  | External Clock Input Method                                             | 56  |
|-------|--------|-------------------------------------------------------------------------|-----|
| 4.3   | Presca | ler                                                                     | 57  |
|       |        |                                                                         |     |
| Secti | on 5   | Exception Processing                                                    | 59  |
| 5.1   | Overv  | iew                                                                     | 59  |
|       | 5.1.1  | Types of Exception Processing and Priority                              | 59  |
|       | 5.1.2  | Exception Processing Operations                                         | 60  |
|       | 5.1.3  | Exception Processing Vector Table                                       | 61  |
| 5.2   | Resets | 5                                                                       | 63  |
|       | 5.2.1  | Power-on Reset                                                          | 63  |
| 5.3   | Addre  | ss Errors                                                               | 64  |
|       | 5.3.1  | Address Error Sources                                                   | 64  |
|       | 5.3.2  | Address Error Exception Processing                                      | 65  |
| 5.4   | Interr | 1pts                                                                    | 65  |
|       | 5.4.1  | Interrupt Sources                                                       | 65  |
|       | 5.4.2  | Interrupt Priority Level                                                | 66  |
|       | 5.4.3  | Interrupt Exception Processing                                          | 66  |
| 5.5   | Excep  | tions Triggered by Instructions                                         | 67  |
|       | 5.5.1  | Types of Exceptions Triggered by Instructions                           | 67  |
|       | 5.5.2  | Trap Instructions                                                       | 67  |
|       | 5.5.3  | Illegal Slot Instructions                                               | 68  |
|       | 5.5.4  | General Illegal Instructions                                            | 68  |
| 5.6   | When   | Exception Sources Are Not Accepted                                      | 69  |
|       | 5.6.1  | Immediately after a Delayed Branch Instruction                          | 69  |
|       | 5.6.2  | Immediately after an Interrupt-Disabled Instruction                     | 69  |
| 5.7   | Stack  | Status after Exception Processing Ends                                  | 70  |
| 5.8   | Usage  | Notes                                                                   | 71  |
|       | 5.8.1  | Value of Stack Pointer (SP)                                             | 71  |
|       | 5.8.2  | Value of Vector Base Register (VBR)                                     | 71  |
|       | 5.8.3  | Address Errors Caused by Stacking of Address Error Exception Processing | 71  |
| Secti | on 6   | Interrupt Controller (INTC)                                             | 73  |
| 61    | Overv  | iew                                                                     | 73  |
| 0.1   | 611    | Features                                                                | 73  |
|       | 612    | Block Diagram                                                           | 73  |
|       | 6.1.3  | Pin Configuration                                                       | 75  |
|       | 6.1.4  | Register Configuration                                                  | 75  |
| 6.2   | Intern | Int Sources                                                             | 76  |
|       | 6.2.1  | NMI Interrupts                                                          | 76  |
|       | 6.2.2  | IRO Interrupts                                                          | 76  |
|       | J      |                                                                         | . 5 |

| C.1  | Pin State | s                                                                                 | 707 |
|------|-----------|-----------------------------------------------------------------------------------|-----|
| Appe | endix D   | Notes when Converting the F-ZTAT Application Software to the<br>Mask-ROM Versions | 713 |
| Appe | endix E   | Product Code Lineup                                                               | 714 |
| Appe | endix F   | Package Dimensions                                                                | 715 |

| Instructi | on    | Instruction Code | Operation                                                                                                           | Exec.<br>Cycles | T Bit    |
|-----------|-------|------------------|---------------------------------------------------------------------------------------------------------------------|-----------------|----------|
| SUB       | Rm,Rn | 0011nnnnmmm1000  | $\text{Rn}-\text{Rm}\rightarrow\text{Rn}$                                                                           | 1               | _        |
| SUBC      | Rm,Rn | 0011nnnnmmm1010  | $\begin{array}{l} \text{Rn}-\text{Rm}-\text{T}\rightarrow\text{Rn},\\ \text{Borrow}\rightarrow\text{T} \end{array}$ | 1               | Borrow   |
| SUBV      | Rm,Rn | 0011nnnnmmmm1011 | $Rn - Rm \rightarrow Rn$ ,<br>Underflow $\rightarrow T$                                                             | 1               | Overflow |

Note: \* The normal minimum number of execution cycles. (The number in parentheses is the number of cycles when there is contention with following instructions.)





Figure 4.6 Example of External Clock Connection

## 4.3 Prescaler

The prescaler divides the system clock ( $\phi$ ) to generate an internal clock ( $\phi/2$  to  $\phi/8192$ ) for supply to peripheral modules.



### Address Modes

**Single Address Mode:** In the single address mode, both the transfer source and destination are external; one (selectable) is accessed by a DACK signal while the other is accessed by an address. In this mode, the DMAC performs the DMA transfer in 1 bus cycle by simultaneously outputting a transfer request acknowledge DACK signal to one external device to access it while outputting an address to the other end of the transfer. Figure 9.3 shows an example of a transfer between an external memory and an external device with DACK in which the external device outputs data to the data bus while that data is written in external memory in the same bus cycle.



Figure 9.3 Data Flow in Single Address Mode

Two types of transfers are possible in the single address mode: (a) transfers between external devices with DACK and memory-mapped external devices, and (b) transfers between external devices with DACK and external memory. The only transfer requests for either of these is the external request (DREQ). Figure 9.4 shows the DMA transfer timing for the single address mode.



### 10.2.7 Timer General Register (TGR)

Each timer general register (TGR) is a 16-bit register that can function as either an output compare register or an input capture register. There are a total of eight TGR, four for channel 0, and two each for channels 1 and 2. The TGRC and TGRD of channel 0 can be set to operate as buffer registers. The TGR register and buffer register combinations are TGRA with TGRC, and TGRB with TGRD.

The TGRs are initialized to H'FFFF by a power-on reset or in standby mode. Accessing of the TGRs in 8-bit units is disabled; they may only be accessed in 16-bit units.



#### 10.2.8 Timer Start Register (TSTR)

The timer start register (TSTR) is an 8-bit read/write register that starts and stops the timer counters (TCNT) of channels 0 to 2. TSTR is initialized to H'00 upon power-on reset or standby mode.



### Renesas

**PWM Mode Operation Examples—PWM Mode 2 (Figure 10.25):** Channels 0 and 1 are set for synchronous operation, TGR1B register compare-match is used as a TCNT counter clear source, the other TGR register initial output value is 0 and output compare output value is 1, and a 5-phase PWM waveform is output. In this example, the value established in the TGR1B register becomes the period and the value established in the other TGR register becomes the duty cycle.



Figure 10.25 PWM Mode Operation Example (Mode 2)

**0% Duty Cycle:** Figure 10.26 shows an example of a 0% duty cycle PWM waveform output in PWM mode.









#### 12.3.4 Clock Synchronous Operation

In the clock synchronous mode, the SCI transmits and receives data in synchronization with clock pulses. This mode is suitable for high-speed serial communication.

The SCI transmitter and receiver are independent, so full duplex communication is possible while sharing the same clock. The transmitter and receiver are also double buffered, so continuous transmitting or receiving is possible by reading or writing data while transmitting or receiving is in progress.

Figure 12.14 shows the general format in clock synchronous serial communication.





Figure 12.14 Data Format in Clock Synchronous Communication

In clock synchronous serial communication, each data bit is output on the communication line from one falling edge of the serial clock to the next. Data are guaranteed valid at the rising edge of the serial clock. In each character, the serial data bits are transmitted in order from the LSB (first) to the MSB (last). After output of the MSB, the communication line remains in the state of the MSB. In the clock synchronous mode, the SCI transmits or receives data by synchronizing with the falling edge of the synchronization clock.

**Communication Format:** The data length is fixed at eight bits. No parity bit or multiprocessor bit can be added.

**Clock:** An internal clock generated by the on-chip baud rate generator or an external clock input from the SCK pin can be selected as the SCI transmit/receive clock. The clock source is selected by the  $C/\overline{A}$  bit in the serial mode register (SMR) and bits CKE1 and CKE0 in the serial control register (SCR). See table 12.9.

When the SCI operates on an internal clock, it outputs the clock signal at the SCK pin. Eight clock pulses are output per transmitted or received character. When the SCI is not transmitting or receiving, the clock signal remains in the high state.

Note: An overrun error occurs only during the receive operation, and the sync clock is output until the RE bit is cleared to 0. When you want to perform a receive operation in one-character units, select external clock for the clock source.





Figure 12.18 Sample Flowchart for Serial Receiving (2)

Figure 12.19 shows an example of the SCI receive operation.



Figure 12.19 Example of SCI Receive Operation







The receive margin in the asynchronous mode can therefore be expressed as:

$$M = \left| \left( 0.5 - \frac{1}{2N} \right) - (L - 0.5)F - \frac{|D - 0.5|}{N} (1 + F) \right| \times 100 \%$$

Legend:

M : Receive margin (%) N : Ratio of clock frequency to bit rate (N = 16) D : Clock duty cycle (D = 0 - 1.0)

- L : Frame length (L = 9 12)
- F: Absolute deviation of clock frequency

From the equation above, if F = 0 and D = 0.5 the receive margin is 46.875%:

 $\begin{array}{ll} \mathsf{D} &= 0.5,\,\mathsf{F} = 0 \\ \mathsf{M} &= (0.5 - 1/(2 \times 16)) \times 100\% \\ &= 46.875\% \end{array}$ 

This is a theoretical value. A reasonable margin to allow in system designs is 20 to 30%.



| Bit:           | 15         | 14         | 13         | 12         | 11         | 10         | 9         | 8         |
|----------------|------------|------------|------------|------------|------------|------------|-----------|-----------|
|                | PC15<br>MD | PC14<br>MD | PC13<br>MD | PC12<br>MD | PC11<br>MD | PC10<br>MD | PC9<br>MD | PC8<br>MD |
| Initial value: | 0          | 0          | 0          | 0          | 0          | 0          | 0         | 0         |
| R/W:           | R/W        | R/W        | R/W        | R/W        | R/W        | R/W        | R/W       | R/W       |
|                |            |            |            |            |            |            |           |           |
| Bit:           | 7          | 6          | 5          | 4          | 3          | 2          | 1         | 0         |
|                | PC7        | PC6        | PC5        | PC4        | PC3        | PC2        | PC1       | PC0       |
|                | MD         | MD         | MD         | MD         | MD         | MD         | MD        | MD        |
| Initial value: | 0          | 0          | 0          | 0          | 0          | 0          | 0         | 0         |
| R/W:           | R/W        | R/W        | R/W        | R/W        | R/W        | R/W        | R/W       | R/W       |

#### 16.3.6 Port C Control Register (PCCR) — SH7016, SH7017 —

PCCR is a 16-bit read/write register that selects the functions for the sixteen port C multiplexed pins. There are instances when these register settings will be ignored, depending on the operation mode. Refer to table 16.3, Pin Arrangement by Mode, for details.

PCCR is initialized to H'0000 by power-on resets but is not initialized for reset by WDT, standby mode, or sleep mode, so the previous data is maintained.

The settings in this register are functional only in the SH7016 and SH7017. In the SH7014, there are no pins corresponding to this register, and it should not be read or written to.

Bit 15—PC15 Mode (PC15MD): Selects the function of the PC15/A15 pin.

| Bit 15<br>PC15MD | Description                                     |                 |
|------------------|-------------------------------------------------|-----------------|
| 0                | General input/output (PC15)                     | (initial value) |
|                  | (A15 in on-chip ROM invalid mode)               |                 |
| 1                | Address output (A15) (PC15 in single chip mode) |                 |



| Bit:           | 15         | 14         | 13         | 12         | 11         | 10         | 9         | 8         |
|----------------|------------|------------|------------|------------|------------|------------|-----------|-----------|
|                | PD15<br>MD | PD14<br>MD | PD13<br>MD | PD12<br>MD | PD11<br>MD | PD10<br>MD | PD9<br>MD | PD8<br>MD |
| Initial value: | 0          | 0          | 0          | 0          | 0          | 0          | 0         | 0         |
| R/W:           | R/W        | R/W        | R/W        | R/W        | R/W        | R/W        | R/W       | R/W       |
| Bit:           | 7          | 6          | 5          | 4          | 3          | 2          | 1         | 0         |
|                | PD7<br>MD  | PD6<br>MD  | PD5<br>MD  | PD4<br>MD  | PD3<br>MD  | PD2<br>MD  | PD1<br>MD | PD0<br>MD |
| Initial value: | 0          | 0          | 0          | 0          | 0          | 0          | 0         | 0         |
| R/W:           | R/W        | R/W        | R/W        | R/W        | R/W        | R/W        | R/W       | R/W       |

#### 16.3.8 Port D Control Register L (PDCRL) - SH7016, SH7017 -

PDCRL is a 16-bit read/write register that selects the multiplexed pin functions for the least significant sixteen port D pins. There are instances when these register settings will be ignored, depending on the operation mode.

#### **On-Chip ROM-Disabled Extended Mode:**

- Mode 0 (8-bit bus): Port D pins are data I/O pins; PDCRL settings are disabled.
- Mode 1 (16-bit bus): Port D pins are data I/O pins; PDCRL settings are disabled.

**On-Chip ROM-Enabled Extended Mode:** The port D pins are shared as data I/O pins and general I/O pins; PDCRL settings are enabled.

Single Chip Mode: The port D pins are general I/O pins; PDCRL settings are disabled.

PDCRL is initialized to H'0000 by external power-on reset but is not initialized for reset by WDT, standby mode, or sleep mode, so the previous data is maintained.

The settings in this register are functional only in the SH7016 and SH7017. In the SH7014, there are no pins corresponding to this register, and it should not be read or written to.



```
MOV.B R0,@(FLMCR1,GBR) ; Clear SWE
;
RTS
NOP
;
.ALIGN 4
PdataBuff .RES.B 32
```

### 18.7.3 Erase Mode

When erasing flash memory, the erase/erase-verify flowchart shown in figure 18.14 should be followed.

To perform data or program erasure, set the 1 bit flash memory area to be erased in erase block register 1 (EBR1) at least 10  $\mu$ s after setting the SWE bit to 1 in flash memory control register 1 (FLMCR1). Next, the watchdog timer is set to prevent overerasing in the event of program runaway, etc. Set 9.2 ms as the WDT overflow period. After this, preparation for erase mode (erase setup) is carried out by setting the ESU bit in FLMCR1, and after the elapse of 200  $\mu$ s or more, the operating mode is switched to erase mode by setting the E bit in FLMCR1. The time during which the E bit is set is the flash memory erase time. Ensure that the erase time does not exceed 5 ms.

Note: With flash memory erasing, preprogramming (setting all memory data in the memory to be erased to all "0") is not necessary before starting the erase procedure.



#### 18. 128 kB Flash Memory (F-ZTAT)

• Sample one-block erase program

The wait time set values (number of loops) are for the case where f = 28.7 MHz. For other frequencies, the set value is given by the following expression:

Wait time  $(\mu s) \times f(MHz) \div 4$ 

The WDT overflow cycle set value is for the case where f = 28.7 MHz. For other frequencies, ensure that the overflow cycle is a minimum of 5.3 ms.

### **Registers Used**

| R5 (input):              | Memory block table pointer |
|--------------------------|----------------------------|
| R7 (output):             | OK (normal) or NG (error)  |
| R0 to R3. R6. R8 and R9: | Work registers             |

| FLMCR1  |       | .EQU     | Н'80       |                  |
|---------|-------|----------|------------|------------------|
| FLMCR2  |       | .EQU     | H'81       |                  |
| EBR1    |       | .EQU     | H'82       |                  |
| EBR2    |       | .EQU     | H'83       |                  |
| Wait10u |       | .EQU     | 72         |                  |
| Wait2u  |       | .EQU     | 14         |                  |
| Wait200 | ı     | .EQU     | 1435       |                  |
| Wait5m  |       | .EQU     | 35875      |                  |
| Wait20u |       | .EQU     | 144        |                  |
| Wait5u  |       | .EQU     | 36         |                  |
| WDT_TCS | R     | .EQU     | H'FFFF8610 |                  |
| WDT_9m  |       | .EQU     | H'A57D     |                  |
| SWESET  |       | .EQU     | B'01000000 |                  |
| ESUSET  |       | .EQU     | B'00100000 |                  |
| ESET    |       | .EQU     | B'0000010  |                  |
| ECLEAR  |       | .EQU     | B'11111101 |                  |
| ESUCLEA | R     | .EQU     | B'11011111 |                  |
| EVSET   |       | .EQU     | B'00001000 |                  |
| EVCLEAR |       | .EQU     | B'11110111 |                  |
| SWECLEA | R     | .EQU     | B'10111111 |                  |
| MAXEras | e     | .EQU     | 60         |                  |
| ;       |       |          |            |                  |
| FlashEr | ase   | .EQU     | \$         |                  |
|         | MOV.L | #H'FFFF8 | 500,R0     |                  |
|         | LDC   | R0,GBR   |            | ; Initialize GBR |
|         | MOV.L | #1,R2    |            |                  |



|          | MOV.L  | #Wait10u,R3       |                                          |
|----------|--------|-------------------|------------------------------------------|
|          | MOV.L  | #FLMCR1,R0        |                                          |
|          | OR.B   | #SWESET,@(R0,GBR) | ; Set SWE                                |
| EWait_1  | SUBC   | R2,R3             | ; Wait 10 μs                             |
|          | BF     | EWait_1           |                                          |
| ;        |        |                   |                                          |
|          | MOV.L  | #0,R9             | ; Initialize n (R9) to 0                 |
| ;        |        |                   |                                          |
|          | MOV.B  | @(6,R5),R0        |                                          |
|          | MOV.B  | R0,@(EBR1,GBR)    | ; Erase memory block (EBR1) setting      |
|          | MOV.B  | @(7,R5),R0        |                                          |
|          | MOV.B  | R0,@(EBR2,GBR)    | ; Erase memory block (EBR2) setting      |
| ;        |        |                   |                                          |
|          | MOV.L  | #FLMCR1,R0        |                                          |
|          | MOV.L  | @R5,R6            | ; Erase memory block start address -> R6 |
|          | MOV.L  | #H'020000,R7      |                                          |
|          | CMP/GT | R6,R7             |                                          |
|          | BT     | EraseLoop         |                                          |
|          | MOV.L  | #FLMCR2,R0        |                                          |
| ;        |        |                   |                                          |
| EraseLoo | qc     | .EQU \$           |                                          |
|          | MOV.L  | #WDT_TCSR,R1      | ; Enable WDT                             |
|          | MOV.W  | #WDT_9m,R3        | ; 9.2 ms cycle                           |
|          | MOV.W  | R3,@R1            |                                          |
| ;        |        |                   |                                          |
|          | MOV.L  | #Wait200u,R3      |                                          |
|          | OR.B   | #ESUSET,@(R0,GBR) | ; Set ESU                                |
| EWait_2  | SUBC   | R2,R3             | ; Wait 200 µs                            |
|          | BF     | EWait_2           |                                          |
| ;        |        |                   |                                          |
|          | MOV.L  | #Wait5m,R3        |                                          |
|          | OR.B   | #ESET,@(R0,GBR)   | ; Set E                                  |
| EWait_3  | SUBC   | R2,R3             | ; Wait 5 ms                              |
|          | BF     | EWait_3           |                                          |
| ;        |        |                   |                                          |
|          | MOV.L  | #Wait10u,R3       |                                          |
|          | AND.B  | #ECLEAR,@(R0,GBR) | ; Clear E                                |
|          |        |                   |                                          |

;

## 22.4 A/D Converter Characteristics

Tables 22.15 and 22.16 show A/D converter characteristics for the HD6417014 and HD6417014R, and table 22.17 shows A/D converter characteristics for the SH7016 and SH7017. The HD6417014R has an absolute error of  $\pm 8$  LSB or less.

### Table 22.15 A/D Converter Characteristics (HD6417014)

Conditions:  $V_{cc} = 5.0 \text{ V} \pm 10\%$ ,  $AV_{cc} = 5.0 \text{ V} \pm 10\%$ ,  $AV_{cc} = V_{cc} \pm 10\%$ ,  $V_{ss} = AV_{ss} = 0 \text{ V}$ , Ta = -20 to +75°C

|                                   | z   |     |      |      |  |
|-----------------------------------|-----|-----|------|------|--|
| Item                              | Min | Тур | Мах  | Unit |  |
| Resolution                        | 10  | 10  | 10   | Bits |  |
| Conversion time* <sup>1</sup>     |     | —   | 2.9  | μS   |  |
| Analog input capacitance          |     | _   | 20   | pF   |  |
| Permitted signal source impedance |     | _   | 1    | kΩ   |  |
| Non-linear error* <sup>2</sup>    |     | _   | ±8   | LSB  |  |
| Offset error* <sup>2</sup>        |     | _   | ±8   | LSB  |  |
| Full-scale error* <sup>2</sup>    |     | —   | ±8   | LSB  |  |
| Quantization error* <sup>2</sup>  |     | —   | ±0.5 | LSB  |  |
| Absolute error* <sup>1</sup>      |     | _   | ±15  | LSB  |  |

Notes: 1. CKS = 1

2. Reference values



PFC

| Port A Control Register L2 (PACRL2) | H'FFFF838E | 8/16/32 |
|-------------------------------------|------------|---------|
|                                     | H'FFFF838F |         |

|               | Bit    |        |        |        |        |        |   |       |  |
|---------------|--------|--------|--------|--------|--------|--------|---|-------|--|
| Item          | 15     | 14     | 13     | 12     | 11     | 10     | 9 | 8     |  |
| Bit name      | PA7MD1 | PA7MD0 | PA6MD1 | PA6MD0 | PA5MD1 | PA5MD0 |   | PA4MD |  |
| Initial value | 0      | 0      | 0      | 0      | 0      | 0      | 0 | 0     |  |
| R/W           | R/W    | R/W    | R/W    | R/W    | R/W    | R/W    | R | R/W   |  |
| Item          | 7      | 6      | 5      | 4      | 3      | 2      | 1 | 0     |  |
| Bit name      |        | PA3MD  | PA2MD1 | PA2MD0 |        | PA1MD  |   | PA0MD |  |
| Initial value | 0      | 0      | 0      | 0      | 0      | 0      | 0 | 0     |  |
| R/W           | R      | R/W    | R/W    | R/W    | R      | R/W    | R | R/W   |  |

| Bit    | Name                    | Value |   | Description                                        | Description |  |  |
|--------|-------------------------|-------|---|----------------------------------------------------|-------------|--|--|
| 15, 14 | PA7 Mode 1, 0           | 0     | 0 | General input/output (PA7) (init                   | tial value) |  |  |
|        | (PA7MD1 and PA7MD0)     |       | 1 | MTU timer clock input (TCLKB)                      |             |  |  |
|        |                         | 1     | 0 | Chip select output (CS3) (PA7 in single-chip mod   | de)         |  |  |
|        |                         |       | 1 | Reserved                                           |             |  |  |
| 13, 12 | PA6 Mode 1, 0           | 0     | 0 | General input/output (PA6) (init                   | tial value) |  |  |
|        | (PA6MD1 and PA6MD0)     |       | 1 | MTU timer clock input (TCLKA)                      |             |  |  |
|        |                         | 1     | 0 | Chip select output (CS2) (PA6 in single-chip mode) |             |  |  |
|        |                         |       | 1 | Reserved                                           |             |  |  |
| 11, 10 | PA5 Mode 1, 0           | 0     | 0 | General input/output (PA5) (init                   | tial value) |  |  |
|        | (PA5MD1 and PA5MD0)     |       | 1 | Serial clock input/output (SCK1)                   |             |  |  |
|        |                         | 1     | 0 | DMA transfer request received input (DREQ1)        |             |  |  |
|        |                         |       |   | (PA5 in single-chip mode)                          |             |  |  |
|        |                         |       | 1 | Interrupt request input (IRQ1)                     |             |  |  |
| 8      | PA4 Mode (PA4MD) 0<br>1 |       | 0 | General input/output (PA4) (init                   | tial value) |  |  |
|        |                         |       | 1 | Transmit data output (TxD1)                        |             |  |  |
| 6      | PA3 Mode (PA3MD)        | 0     |   | General input/output (PA3) (init                   | tial value) |  |  |
|        |                         |       | 1 | Receive data input (RxD1)                          |             |  |  |
| 5, 4   | PA2 Mode 1, 0           | 0     | 0 | General input/output (PA2) (init                   | tial value) |  |  |
|        | (PA2MD1 and PA2MD0)     |       | 1 | Serial clock input/output (SCK0)                   |             |  |  |
|        |                         | 1     | 0 | DMA transfer request received input (DREQ0)        |             |  |  |
|        |                         |       |   | (PA2 in single-chip mode)                          |             |  |  |
|        |                         |       | 1 | Interrupt request input (IRQ0)                     |             |  |  |

#### Appendix C Pin States

|                    |   | Normal External Space |              |            |               |  |  |  |  |
|--------------------|---|-----------------------|--------------|------------|---------------|--|--|--|--|
|                    |   |                       | 16-Bit Space |            |               |  |  |  |  |
| Pin Name           |   | 8-Bit Space           | Upper Word   | Lower Word | Word/Longword |  |  |  |  |
| CS0 to CS2         |   | Valid                 | Valid        | Valid      | Valid         |  |  |  |  |
| CS3                |   | Н                     | Н            | Н          | Н             |  |  |  |  |
| RAS <sup>*1</sup>  |   | Н                     | Н            | Н          | Н             |  |  |  |  |
| CASH <sup>*2</sup> |   | н                     | Н            | Н          | Н             |  |  |  |  |
| CASL* <sup>2</sup> |   | Н                     | Н            | Н          | Н             |  |  |  |  |
| RDWR               |   | н                     | Н            | Н          | Н             |  |  |  |  |
| AH                 |   | L                     | L            | L          | L             |  |  |  |  |
| RD                 | R | L                     | L            | L          | L             |  |  |  |  |
|                    | W | н                     | Н            | Н          | Н             |  |  |  |  |
| WRH                | R | Н                     | Н            | Н          | Н             |  |  |  |  |
|                    | W | Н                     | L            | Н          | L             |  |  |  |  |
| WRL                | R | Н                     | Н            | Н          | Н             |  |  |  |  |
|                    | W | L                     | Н            | L          | L             |  |  |  |  |
| A21 to A0          |   | Address               | Address      | Address    | Address       |  |  |  |  |
| D15 to D8          |   | Hi-Z                  | Data         | Hi-Z       | Data          |  |  |  |  |
| D7 to D0           |   | Data                  | Hi-Z         | Data       | Data          |  |  |  |  |

-

. .

#### Table C.3Pin Settings for Normal External Space

Legend:

R: Read

W: Write

Valid: Chip select signal corresponding with accessed area is low; chip select signal in other cases is high.

Notes: 1. Lasserted in RAS down state or refresh state.

2. Lasserted in refresh state.