



Welcome to E-XFL.COM

### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

### Details

| Product Status             | Obsolete                                                   |
|----------------------------|------------------------------------------------------------|
| Core Processor             | 80C51                                                      |
| Core Size                  | 8-Bit                                                      |
| Speed                      | 40/20MHz                                                   |
| Connectivity               | UART/USART                                                 |
| Peripherals                | POR                                                        |
| Number of I/O              | 32                                                         |
| Program Memory Size        | -                                                          |
| Program Memory Type        | ROMIess                                                    |
| EEPROM Size                | -                                                          |
| RAM Size                   | 256 x 8                                                    |
| Voltage - Supply (Vcc/Vdd) | 4.5V ~ 5.5V                                                |
| Data Converters            | -                                                          |
| Oscillator Type            | Internal                                                   |
| Operating Temperature      | -40°C ~ 85°C (TA)                                          |
| Mounting Type              | Surface Mount                                              |
| Package / Case             | 44-LQFP                                                    |
| Supplier Device Package    | 44-VQFP (10x10)                                            |
| Purchase URL               | https://www.e-xfl.com/product-detail/atmel/at80c32x2-rltum |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## **SFR Mapping**

The Special Function Registers (SFRs) of the TS80C52X2 fall into the following categories:

- C51 core registers: ACC, B, DPH, DPL, PSW, SP, AUXR1
- I/O port registers: P0, P1, P2, P3
- Timer registers: T2CON, T2MOD, TCON, TH0, TH1, TH2, TMOD, TL0, TL1, TL2, RCAP2L, RCAP2H
- Serial I/O port registers: SADDR, SADEN, SBUF, SCON
- Power and clock control registers: PCON
- Interrupt system registers: IE, IP, IPH
- Others: AUXR, CKCON



### **Pin Configuration**



\*NIC: No Internal Connection



### Application

Software can take advantage of the additional data pointers to both increase speed and reduce code size, for example, block operations (copy, compare, search ...) are well served by using one data pointer as a 'source' pointer and the other one as a "destination" pointer.

ASSEMBLY LANGUAGE

; Block move using dual data pointers ; Destroys DPTR0, DPTR1, A and PSW ; note: DPS exits opposite of entry state ; unless an extra INC AUXR1 is added 00A2 AUXR1 EQU 0A2H 0000 909000MOV DPTR,#SOURCE ; address of SOURCE 0003 05A2 INC AUXR1 ; switch data pointers 0005 90A000 MOV DPTR,#DEST ; address of DEST 0008 LOOP: 0008 05A2 INC AUXR1 ; switch data pointers 000A E0 MOVX A, atDPTR ; get a byte from SOURCE 000B A3 INC DPTR ; increment SOURCE address 000C 05A2 INC AUXR1 ; switch data pointers 000E F0 MOVX atDPTR, A ; write the byte to DEST 000F A3 INC DPTR ; increment DEST address 0010 70F6JNZ LOOP ; check for 0 terminator 0012 05A2 INC AUXR1 ; (optional) restore DPS

INC is a short (2 bytes) and fast (12 clocks) way to manipulate the DPS bit in the AUXR1 SFR. However, note that the INC instruction does not directly force the DPS bit to a particular state, but simply toggles it. In simple routines, such as the block move example, only the fact that DPS is toggled in the proper sequence matters, not its actual value. In other words, the block move routine works the same whether DPS is '0' or '1' on entry. Observe that without the last instruction (INC AUXR1), the routine will exit with DPS in the opposite state.







Programmable Clock-output

In the clock-out mode, timer 2 operates as a 50%-duty-cycle, programmable clock generator (See Figure 5). The input clock increments TL2 at frequency F<sub>OSC</sub>/2. The timer repeatedly counts to overflow from a loaded value. At overflow, the contents of RCAP2H and RCAP2L registers are loaded into TH2 and TL2. In this mode, timer 2 overflows do not generate interrupts. The formula gives the clock-out frequency as a function of the system oscillator frequency and the value in the RCAP2H and RCAP2L registers :

$$Clock - OutFrequency = \frac{F_{osc}}{4 \times (65536 - RCAP2H/RCAP2L)}$$

For a 16 MHz system clock, timer 2 has a programmable frequency range of 61 Hz  $(F_{OSC}/2^{16})$  to 4 MHz  $(F_{OSC}/4)$ . The generated clock signal is brought out to T2 pin (P1.0).

Timer 2 is programmed for the clock-out mode as follows:

- Set T2OE bit in T2MOD register.
- Clear C/T2 bit in T2CON register.
- Determine the 16-bit reload value from the formula and enter it in RCAP2H/RCAP2L registers.
- Enter a 16-bit initial value in timer registers TH2/TL2. It can be the same as the reload value or a different one depending on the application.
- To start the timer, set TR2 run control bit in T2CON register.

It is possible to use timer 2 as a baud rate generator and a clock generator simultaneously. For this configuration, the baud rates and clock frequencies are not independent since both functions use the values in the RCAP2H and RCAP2L registers.



# **TS80C52X2 Serial I/O**<br/>PortThe serial I/O port in the TS80C52X2 is compatible with the serial I/O port in the 80C52.<br/>It provides both synchronous and asynchronous communication modes. It operates as<br/>an Universal Asynchronous Receiver and Transmitter (UART) in three full-duplex<br/>modes (Modes 1, 2 and 3). Asynchronous transmission and reception can occur simul-<br/>taneously and at different baud rates<br/>Serial I/O port includes the following enhancements:<br/> Framing error detectionAutomatic address recognitionFraming bit error detection is provided for the three asynchronous modes (modes 1, 2<br/>and 3). To enable the framing bit error detection feature, set SMOD0 bit in PCON regis-<br/>ter (See Figure 6).

### Figure 6. Framing Error Block Diagram



When this feature is enabled, the receiver checks each incoming data frame for a valid stop bit. An invalid stop bit may result from noise on the serial lines or from simultaneous transmission by two CPUs. If a valid stop bit is not found, the Framing Error bit (FE) in SCON register (See Table 9.) bit is set.

Software may examine FE bit after each reception to check for data errors. Once set, only software or a reset can clear FE bit. Subsequently received frames with valid stop bits cannot clear FE bit. When FE feature is enabled, RI rises on stop bit instead of the last data bit (See Figure 7. and Figure 8.).

### Figure 7. UART Timings in Mode 1





**Table 10.** PCON RegisterPCON - Power Control Register (87h)

| 7             | 6               | 5                                                       | 4                                                                                                                                                             | 3                       | 2            | 1  | 0   |  |  |  |  |  |
|---------------|-----------------|---------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|--------------|----|-----|--|--|--|--|--|
| SMOD1         | SMOD0           | -                                                       | POF                                                                                                                                                           | GF1                     | GF0          | PD | IDL |  |  |  |  |  |
| Bit<br>Number | Bit<br>Mnemonic | Descriptio                                              | Description                                                                                                                                                   |                         |              |    |     |  |  |  |  |  |
| 7             | SMOD1           | Serial port<br>Set to sele                              | Mode bit 1<br>ct double bau                                                                                                                                   | id rate in mode         | e 1, 2 or 3. |    |     |  |  |  |  |  |
| 6             | SMOD0           | Serial port<br>Clear to sel<br>Set to to se             | Serial port Mode bit 0<br>Clear to select SM0 bit in SCON register.<br>Set to to select FE bit in SCON register.                                              |                         |              |    |     |  |  |  |  |  |
| 5             | -               | Reserved<br>The value r                                 | Reserved<br>The value read from this bit is indeterminate. Do not set this bit.                                                                               |                         |              |    |     |  |  |  |  |  |
| 4             | POF             | Power-off<br>Clear to rec<br>Set by hard<br>by software | <b>Power-off Flag</b><br>Clear to recognize next reset type.<br>Set by hardware when VCC rises from 0 to its nominal voltage. Can also be set<br>by software. |                         |              |    |     |  |  |  |  |  |
| 3             | GF1             | General pu<br>Cleared by<br>Set by user                 | General purpose Flag<br>Cleared by user for general purpose usage.<br>Set by user for general purpose usage.                                                  |                         |              |    |     |  |  |  |  |  |
| 2             | GF0             | General pu<br>Cleared by<br>Set by user                 | General purpose Flag<br>Cleared by user for general purpose usage.<br>Set by user for general purpose usage.                                                  |                         |              |    |     |  |  |  |  |  |
| 1             | PD              | Power-dow<br>Cleared by<br>Set to enter                 | <b>vn mode bit</b><br>hardware wh<br>r power-down                                                                                                             | en reset occur<br>mode. | S.           |    |     |  |  |  |  |  |
| 0             | IDL             | Idle mode<br>Clear by ha<br>Set to enter                | <b>bit</b><br>Irdware when<br>r idle mode.                                                                                                                    | interrupt or re         | set occurs.  |    |     |  |  |  |  |  |

Reset Value = 00X1 0000b Not bit addressable

Power-off flag reset value will be 1 only after a power on (cold reset). A warm reset doesn't affect the value of this bit.





### **Interrupt System**

The TS80C52X2 has a total of 6 interrupt vectors: two external interrupts (INT0 and INT1), three timer interrupts (timers 0, 1 and 2) and the serial port interrupt. These interrupts are shown in Figure 9.

### Figure 9. Interrupt Control System



Each of the interrupt sources can be individually enabled or disabled by setting or clearing a bit in the Interrupt Enable register (See Table 12.). This register also contains a global disable bit, which must be cleared to disable all interrupts at once.

Each interrupt source can also be individually programmed to one out of four priority levels by setting or clearing a bit in the Interrupt Priority register (See Table 13.) and in the Interrupt Priority High register (See Table 14.). shows the bit values and priority levels associated with each combination.

| Table 11. Priority Level Bit Values |  |
|-------------------------------------|--|
|                                     |  |

| IPH.x | IP.x | Interrupt Level Priority |
|-------|------|--------------------------|
| 0     | 0    | 0 (Lowest)               |
| 0     | 1    | 1                        |
| 1     | 0    | 2                        |
| 1     | 1    | 3 (Highest)              |

A low-priority interrupt can be interrupted by a high priority interrupt, but not by another low-priority interrupt. A high-priority interrupt can't be interrupted by any other interrupt source.

If two interrupt requests of different priority levels are received simultaneously, the request of higher priority level is serviced. If interrupt requests of the same priority level

are received simultaneously, an internal polling sequence determines which request is serviced. Thus within each priority level there is a second priority structure determined by the polling sequence.

### Table 12. IE Register

IE - Interrupt Enable Register (A8h)

| 7             | 6               | 5                                                                                     | 4                                                                                                                                                                                                                          | 3                                                       | 2              | 1           | 0   |  |  |  |  |  |
|---------------|-----------------|---------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|----------------|-------------|-----|--|--|--|--|--|
| EA            | -               | ET2                                                                                   | ES                                                                                                                                                                                                                         | ET1                                                     | EX1            | ET0         | EX0 |  |  |  |  |  |
| Bit<br>Number | Bit<br>Mnemonic | Description                                                                           | Description                                                                                                                                                                                                                |                                                         |                |             |     |  |  |  |  |  |
| 7             | EA              | Enable All int<br>Clear to disab<br>Set to enable<br>If EA=1, each<br>clearing its ow | Enable All interrupt bit<br>Clear to disable all interrupts.<br>Set to enable all interrupts.<br>f EA=1, each interrupt source is individually enabled or disabled by setting or<br>clearing its own interrupt enable bit. |                                                         |                |             |     |  |  |  |  |  |
| 6             | -               | Reserved<br>The value read                                                            | d from this bit                                                                                                                                                                                                            | is indetermina                                          | ate. Do not se | t this bit. |     |  |  |  |  |  |
| 5             | ET2             | Timer 2 overf<br>Clear to disab<br>Set to enable                                      | Timer 2 overflow interrupt Enable bit<br>Clear to disable timer 2 overflow interrupt.<br>Set to enable timer 2 overflow interrupt.                                                                                         |                                                         |                |             |     |  |  |  |  |  |
| 4             | ES              | Serial port Er<br>Clear to disab<br>Set to enable                                     | n <b>able bit</b><br>le serial port i<br>serial port inte                                                                                                                                                                  | nterrupt.<br>errupt.                                    |                |             |     |  |  |  |  |  |
| 3             | ET1             | Timer 1 overf<br>Clear to disab<br>Set to enable                                      | low interrup<br>le timer 1 ove<br>timer 1 overfle                                                                                                                                                                          | t <b>Enable bit</b><br>rflow interrupt<br>ow interrupt. |                |             |     |  |  |  |  |  |
| 2             | EX1             | External inter<br>Clear to disab<br>Set to enable                                     | rupt 1 Enable<br>le external int<br>external inter                                                                                                                                                                         | <b>e bit</b><br>errupt 1.<br>rupt 1.                    |                |             |     |  |  |  |  |  |
| 1             | ET0             | Timer 0 overf<br>Clear to disab<br>Set to enable                                      | low interrup<br>le timer 0 ove<br>timer 0 overfle                                                                                                                                                                          | t <b>Enable bit</b><br>rflow interrupt<br>ow interrupt. |                |             |     |  |  |  |  |  |
| 0             | EX0             | External inter<br>Clear to disab<br>Set to enable                                     | rupt 0 Enable<br>le external int<br>external inter                                                                                                                                                                         | e bit<br>errupt 0.<br>rupt 0.                           |                |             |     |  |  |  |  |  |

Reset Value = 0X00 0000b Bit addressable





**Table 13.** IP RegisterIP - Interrupt Priority Register (B8h)

| 7             | 6               | 5                         | 4                                                                               | 3                                   | 2   | 1   | 0   |  |  |  |  |  |
|---------------|-----------------|---------------------------|---------------------------------------------------------------------------------|-------------------------------------|-----|-----|-----|--|--|--|--|--|
| -             | -               | PT2                       | PS                                                                              | PT1                                 | PX1 | PT0 | PX0 |  |  |  |  |  |
| Bit<br>Number | Bit<br>Mnemonic | Descriptio                | Description                                                                     |                                     |     |     |     |  |  |  |  |  |
| 7             | -               | Reserved<br>The value     | Reserved<br>The value read from this bit is indeterminate. Do not set this bit. |                                     |     |     |     |  |  |  |  |  |
| 6             | -               | Reserved<br>The value     | Reserved<br>The value read from this bit is indeterminate. Do not set this bit. |                                     |     |     |     |  |  |  |  |  |
| 5             | PT2             | Timer 2 ov<br>Refer to PT | Timer 2 overflow interrupt Priority bit<br>Refer to PT2H for priority level.    |                                     |     |     |     |  |  |  |  |  |
| 4             | PS              | Serial port               | t <b>Priority bit</b><br>SH for priority                                        | level.                              |     |     |     |  |  |  |  |  |
| 3             | PT1             | Timer 1 ov<br>Refer to PT | rerflow interr                                                                  | r <b>upt Priority b</b><br>y level. | bit |     |     |  |  |  |  |  |
| 2             | PX1             | External in<br>Refer to P | nterrupt 1 Pri                                                                  | i <b>ority bit</b><br>y level.      |     |     |     |  |  |  |  |  |
| 1             | PT0             | Timer 0 ov<br>Refer to PT | erflow interr                                                                   | r <b>upt Priority b</b><br>y level. | pit |     |     |  |  |  |  |  |
| 0             | PX0             | External in<br>Refer to P | <b>nterrupt 0 Pri</b><br>(0H for priorit                                        | i <b>ority bit</b><br>y level.      |     |     |     |  |  |  |  |  |

Reset Value = XX00 0000b Bit addressable

Exit from power-down by reset redefines all the SFRs, exit from power-down by external interrupt does no affect the SFRs.

Exit from power-down by either reset or external interrupt does not affect the internal RAM content.

Note: If idle mode is activated with power-down mode (IDL and PD bits set), the exit sequence is unchanged, when execution is vectored to interrupt, PD and IDL bits are cleared and idle mode is not entered.

| Mode          | Program<br>Memory | ALE | PSEN | PORT0                       | PORT1                                          | PORT2     | PORT3     |
|---------------|-------------------|-----|------|-----------------------------|------------------------------------------------|-----------|-----------|
| Idle          | Internal          | 1   | 1    | Port<br>Data <sup>(1)</sup> | Port Data                                      | Port Data | Port Data |
| Idle          | External          | 1   | 1    | Floating                    | Port Data                                      | Address   | Port Data |
| Power<br>Down | Internal          | 0   | 0    | Port<br>Data <sup>(1)</sup> | Port<br>Data <sup>(1)</sup> Port Data Port Dat |           | Port Data |
| Power<br>Down | External          | 0   | 0    | Floating                    | Port Data                                      | Port Data | Port Data |

**Table 15.** The State of Ports During Idle and Power-down Modes

Note: 1. Port 0 can force a "zero" level. A "one" will leave port floating.





### **Reduced EMI Mode**

The ALE signal is used to demultiplex address and data buses on port 0 when used with external program or data memory. Nevertheless, during internal code execution, ALE signal is still generated. In order to reduce EMI, ALE signal can be disabled by setting AO bit.

The AO bit is located in AUXR register at bit location 0. As soon as AO is set, ALE is no longer output but remains active during MOVX and MOVC instructions and external fetches. During ALE disabling, ALE pin is weakly pulled high.

### Table 18. AUXR Register

AUXR - Auxiliary Register (8Eh)

| 7             | 6               | 5                                              | 4                                                                               | 3                                 | 2                               | 1            | 0  |  |  |  |  |  |
|---------------|-----------------|------------------------------------------------|---------------------------------------------------------------------------------|-----------------------------------|---------------------------------|--------------|----|--|--|--|--|--|
| -             | -               | -                                              | -                                                                               | -                                 | -                               | -            | AO |  |  |  |  |  |
| Bit<br>Number | Bit<br>Mnemonic | Description                                    | Description                                                                     |                                   |                                 |              |    |  |  |  |  |  |
| 7             | -               | Reserved<br>The value rea                      | Reserved<br>The value read from this bit is indeterminate. Do not set this bit. |                                   |                                 |              |    |  |  |  |  |  |
| 6             | -               | Reserved<br>The value rea                      | eserved<br>he value read from this bit is indeterminate. Do not set this bit.   |                                   |                                 |              |    |  |  |  |  |  |
| 5             | -               | Reserved<br>The value rea                      | Reserved<br>The value read from this bit is indeterminate. Do not set this bit. |                                   |                                 |              |    |  |  |  |  |  |
| 4             | -               | Reserved<br>The value rea                      | ad from this b                                                                  | it is indetermi                   | nate. Do not s                  | et this bit. |    |  |  |  |  |  |
| 3             | -               | <b>Reserved</b><br>The value rea               | ad from this b                                                                  | it is indetermi                   | nate. Do not s                  | et this bit. |    |  |  |  |  |  |
| 2             | -               | Reserved<br>The value rea                      | ad from this b                                                                  | it is indetermi                   | nate. Do not s                  | et this bit. |    |  |  |  |  |  |
| 1             | -               | Reserved<br>The value rea                      | ad from this b                                                                  | it is indetermi                   | nate. Do not s                  | et this bit. |    |  |  |  |  |  |
| 0             | AO              | ALE Output<br>Clear to resto<br>Set to disable | <b>bit</b><br>pre ALE opera<br>e ALE operati                                    | ation during in<br>on during inte | ternal fetches<br>rnal fetches. |              |    |  |  |  |  |  |

Reset Value = XXXX XXX0b Not bit addressable

### TS80C52X2

ROM Structure The T

The TS80C52X2 ROM memory is divided in three different arrays:

- the code array:8 Kbytes.
- the encryption array:64 bytes.
- the signature array:4 bytes.

**ROM Lock System** The program Lock system, when programmed, protects the on-chip program against software piracy.

**Encryption Array** Within the ROM array are 64 bytes of encryption array that are initially unprogrammed (all FF's). Every time a byte is addressed during program verify, 6 address lines are used to select a byte of the encryption array. This byte is then exclusive-NOR'ed (XNOR) with the code byte, creating an encrypted verify byte. The algorithm, with the encryption array in the unprogrammed state, will return the code in its original, unmodified form.

When using the encryption array, one important factor needs to be considered. If a byte has the value FFh, verifying the byte will produce the encryption byte value. If a large block (>64 bytes) of code is left unprogrammed, a verification routine will display the content of the encryption array. For this reason all the unused code bytes should be programmed with random values. This will ensure program protection.

Program Lock BitsThe lock bits when programmed according to Table 19. will provide different level of pro-<br/>tection for the on-chip code and data.

| Table 19. | Program    | Lock bits |  |
|-----------|------------|-----------|--|
| Pr        | ogram Lock | Bits      |  |

| Pi                | rogram L | ock Bits |     |                                                                                                                                                                                                          |
|-------------------|----------|----------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Security<br>level | LB1      | LB2      | LB3 | Protection Description                                                                                                                                                                                   |
| 1                 | U        | U        | U   | No program lock features enabled. Code verify will still be<br>encrypted by the encryption array if programmed. MOVC instruction<br>executed from external program memory returns non encrypted<br>data. |
| 2                 | Ρ        | U        | U   | MOVC instruction executed from external program memory are disabled from fetching code bytes from internal memory, EA is sampled and latched on reset.                                                   |

U: unprogrammed P: programmed

Signature bytes

The TS80C52X2 contains 4 factory programmed signatures bytes. To read these bytes, perform the process described in section 9.

Verify Algorithm

Refer to Section "Verify Algorithm".





### **EPROM Structure** The TS87C52X2 is divided in two different arrays:

- the code array: 8 Kbytes
- the encryption array: 64 bytes

In addition a third non programmable array is implemented:

the signature array: 4 bytes

**EPROM Lock System** The program Lock system, when programmed, protects the on-chip program against software piracy.

**Encryption Array** Within the EPROM array are 64 bytes of encryption array that are initially unprogrammed (all FF's). Every time a byte is addressed during program verify, 6 address lines are used to select a byte of the encryption array. This byte is then exclusive-NOR'ed (XNOR) with the code byte, creating an encrypted verify byte. The algorithm, with the encryption array in the unprogrammed state, will return the code in its original, unmodified form.

When using the encryption array, one important factor needs to be considered. If a byte has the value FFh, verifying the byte will produce the encryption byte value. If a large block (>64 bytes) of code is left unprogrammed, a verification routine will display the content of the encryption array. For this reason all the unused code bytes should be programmed with random values. This will ensure program protection.

# **Program Lock Bits** The three lock bits, when programmed according to Table 1., will provide different level of protection for the on-chip code and data.

| Program Lock Bits |     |     |     |                                                                                                                                                                                                                       |
|-------------------|-----|-----|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Security<br>level | LB1 | LB2 | LB3 | Protection Description                                                                                                                                                                                                |
| 1                 | U   | U   | U   | No program lock features enabled. Code verify will still be<br>encrypted by the encryption array if programmed. MOVC<br>instruction executed from external program memory returns non<br>encrypted data.              |
| 2                 | Ρ   | U   | U   | MOVC instruction executed from external program memory are disabled from fetching code bytes from internal memory, $\overline{EA}$ is sampled and latched on reset, and further programming of the EPROM is disabled. |
| 3                 | U   | Р   | U   | Same as 2, also verify is disabled.                                                                                                                                                                                   |
| 4                 | U   | U   | Р   | Same as 3, also external execution is disabled.                                                                                                                                                                       |

U: unprogrammed P: programmed

WARNING: Security level 2 and 3 should only be programmed after EPROM and Core verification.

**Signature Bytes** The TS80/87C52X2 contains 4 factory programmed signatures bytes. To read these bytes, perform the process described in section 9.

### **EPROM Programming**

Set-up modes

In order to program and verify the EPROM or to read the signature bytes, the TS87C52X2 is placed in specific set-up modes (See Figure 11.).

TS8xCx2X2

Control and program signals must be held at the levels indicated in Table 35.

**Definition of terms** 

Address Lines: P1.0-P1.7, P2.0-P2.4 respectively for A0-A12 Data Lines: P0.0-P0.7 for D0-D7 Control Signals: RST, PSEN, P2.6, P2.7, P3.3, P3.6, P3.7. Program Signals: ALE/PROG, EA/VPP.

Table 20. EPROM Set-up Modes

| Mode                                      | RST | PSEN | ALE/<br>PROG | EA/<br>VPP | P2.6 | P2.7        | P3.3 | P3.6 | P3.7 |
|-------------------------------------------|-----|------|--------------|------------|------|-------------|------|------|------|
| Program Code data                         | 1   | 0    | Ţ            | 12.75V     | 0    | 1           | 1    | 1    | 1    |
| Verify Code data                          | 1   | 0    | 1            | 1          | 0    |             | 0    | 1    | 1    |
| Program Encryption<br>Array Address 0-3Fh | 1   | 0    | U            | 12.75V     | 0    | 1           | 1    | 0    | 1    |
| Read Signature Bytes                      | 1   | 0    | 1            | 1          | 0    | ٦_ <b>Г</b> | 0    | 0    | 0    |
| Program Lock bit 1                        | 1   | 0    | ប            | 12.75V     | 1    | 1           | 1    | 1    | 1    |
| Program Lock bit 2                        | 1   | 0    | Ъ            | 12.75V     | 1    | 1           | 1    | 0    | 0    |
| Program Lock bit 3                        | 1   | 0    | Ъ            | 12.75V     | 1    | 0           | 1    | 1    | 0    |

### Figure 11. Set-Up Modes Configuration



\* See Table 31. for proper value on these inputs



Table 28., Table 31. and Table 34. give the frequency derating formula of the AC parameter. To calculate each AC symbols, take the x value corresponding to the speed grade you need (-M, -V or -L) and replace this value in the formula. Values of the frequency must be limited to the corresponding speed grade:

Table 25. Max frequency for derating formula regarding the speed grade

|            | -M X1 mode | -M X2 mode | -V X1 mode | -V X2 mode | -L X1 mode | -L X2 mode |
|------------|------------|------------|------------|------------|------------|------------|
| Freq (MHz) | 40         | 20         | 40         | 30         | 30         | 20         |
| T (ns)     | 25         | 50         | 25         | 33.3       | 33.3       | 50         |

Example:

 $T_{LLIV}$  in X2 mode for a -V part at 20 MHz (T = 1/20<sup>E6</sup> = 50 ns):

```
x= 22 (Table 28.)
```

T= 50ns

T<sub>LLIV</sub>= 2T - x = 2 x 50 - 22 = 78ns

### External Program Memory Characteristics

### Table 26. Symbol Description

| Symbol            | Parameter                         |
|-------------------|-----------------------------------|
| Т                 | Oscillator clock period           |
| T <sub>LHLL</sub> | ALE pulse width                   |
| T <sub>AVLL</sub> | Address Valid to ALE              |
| T <sub>LLAX</sub> | Address Hold After ALE            |
| T <sub>LLIV</sub> | ALE to Valid Instruction In       |
| T <sub>LLPL</sub> | ALE to PSEN                       |
| T <sub>PLPH</sub> | PSEN Pulse Width                  |
| T <sub>PLIV</sub> | PSEN to Valid Instruction In      |
| T <sub>PXIX</sub> | Input Instruction Hold After PSEN |
| T <sub>PXIZ</sub> | Input Instruction FloatAfter PSEN |
| T <sub>PXAV</sub> | PSEN to Address Valid             |
| T <sub>AVIV</sub> | Address to Valid Instruction In   |
| T <sub>PLAZ</sub> | PSEN Low to Address Float         |





| Speed             | -M<br>40 MHz |     | -V -V<br>X2 mode standard<br>30 MHz mode 40<br>-M 60 MHz MHz<br>40 MHz equiv. |     | V<br>dard<br>le 40<br>Hz | -L<br>X2 mode<br>20 MHz<br>40 MHz<br>equiv. |     | -L<br>standard<br>mode<br>30 MHz |     | Units |    |
|-------------------|--------------|-----|-------------------------------------------------------------------------------|-----|--------------------------|---------------------------------------------|-----|----------------------------------|-----|-------|----|
| Symbol            | Min          | Max | Min                                                                           | Max | Min                      | Max                                         | Min | Max                              | Min | Max   |    |
| Т                 | 25           |     | 33                                                                            |     | 25                       |                                             | 50  |                                  | 33  |       | ns |
| T <sub>LHLL</sub> | 40           |     | 25                                                                            |     | 42                       |                                             | 35  |                                  | 52  |       | ns |
| T <sub>AVLL</sub> | 10           |     | 4                                                                             |     | 12                       |                                             | 5   |                                  | 13  |       | ns |
| T <sub>LLAX</sub> | 10           |     | 4                                                                             |     | 12                       |                                             | 5   |                                  | 13  |       | ns |
| T <sub>LLIV</sub> |              | 70  |                                                                               | 45  |                          | 78                                          |     | 65                               |     | 98    | ns |
| T <sub>LLPL</sub> | 15           |     | 9                                                                             |     | 17                       |                                             | 10  |                                  | 18  |       | ns |
| T <sub>PLPH</sub> | 55           |     | 35                                                                            |     | 60                       |                                             | 50  |                                  | 75  |       | ns |
| T <sub>PLIV</sub> |              | 35  |                                                                               | 25  |                          | 50                                          |     | 30                               |     | 55    | ns |
| T <sub>PXIX</sub> | 0            |     | 0                                                                             |     | 0                        |                                             | 0   |                                  | 0   |       | ns |
| T <sub>PXIZ</sub> |              | 18  |                                                                               | 12  |                          | 20                                          |     | 10                               |     | 18    | ns |
| T <sub>AVIV</sub> |              | 85  |                                                                               | 53  |                          | 95                                          |     | 80                               |     | 122   | ns |
| T <sub>PLAZ</sub> |              | 10  |                                                                               | 10  |                          | 10                                          |     | 10                               |     | 10    | ns |

Table 28. AC Parameters for a Variable Clock: derating formula

| Symbol            | Туре | Standard<br>Clock | X2 Clock  | -М | -V | -L | Units |
|-------------------|------|-------------------|-----------|----|----|----|-------|
| T <sub>LHLL</sub> | Min  | 2 T - x           | T - x     | 10 | 8  | 15 | ns    |
| T <sub>AVLL</sub> | Min  | T - x             | 0.5 T - x | 15 | 13 | 20 | ns    |
| T <sub>LLAX</sub> | Min  | T - x             | 0.5 T - x | 15 | 13 | 20 | ns    |
| T <sub>LLIV</sub> | Max  | 4 T - x           | 2 T - x   | 30 | 22 | 35 | ns    |
| T <sub>LLPL</sub> | Min  | T - x             | 0.5 T - x | 10 | 8  | 15 | ns    |
| T <sub>PLPH</sub> | Min  | 3 T - x           | 1.5 T - x | 20 | 15 | 25 | ns    |
| T <sub>PLIV</sub> | Max  | 3 T - x           | 1.5 T - x | 40 | 25 | 45 | ns    |
| T <sub>PXIX</sub> | Min  | х                 | х         | 0  | 0  | 0  | ns    |
| T <sub>PXIZ</sub> | Max  | T - x             | 0.5 T - x | 7  | 5  | 15 | ns    |
| T <sub>AVIV</sub> | Max  | 5 T - x           | 2.5 T - x | 40 | 30 | 45 | ns    |
| T <sub>PLAZ</sub> | Max  | x                 | x         | 10 | 10 | 10 | ns    |

### External Program Memory Read Cycle

Figure 18. External Program Memory Read Cycle



### External Data Memory Characteristics

 Table 29.
 Symbol Description

| Symbol            | Parameter                   |
|-------------------|-----------------------------|
| T <sub>RLRH</sub> | RD Pulse Width              |
| T <sub>WLWH</sub> | WR Pulse Width              |
| T <sub>RLDV</sub> | RD to Valid Data In         |
| T <sub>RHDX</sub> | Data Hold After RD          |
| T <sub>RHDZ</sub> | Data Float After RD         |
| T <sub>LLDV</sub> | ALE to Valid Data In        |
| T <sub>AVDV</sub> | Address to Valid Data In    |
| T <sub>LLWL</sub> | ALE to WR or RD             |
| T <sub>AVWL</sub> | Address to WR or RD         |
| T <sub>QVWX</sub> | Data Valid to WR Transition |
| T <sub>QVWH</sub> | Data set-up to WR High      |
| T <sub>WHQX</sub> | Data Hold After WR          |
| T <sub>RLAZ</sub> | RD Low to Address Float     |
| T <sub>WHLH</sub> | RD or WR High to ALE high   |

![](_page_17_Picture_7.jpeg)

![](_page_18_Picture_0.jpeg)

# External Data Memory Read Cycle

![](_page_18_Figure_2.jpeg)

Figure 20. External Data Memory Read Cycle

### Serial Port Timing - Shift Register Mode

Table 32. Symbol Description

| Symbol            | Parameter                                |
|-------------------|------------------------------------------|
| T <sub>XLXL</sub> | Serial port clock cycle time             |
| T <sub>QVHX</sub> | Output data set-up to clock rising edge  |
| T <sub>XHQX</sub> | Output data hold after clock rising edge |
| T <sub>XHDX</sub> | Input data hold after clock rising edge  |
| T <sub>XHDV</sub> | Clock rising edge to input data valid    |

| Table 33. | AC Parameters | for a Fix Clock |
|-----------|---------------|-----------------|
|-----------|---------------|-----------------|

| Speed             | -1<br>40 M | М<br>ИНz | -\<br>X2 m<br>30 M<br>60 M<br>equ | V<br>node<br>AHz<br>AHz<br>uiv. | ہ۔<br>stan<br>mod<br>Mi | V<br>dard<br>e 40<br>Hz | -<br>X2 m<br>20 M<br>40 M<br>equ | L<br>node<br>MHz<br>MHz<br>uiv. | -<br>stan<br>mo<br>30 M | L<br>dard<br>ode<br>MHz | Units |
|-------------------|------------|----------|-----------------------------------|---------------------------------|-------------------------|-------------------------|----------------------------------|---------------------------------|-------------------------|-------------------------|-------|
| Symbol            | Min        | Max      | Min                               | Max                             | Min                     | Max                     | Min                              | Max                             | Min                     | Max                     |       |
| T <sub>XLXL</sub> | 300        |          | 200                               |                                 | 300                     |                         | 300                              |                                 | 400                     |                         | ns    |
| T <sub>QVHX</sub> | 200        |          | 117                               |                                 | 200                     |                         | 200                              |                                 | 283                     |                         | ns    |
| $T_{XHQX}$        | 30         |          | 13                                |                                 | 30                      |                         | 30                               |                                 | 47                      |                         | ns    |
| T <sub>XHDX</sub> | 0          |          | 0                                 |                                 | 0                       |                         | 0                                |                                 | 0                       |                         | ns    |
| T <sub>XHDV</sub> |            | 117      |                                   | 34                              |                         | 117                     |                                  | 117                             |                         | 200                     | ns    |

### External Clock Drive Characteristics (XTAL1)

Table 36. AC Parameters

| Symbol                               | Parameter               | Min | Мах | Units |
|--------------------------------------|-------------------------|-----|-----|-------|
| T <sub>CLCL</sub>                    | Oscillator Period       | 25  |     | ns    |
| Т <sub>снсх</sub>                    | High Time               | 5   |     | ns    |
| T <sub>CLCX</sub>                    | Low Time                | 5   |     | ns    |
| T <sub>CLCH</sub>                    | Rise Time               |     | 5   | ns    |
| T <sub>CHCL</sub>                    | Fall Time               |     | 5   | ns    |
| T <sub>CHCX</sub> /T <sub>CLCX</sub> | Cyclic ratio in X2 mode | 40  | 60  | %     |

# External Clock Drive Waveforms

Figure 23. External Clock Drive Waveforms

![](_page_19_Figure_6.jpeg)

### AC Testing Input/Output Waveforms

Figure 24. AC Testing Input/Output Waveforms

INPUT/OUTPUT

![](_page_19_Figure_10.jpeg)

AC inputs during testing are driven at V<sub>CC</sub> - 0.5 for a logic "1" and 0.45V for a logic "0". Timing measurement are made at V<sub>IH</sub> min for a logic "1" and V<sub>IL</sub> max for a logic "0".

### **Float Waveforms**

### Figure 25. Float Waveforms

![](_page_19_Figure_14.jpeg)

For timing purposes a port pin is no longer floating when a 100 mV change from load voltage occurs and begins to float when a 100 mV change from the loaded V<sub>OH</sub>/V<sub>OL</sub> level occurs.  $I_{OL}/I_{OH} \ge \pm 20$ mA.

![](_page_19_Picture_16.jpeg)

# **Ordering Information**

### Table 37. Possible Ordering Entries

| Part Number <sup>(3)</sup> | Memory Size | Supply Voltage  | Temperature<br>Range | Max Frequency         | Package | Packing     |
|----------------------------|-------------|-----------------|----------------------|-----------------------|---------|-------------|
| TS80C32X2-MCA              | ROMLess     | 5V <u>±</u> 10% | Commercial           | 40 MHz <sup>(1)</sup> | PDIL40  | Stick       |
| TS80C32X2-MCB              | ROMLess     | 5V <u>±</u> 10% | Commercial           | 40 MHz <sup>(1)</sup> | PLCC44  | Stick       |
| TS80C32X2-MCC              | ROMLess     | 5V <u>±</u> 10% | Commercial           | 40 MHz <sup>(1)</sup> | PQFP44  | Tray        |
| TS80C32X2-MCE              | ROMLess     | 5V <u>±</u> 10% | Commercial           | 40 MHz <sup>(1)</sup> | VQFP44  | Tray        |
| TS80C32X2-LCA              | ROMLess     | 2.7 to 5.5V     | Commercial           | 30 MHz <sup>(1)</sup> | PDIL40  | Stick       |
| TS80C32X2-LCB              | ROMLess     | 2.7 to 5.5V     | Commercial           | 30 MHz <sup>(1)</sup> | PLCC44  | Stick       |
| TS80C32X2-LCC              | ROMLess     | 2.7 to 5.5V     | Commercial           | 30 MHz <sup>(1)</sup> | PQFP44  | Tray        |
| TS80C32X2-LCE              | ROMLess     | 2.7 to 5.5V     | Commercial           | 30 MHz <sup>(1)</sup> | VQFP44  | Tray        |
| TS80C32X2-VCA              | ROMLess     | 5V <u>±</u> 10% | Commercial           | 60 MHz <sup>(3)</sup> | PDIL40  | Stick       |
| TS80C32X2-VCB              | ROMLess     | 5V <u>±</u> 10% | Commercial           | 60 MHz <sup>(3)</sup> | PLCC44  | Stick       |
| TS80C32X2-VCC              | ROMLess     | 5V <u>±</u> 10% | Commercial           | 60 MHz <sup>(3)</sup> | PQFP44  | Tray        |
| TS80C32X2-VCE              | ROMLess     | 5V <u>±</u> 10% | Commercial           | 60 MHz <sup>(3)</sup> | VQFP44  | Tray        |
| TS80C32X2-MIA              | ROMLess     | 5V <u>±</u> 10% | Industrial           | 40 MHz <sup>(1)</sup> | PDIL40  | Stick       |
| TS80C32X2-MIB              | ROMLess     | 5V <u>±</u> 10% | Industrial           | 40 MHz <sup>(1)</sup> | PLCC44  | Stick       |
| TS80C32X2-MIC              | ROMLess     | 5V <u>±</u> 10% | Industrial           | 40 MHz <sup>(1)</sup> | PQFP44  | Tray        |
| TS80C32X2-MIE              | ROMLess     | 5V <u>±</u> 10% | Industrial           | 40 MHz <sup>(1)</sup> | VQFP44  | Tray        |
| TS80C32X2-LIA              | ROMLess     | 2.7 to 5.5V     | Industrial           | 30 MHz <sup>(1)</sup> | PDIL40  | Stick       |
| TS80C32X2-LIB              | ROMLess     | 2.7 to 5.5V     | Industrial           | 30 MHz <sup>(1)</sup> | PLCC44  | Stick       |
| TS80C32X2-LIC              | ROMLess     | 2.7 to 5.5V     | Industrial           | 30 MHz <sup>(1)</sup> | PQFP44  | Tray        |
| TS80C32X2-LIE              | ROMLess     | 2.7 to 5.5V     | Industrial           | 30 MHz <sup>(1)</sup> | VQFP44  | Tray        |
| TS80C32X2-VIA              | ROMLess     | 5V <u>±</u> 10% | Industrial           | 60 MHz <sup>(3)</sup> | PDIL40  | Stick       |
| TS80C32X2-VIB              | ROMLess     | 5V <u>±</u> 10% | Industrial           | 60 MHz <sup>(3)</sup> | PLCC44  | Stick       |
| TS80C32X2-VIC              | ROMLess     | 5V <u>±</u> 10% | Industrial           | 60 MHz <sup>(3)</sup> | PQFP44  | Tray        |
| TS80C32X2-VIE              | ROMLess     | 5V <u>±</u> 10% | Industrial           | 60 MHz <sup>(3)</sup> | VQFP44  | Tray        |
|                            |             |                 |                      |                       |         |             |
| AT80C32X2-3CSUM            | ROMLess     | 5V ±10%         | Industrial & Green   | 40 MHz <sup>(1)</sup> | PDIL40  | Stick       |
| AT80C32X2-SLSUM            | ROMLess     | 5V ±10%         | Industrial & Green   | 40 MHz <sup>(1)</sup> | PLCC44  | Stick       |
| AT80C32X2-RLTUM            | ROMLess     | 5V ±10%         | Industrial & Green   | 40 MHz <sup>(1)</sup> | VQFP44  | Tray        |
| AT80C32X2-RLTUM            | ROMLess     | 5V ±10%         | Industrial & Green   | 40 MHz <sup>(1)</sup> | VQFP44  | Tape & Reel |
| AT80C32X2-3CSUL            | ROMLess     | 2.7 to 5.5V     | Industrial & Green   | 30 MHz <sup>(1)</sup> | PDIL40  | Stick       |
| AT80C32X2-SLSUL            | ROMLess     | 2.7 to 5.5V     | Industrial & Green   | 30 MHz <sup>(1)</sup> | PLCC44  | Stick       |

![](_page_20_Picture_4.jpeg)