



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Details                    |                                                            |
|----------------------------|------------------------------------------------------------|
| Product Status             | Obsolete                                                   |
| Core Processor             | 80C51                                                      |
| Core Size                  | 8-Bit                                                      |
| Speed                      | 40/20MHz                                                   |
| Connectivity               | UART/USART                                                 |
| Peripherals                | POR                                                        |
| Number of I/O              | 32                                                         |
| Program Memory Size        | -                                                          |
| Program Memory Type        | ROMIess                                                    |
| EEPROM Size                | -                                                          |
| RAM Size                   | 256 x 8                                                    |
| Voltage - Supply (Vcc/Vdd) | 4.5V ~ 5.5V                                                |
| Data Converters            |                                                            |
| Oscillator Type            | Internal                                                   |
| Operating Temperature      | -40°C ~ 85°C (TA)                                          |
| Mounting Type              | Surface Mount                                              |
| Package / Case             | 44-LCC (J-Lead)                                            |
| Supplier Device Package    | 44-PLCC (16.6x16.6)                                        |
| Purchase URL               | https://www.e-xfl.com/product-detail/atmel/at80c32x2-slsum |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



#### Table 2. All SFRs with their address and their reset value

|         | Bit<br>Addressable | Non Bit Addressable |                     |                     |                  |                  |                  |                    |     |
|---------|--------------------|---------------------|---------------------|---------------------|------------------|------------------|------------------|--------------------|-----|
|         | 0/8                | 1/9                 | 2/A                 | 3/B                 | 4/C              | 5/D              | 6/E              | 7/F                |     |
| F8h     |                    |                     |                     |                     |                  |                  |                  |                    | FFh |
| F0h     | B<br>0000 0000     |                     |                     |                     |                  |                  |                  |                    | F7h |
| E8h     |                    |                     |                     |                     |                  |                  |                  |                    | EFh |
| E0h     | ACC<br>0000 0000   |                     |                     |                     |                  |                  |                  |                    | E7h |
| D8<br>h |                    |                     |                     |                     |                  |                  |                  |                    | DFh |
| D0<br>h | PSW<br>0000 0000   |                     |                     |                     |                  |                  |                  |                    | D7h |
| C8<br>h | T2CON<br>0000 0000 | T2MOD<br>XXXX XX00  | RCAP2L<br>0000 0000 | RCAP2H<br>0000 0000 | TL2<br>0000 0000 | TH2<br>0000 0000 |                  |                    | CFh |
| C0<br>h |                    |                     |                     |                     |                  |                  |                  |                    | C7h |
| B8h     | IP<br>XX00 0000    | SADEN<br>0000 0000  |                     |                     |                  |                  |                  |                    | BFh |
| B0h     | P3<br>1111 1111    |                     |                     |                     |                  |                  |                  | IPH<br>XX00 0000   | B7h |
| A8h     | IE<br>0X00 0000    | SADDR<br>0000 0000  |                     |                     |                  |                  |                  |                    | AFh |
| A0h     | P2<br>1111 1111    |                     | AUXR1<br>XXXX XXX0  |                     |                  |                  |                  |                    | A7h |
| 98h     | SCON<br>0000 0000  | SBUF<br>XXXX XXXX   |                     |                     |                  |                  |                  |                    | 9Fh |
| 90h     | P1<br>1111 1111    |                     |                     |                     |                  |                  |                  |                    | 97h |
| 88h     | TCON<br>0000 0000  | TMOD<br>0000 0000   | TL0<br>0000 0000    | TL1<br>0000 0000    | TH0<br>0000 0000 | TH1<br>0000 0000 | AUXR<br>XXXXXXX0 | CKCON<br>XXXX XXX0 | 8Fh |
| 80h     | P0<br>1111 1111    | SP<br>0000 0111     | DPL<br>0000 0000    | DPH<br>0000 0000    |                  |                  |                  | PCON<br>00X1 0000  | 87h |
|         | 0/8                | 1/9                 | 2/A                 | 3/B                 | 4/C              | 5/D              | 6/E              | 7/F                |     |

Reserved



| Mnemonic        | I         | Pin Nu           | mber         | Туре | Name and Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|-----------------|-----------|------------------|--------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                 | DIL       | LCC              | VQFP<br>1.4  |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| V <sub>SS</sub> | 20        | 22               | 16           | I    | Ground: 0V reference                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| Vss1            |           | 1                | 39           | I    | Optional Ground: Contact the Sales Office for ground connection.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| V <sub>CC</sub> | 40        | 44               | 38           | I    | <b>Power Supply:</b> This is the power supply voltage for normal, idle and power-down operation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| P0.0-P0.7       | 39-<br>32 | 43-<br>36        | 37-30        | I/O  | <b>Port 0</b> : Port 0 is an open-drain, bidirectional I/O port. Port 0 pins that have 1s written to them float and can be used as high impedance inputs.Port 0 pins must be polarized to Vcc                                                                                                                                                                                                                                                                                                                                                                                                                         |
|                 |           |                  |              |      | or Vss in order to prevent any parasitic current consumption.<br>Port 0 is also the multiplexed low-order address and data bus<br>during access to external program and data memory. In this<br>application, it uses strong internal pull-up when emitting 1s.<br>Port 0 also inputs the code bytes during EPROM<br>programming. External pull-ups are required during program<br>verification during which P0 outputs the code bytes.                                                                                                                                                                                |
| P1.0-P1.7       | 1-8       | 2-9              | 40-44<br>1-3 | I/O  | Port 1: Port 1 is an 8-bit bidirectional I/O port with internal pull-ups. Port 1 pins that have 1s written to them are pulled high by the internal pull-ups and can be used as inputs. As                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                 |           |                  |              |      | inputs, Port 1 pins that are externally pulled low will source<br>current because of the internal pull-ups. Port 1 also receives<br>the low-order address byte during memory programming and<br>verification.                                                                                                                                                                                                                                                                                                                                                                                                         |
|                 |           |                  |              |      | Alternate functions for Port 1 include:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|                 | 1         | 2                | 40           | I/O  | T2 (P1.0): Timer/Counter 2 external count input/Clockout                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                 | 2         | 3                | 41           | I    | <b>T2EX (P1.1):</b> Timer/Counter 2 Reload/Capture/Direction Control                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| P2.0-P2.7       | 21-<br>28 | 24-<br>31        | 18-25        | I/O  | <b>Port 2</b> : Port 2 is an 8-bit bidirectional I/O port with internal pull-ups. Port 2 pins that have 1s written to them are pulled high by the internal pull-ups and can be used as inputs. As                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                 |           |                  |              |      | inputs, Port 2 pins that are externally pulled low will source<br>current because of the internal pull-ups. Port 2 emits the high-<br>order address byte during fetches from external program<br>memory and during accesses to external data memory that<br>use 16-bit addresses (MOVX atDPTR). In this application, it<br>uses strong internal pull-ups emitting 1s. During accesses to<br>external data memory that use 8-bit addresses (MOVX atRi),<br>port 2 emits the contents of the P2 SFR. Some Port 2 pins<br>receive the high order address bits during EPROM<br>programming and verification: P2.0 to P2.4 |
| P3.0-P3.7       | 10-<br>17 | 11,<br>13-<br>19 | 5,<br>7-13   | I/O  | Port 3: Port 3 is an 8-bit bidirectional I/O port with internal pull-ups. Port 3 pins that have 1s written to them are pulled high by the internal pull-ups and can be used as inputs. As inputs, Port 3 pins that are externally pulled low will source                                                                                                                                                                                                                                                                                                                                                              |
|                 |           |                  |              |      | current because of the internal pull-ups. Port 3 also serves<br>the special features of the 80C51 family, as listed below.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|                 | 10        | 11               | 5            | I    | RXD (P3.0): Serial input port                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|                 | 11        | 13               | 7            | 0    | TXD (P3.1): Serial output port                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|                 | 12        | 14               | 8            | Ι    | INT0 (P3.2): External interrupt 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |

TS8xCx2X2

6



Figure 2. Mode Switching Waveforms

The X2 bit in the CKCON register (See Table 3.) allows to switch from 12 clock cycles per instruction to 6 clock cycles and vice versa. At reset, the standard speed is activated (STD mode). Setting this bit activates the X2 feature (X2 mode).

Note: In order to prevent any incorrect operation while operating in X2 mode, user must be aware that all peripherals using clock frequency as time reference (UART, timers) will have their time reference divided by two. For example a free running timer generating an interrupt every 20 ms will then generate an interrupt every 10 ms. UART with 4800 baud rate will have 9600 baud rate.

#### Table 3. CKCON Register

CKCON - Clock Control Register (8Fh)

| 7             | 6               | 5                                                                                                                                                                                                               | 4                                                                               | 3               | 2              | 1            | 0  |  |  |
|---------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|-----------------|----------------|--------------|----|--|--|
| -             | -               | -                                                                                                                                                                                                               | -                                                                               | -               | -              | -            | X2 |  |  |
| Bit<br>Number | Bit<br>Mnemonic | Description                                                                                                                                                                                                     |                                                                                 |                 |                |              |    |  |  |
| 7             | -               | Reserved<br>The value rea                                                                                                                                                                                       | ad from this b                                                                  | it is indetermi | nate. Do not s | et this bit. |    |  |  |
| 6             | -               | Reserved<br>The value rea                                                                                                                                                                                       | ad from this b                                                                  | it is indetermi | nate. Do not s | et this bit. |    |  |  |
| 5             | -               | Reserved<br>The value rea                                                                                                                                                                                       | ad from this b                                                                  | it is indetermi | nate. Do not s | et this bit. |    |  |  |
| 4             | -               | Reserved<br>The value rea                                                                                                                                                                                       | ad from this b                                                                  | it is indetermi | nate. Do not s | et this bit. |    |  |  |
| 3             | -               | Reserved<br>The value rea                                                                                                                                                                                       | ad from this b                                                                  | it is indetermi | nate. Do not s | et this bit. |    |  |  |
| 2             | -               | Reserved<br>The value rea                                                                                                                                                                                       | Reserved<br>The value read from this bit is indeterminate. Do not set this bit. |                 |                |              |    |  |  |
| 1             | -               | Reserved<br>The value rea                                                                                                                                                                                       | Reserved<br>The value read from this bit is indeterminate. Do not set this bit. |                 |                |              |    |  |  |
| 0             | X2              | <b>CPU and peripheral clock bit</b><br>Clear to select 12 clock periods per machine cycle (STD mode, $F_{OSC}=F_{XTAL}/2$ ).<br>Set to select 6 clock periods per machine cycle (X2 mode, $F_{OSC}=F_{XTAL}$ ). |                                                                                 |                 |                |              |    |  |  |

Reset Value = XXXX XXX0b

Not bit addressable

For further details on the X2 feature, please refer to ANM072 available on the web (http://www.atmel.com)



## Application

Software can take advantage of the additional data pointers to both increase speed and reduce code size, for example, block operations (copy, compare, search ...) are well served by using one data pointer as a 'source' pointer and the other one as a "destination" pointer.

ASSEMBLY LANGUAGE

; Block move using dual data pointers ; Destroys DPTR0, DPTR1, A and PSW ; note: DPS exits opposite of entry state ; unless an extra INC AUXR1 is added 00A2 AUXR1 EQU 0A2H 0000 909000MOV DPTR,#SOURCE ; address of SOURCE 0003 05A2 INC AUXR1 ; switch data pointers 0005 90A000 MOV DPTR,#DEST ; address of DEST 0008 LOOP: 0008 05A2 INC AUXR1 ; switch data pointers 000A E0 MOVX A, atDPTR ; get a byte from SOURCE 000B A3 INC DPTR ; increment SOURCE address 000C 05A2 INC AUXR1 ; switch data pointers 000E F0 MOVX atDPTR, A ; write the byte to DEST 000F A3 INC DPTR ; increment DEST address 0010 70F6JNZ LOOP ; check for 0 terminator 0012 05A2 INC AUXR1 ; (optional) restore DPS

INC is a short (2 bytes) and fast (12 clocks) way to manipulate the DPS bit in the AUXR1 SFR. However, note that the INC instruction does not directly force the DPS bit to a particular state, but simply toggles it. In simple routines, such as the block move example, only the fact that DPS is toggled in the proper sequence matters, not its actual value. In other words, the block move routine works the same whether DPS is '0' or '1' on entry. Observe that without the last instruction (INC AUXR1), the routine will exit with DPS in the opposite state.



| Timer 2          | The timer 2 in the TS80C52X2 is compatible with the timer 2 in the 80C52.<br>It is a 16-bit timer/counter: the count is maintained by two eight-bit timer registers, TH2 and TL2, connected in cascade. It is controlled by T2CON register (See Table 5) and T2MOD register (See Table 6). Timer 2 operation is similar to Timer 0 and Timer 1. C/T2 selects $F_{OSC}/12$ (timer operation) or external pin T2 (counter operation) as the timer clock input. Setting TR2 allows TL2 to be incremented by the selected input. |
|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                  | Timer 2 has 3 operating modes: capture, autoreload and Baud Rate <u>Generator</u> . These modes are selected by the combination of RCLK, TCLK and CP/RL2 (T2CON), as described in the Atmel 8-bit Microcontroller Hardware description.                                                                                                                                                                                                                                                                                      |
|                  | Refer to the Atmel 8-bit Microcontroller Hardware description for the description of Cap-<br>ture and Baud Rate Generator Modes.                                                                                                                                                                                                                                                                                                                                                                                             |
|                  | In TS80C52X2 Timer 2 includes the following enhancements:                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|                  | Auto-reload mode with up or down counter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                  | Programmable clock-output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Auto-reload Mode | The Auto-reload mode configures timer 2 as a 16-bit timer or event counter with auto-<br>matic reload. If DCEN bit in T2MOD is cleared, timer 2 behaves as in 80C52 (refer to the<br>Atmel 8-bit Microcontroller Hardware description). If DCEN bit is set, timer 2 acts as an<br>Up/down timer/counter as shown in Figure 4. In this mode the T2EX pin controls the<br>direction of count.                                                                                                                                  |
|                  | When T2EX is high, timer 2 counts up. Timer overflow occurs at FFFFh which sets the TF2 flag and generates an interrupt request. The overflow also causes the 16-bit value in RCAP2H and RCAP2L registers to be loaded into the timer registers TH2 and TL2.                                                                                                                                                                                                                                                                 |
|                  | When T2EX is low, timer 2 counts down. Timer underflow occurs when the count in the timer registers TH2 and TL2 equals the value stored in RCAP2H and RCAP2L registers. The underflow sets TF2 flag and reloads FFFFh into the timer registers.                                                                                                                                                                                                                                                                              |
|                  | The EXF2 bit toggles when timer 2 overflows or underflows according to the the direc-<br>tion of the count. EXF2 does not generate any interrupt. This bit can be used to provide                                                                                                                                                                                                                                                                                                                                            |

17-bit resolution.

12 **TS8xCx2X2** 





Programmable Clock-output

In the clock-out mode, timer 2 operates as a 50%-duty-cycle, programmable clock generator (See Figure 5). The input clock increments TL2 at frequency F<sub>OSC</sub>/2. The timer repeatedly counts to overflow from a loaded value. At overflow, the contents of RCAP2H and RCAP2L registers are loaded into TH2 and TL2. In this mode, timer 2 overflows do not generate interrupts. The formula gives the clock-out frequency as a function of the system oscillator frequency and the value in the RCAP2H and RCAP2L registers :

$$Clock - OutFrequency = \frac{F_{osc}}{4 \times (65536 - RCAP2H/RCAP2L)}$$

For a 16 MHz system clock, timer 2 has a programmable frequency range of 61 Hz  $(F_{OSC}/2^{16})$  to 4 MHz  $(F_{OSC}/4)$ . The generated clock signal is brought out to T2 pin (P1.0).

Timer 2 is programmed for the clock-out mode as follows:

- Set T2OE bit in T2MOD register.
- Clear C/T2 bit in T2CON register.
- Determine the 16-bit reload value from the formula and enter it in RCAP2H/RCAP2L registers.
- Enter a 16-bit initial value in timer registers TH2/TL2. It can be the same as the reload value or a different one depending on the application.
- To start the timer, set TR2 run control bit in T2CON register.

It is possible to use timer 2 as a baud rate generator and a clock generator simultaneously. For this configuration, the baud rates and clock frequencies are not independent since both functions use the values in the RCAP2H and RCAP2L registers.



| Table 5 | T2CON | Register |
|---------|-------|----------|
|---------|-------|----------|

T2CON - Timer 2 Control Register (C8h)

| 7             | 6               | 5                                                                      | 4                                                                                                                                                                                                                                                                                                                 | 3                                | 2              | 1     | 0       |  |  |
|---------------|-----------------|------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|----------------|-------|---------|--|--|
| TF2           | EXF2            | RCLK                                                                   | TCLK                                                                                                                                                                                                                                                                                                              | EXEN2                            | TR2            | C/T2# | CP/RL2# |  |  |
| Bit<br>Number | Bit<br>Mnemonic | Description                                                            |                                                                                                                                                                                                                                                                                                                   |                                  |                |       |         |  |  |
| 7             | TF2             | Must be cleare                                                         | Timer 2 overflow Flag<br>Must be cleared by software.<br>Set by hardware on timer 2 overflow, if RCLK = 0 and TCLK = 0.                                                                                                                                                                                           |                                  |                |       |         |  |  |
| 6             | EXF2            | Set when a ca<br>EXEN2=1.<br>When set, cau<br>interrupt is ena         | Timer 2 External Flag<br>Set when a capture or a reload is caused by a negative transition on T2EX pin if<br>EXEN2=1.<br>When set, causes the CPU to vector to timer 2 interrupt routine when timer 2<br>interrupt is enabled.<br>Must be cleared by software. EXF2 doesn't cause an interrupt in Up/down counter |                                  |                |       |         |  |  |
| 5             | RCLK            | Receive Clock<br>Clear to use time<br>Set to use time                  | mer 1 overflov                                                                                                                                                                                                                                                                                                    |                                  |                | •     |         |  |  |
| 4             | TCLK            | Transmit Cloc<br>Clear to use tin<br>Set to use time                   | mer 1 overflov                                                                                                                                                                                                                                                                                                    |                                  |                | •     |         |  |  |
| 3             | EXEN2           | Timer 2 Exter<br>Clear to ignore<br>Set to cause a<br>detected, if tim | e events on Ta<br>capture or re                                                                                                                                                                                                                                                                                   | 2EX pin for tim<br>load when a n | egative transi |       | pin is  |  |  |
| 2             | TR2             | Timer 2 Run of<br>Clear to turn of<br>Set to turn on                   | ff timer 2.                                                                                                                                                                                                                                                                                                       |                                  |                |       |         |  |  |
| 1             | C/T2#           | Clear for timer<br>Set for counter                                     | <b>Timer/Counter 2 select bit</b><br>Clear for timer operation (input from internal clock system: F <sub>OSC</sub> ).<br>Set for counter operation (input from T2 input pin, falling edge trigger). Must be 0<br>for clock out mode.                                                                              |                                  |                |       |         |  |  |
| 0             | CP/RL2#         | If RCLK=1 or 7<br>timer 2 overflo<br>Clear to Auto-r<br>EXEN2=1.       | Timer 2 Capture/Reload bit<br>If RCLK=1 or TCLK=1, CP/RL2# is ignored and timer is forced to Auto-reload on<br>timer 2 overflow.<br>Clear to Auto-reload on timer 2 overflows or negative transitions on T2EX pin if                                                                                              |                                  |                |       |         |  |  |

Reset Value = 0000 0000b Bit addressable





#### Table 6. T2MOD Register

T2MOD - Timer 2 Mode Control Register (C9h)

| 7             | 6               | 5                                | 4                                                                                                                            | 3                | 2               | 1            | 0    |  |
|---------------|-----------------|----------------------------------|------------------------------------------------------------------------------------------------------------------------------|------------------|-----------------|--------------|------|--|
| -             | -               | -                                | -                                                                                                                            | -                | -               | T2OE         | DCEN |  |
| Bit<br>Number | Bit<br>Mnemonic | Description                      |                                                                                                                              |                  |                 |              |      |  |
| 7             | -               | <b>Reserved</b><br>The value rea | ad from this b                                                                                                               | it is indetermir | nate. Do not s  | et this bit. |      |  |
| 6             | -               | <b>Reserved</b><br>The value rea | ad from this b                                                                                                               | it is indetermir | nate. Do not s  | et this bit. |      |  |
| 5             | -               | <b>Reserved</b><br>The value rea | ad from this b                                                                                                               | it is indetermir | nate. Do not s  | et this bit. |      |  |
| 4             | -               | Reserved<br>The value rea        | ad from this b                                                                                                               | it is indetermir | nate. Do not se | et this bit. |      |  |
| 3             | -               | <b>Reserved</b><br>The value rea | ad from this b                                                                                                               | it is indetermir | nate. Do not s  | et this bit. |      |  |
| 2             | -               | <b>Reserved</b><br>The value rea | Reserved<br>The value read from this bit is indeterminate. Do not set this bit.                                              |                  |                 |              |      |  |
| 1             | T2OE            | Clear to prog                    | Timer 2 Output Enable bit<br>Clear to program P1.0/T2 as clock input or I/O port.<br>Set to program P1.0/T2 as clock output. |                  |                 |              |      |  |
| 0             | DCEN            | Clear to disa                    | Down Counter Enable bit<br>Clear to disable timer 2 as up/down counter.<br>Set to enable timer 2 as up/down counter.         |                  |                 |              |      |  |

Reset Value = XXXX XX00b Not bit addressable

# **TS80C52X2 Serial I/O**<br/>PortThe serial I/O port in the TS80C52X2 is compatible with the serial I/O port in the 80C52.<br/>It provides both synchronous and asynchronous communication modes. It operates as<br/>an Universal Asynchronous Receiver and Transmitter (UART) in three full-duplex<br/>modes (Modes 1, 2 and 3). Asynchronous transmission and reception can occur simul-<br/>taneously and at different baud rates<br/>Serial I/O port includes the following enhancements:<br/> Framing Error DetectionFraming bit error detection is provided for the three asynchronous modes (modes 1, 2<br/>and 3). To enable the framing bit error detection feature, set SMOD0 bit in PCON regis-<br/>ter (See Figure 6).

#### Figure 6. Framing Error Block Diagram



When this feature is enabled, the receiver checks each incoming data frame for a valid stop bit. An invalid stop bit may result from noise on the serial lines or from simultaneous transmission by two CPUs. If a valid stop bit is not found, the Framing Error bit (FE) in SCON register (See Table 9.) bit is set.

Software may examine FE bit after each reception to check for data errors. Once set, only software or a reset can clear FE bit. Subsequently received frames with valid stop bits cannot clear FE bit. When FE feature is enabled, RI rises on stop bit instead of the last data bit (See Figure 7. and Figure 8.).

#### Figure 7. UART Timings in Mode 1





1111 0000b).
For slave A, bit 1 is a 1; for slaves B and C, bit 1 is a don't care bit. To communicate with slaves B and C, but not slave A, the master must send an address with bits 0 and 1 both set (e.g. 1111 0011b).
To communicate with slaves A, B and C, the master must send an address with bit 0 set, bit 1 clear, and bit 2 clear (e.g. 1111 0001b).

**Broadcast Address** A broadcast address is formed from the logical OR of the SADDR and SADEN registers with zeros defined as don't-care bits, e.g.:

SADDR 0101 0110b SADEN 1111 1100b Broadcast =SADDR OR SADEN1111 111Xb

The use of don't-care bits provides flexibility in defining the broadcast address, however in most applications, a broadcast address is FFh. The following is an example of using broadcast addresses:

Slave A:SADDR1111 0001b <u>SADEN1111 1010b</u> Broadcast1111 1X11b, Slave B:SADDR1111 0011b <u>SADEN1111 1001b</u> Broadcast1111 1X11B,

Slave C:SADDR=1111 0010b <u>SADEN1111 1101b</u> Broadcast1111 1111b

For slaves A and B, bit 2 is a don't care bit; for slave C, bit 2 is set. To communicate with all of the slaves, the master must send an address FFh. To communicate with slaves A and B, but not slave C, the master can send and address FBh.

Reset AddressesOn reset, the SADDR and SADEN registers are initialized to 00h, i.e. the given and<br/>broadcast addresses are XXXX XXXb (all don't-care bits). This ensures that the serial<br/>port will reply to any address, and so, that it is backwards compatible with the 80C51<br/>microcontrollers that do not support automatic address recognition.

 Table 7.
 SADEN Register

| 7                                   | 6          | 5           | 4             | 3 | 2        | 1 | 0 |
|-------------------------------------|------------|-------------|---------------|---|----------|---|---|
|                                     |            |             |               |   |          |   |   |
| Decet Valu                          |            | 0006        |               |   | <u>.</u> |   |   |
| Reset Valu                          |            | 0000        |               |   |          |   |   |
| Not bit add                         | ressable   |             |               |   |          |   |   |
|                                     |            |             |               |   |          |   |   |
|                                     |            |             |               |   |          |   |   |
| Table 8 S                           |            | vietor      |               |   |          |   |   |
|                                     | -          |             |               |   |          |   |   |
|                                     | -          |             | er (A9h)      |   |          |   |   |
| <b>Table 8.</b> S<br>SADDR - S<br>7 | -          |             | er (A9h)<br>4 | 3 | 2        | 1 | 0 |
| SADDR - S                           | lave Addre | ess Registe | er (A9h)<br>4 | 3 | 2        | 1 | 0 |
| SADDR - S                           | lave Addre | ess Registe | er (A9h)<br>4 | 3 | 2        | 1 | 0 |

Not bit addressable





#### **Reduced EMI Mode**

The ALE signal is used to demultiplex address and data buses on port 0 when used with external program or data memory. Nevertheless, during internal code execution, ALE signal is still generated. In order to reduce EMI, ALE signal can be disabled by setting AO bit.

The AO bit is located in AUXR register at bit location 0. As soon as AO is set, ALE is no longer output but remains active during MOVX and MOVC instructions and external fetches. During ALE disabling, ALE pin is weakly pulled high.

#### Table 18. AUXR Register

AUXR - Auxiliary Register (8Eh)

| 7             | 6               | 5                               | 4                                                                                                                                  | 3               | 2              | 1            | 0  |  |  |
|---------------|-----------------|---------------------------------|------------------------------------------------------------------------------------------------------------------------------------|-----------------|----------------|--------------|----|--|--|
| -             | -               | -                               | -                                                                                                                                  | -               | -              | -            | AO |  |  |
| Bit<br>Number | Bit<br>Mnemonic | Description                     | Description                                                                                                                        |                 |                |              |    |  |  |
| 7             | -               | Reserved<br>The value re        | ad from this b                                                                                                                     | it is indetermi | nate. Do not s | et this bit. |    |  |  |
| 6             | -               | Reserved<br>The value re        | ad from this b                                                                                                                     | it is indetermi | nate. Do not s | et this bit. |    |  |  |
| 5             | -               | <b>Reserved</b><br>The value re | ad from this b                                                                                                                     | it is indetermi | nate. Do not s | et this bit. |    |  |  |
| 4             | -               | <b>Reserved</b><br>The value re | ad from this b                                                                                                                     | it is indetermi | nate. Do not s | et this bit. |    |  |  |
| 3             | -               | Reserved<br>The value re        | ad from this b                                                                                                                     | it is indetermi | nate. Do not s | et this bit. |    |  |  |
| 2             | -               | <b>Reserved</b><br>The value re | Reserved<br>The value read from this bit is indeterminate. Do not set this bit.                                                    |                 |                |              |    |  |  |
| 1             | -               | Reserved<br>The value re        | Reserved<br>The value read from this bit is indeterminate. Do not set this bit.                                                    |                 |                |              |    |  |  |
| 0             | AO              | Clear to rest                   | ALE Output bit<br>Clear to restore ALE operation during internal fetches.<br>Set to disable ALE operation during internal fetches. |                 |                |              |    |  |  |

Reset Value = XXXX XXX0b Not bit addressable

## TS80C52X2

ROM Structure The T

The TS80C52X2 ROM memory is divided in three different arrays:

- the code array:8 Kbytes.
- the encryption array:64 bytes.
- the signature array:4 bytes.

**ROM Lock System** The program Lock system, when programmed, protects the on-chip program against software piracy.

**Encryption Array** Within the ROM array are 64 bytes of encryption array that are initially unprogrammed (all FF's). Every time a byte is addressed during program verify, 6 address lines are used to select a byte of the encryption array. This byte is then exclusive-NOR'ed (XNOR) with the code byte, creating an encrypted verify byte. The algorithm, with the encryption array in the unprogrammed state, will return the code in its original, unmodified form.

When using the encryption array, one important factor needs to be considered. If a byte has the value FFh, verifying the byte will produce the encryption byte value. If a large block (>64 bytes) of code is left unprogrammed, a verification routine will display the content of the encryption array. For this reason all the unused code bytes should be programmed with random values. This will ensure program protection.

Program Lock BitsThe lock bits when programmed according to Table 19. will provide different level of pro-<br/>tection for the on-chip code and data.

| Table 19. Program Lock bits |  |
|-----------------------------|--|
| Program Lock Bits           |  |

| Pi                | rogram L | ock Bits |     |                                                                                                                                                                                                          |
|-------------------|----------|----------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Security<br>level | LB1      | LB2      | LB3 | Protection Description                                                                                                                                                                                   |
| 1                 | U        | U        | U   | No program lock features enabled. Code verify will still be<br>encrypted by the encryption array if programmed. MOVC instruction<br>executed from external program memory returns non encrypted<br>data. |
| 2                 | Ρ        | U        | U   | MOVC instruction executed from external program memory are disabled from fetching code bytes from internal memory, EA is sampled and latched on reset.                                                   |

U: unprogrammed P: programmed

Signature bytes

The TS80C52X2 contains 4 factory programmed signatures bytes. To read these bytes, perform the process described in section 9.

Verify Algorithm

Refer to Section "Verify Algorithm".



# TS8xCx2X2

| Table 22. DC Parameters in Standard Voltage (Continued | Table 22. | tage (Continued) |
|--------------------------------------------------------|-----------|------------------|
|--------------------------------------------------------|-----------|------------------|

| Symbol                            | Parameter                                         | Min                                                                     | Тур               | Мах                                                   | Unit        | Test Conditions                                                                                                |
|-----------------------------------|---------------------------------------------------|-------------------------------------------------------------------------|-------------------|-------------------------------------------------------|-------------|----------------------------------------------------------------------------------------------------------------|
| V <sub>OH</sub>                   | Output High Voltage, ports 1, 2, 3                | V <sub>CC</sub> - 0.3<br>V <sub>CC</sub> - 0.7<br>V <sub>CC</sub> - 1.5 |                   |                                                       | V<br>V<br>V | I <sub>OH</sub> = -10 μA<br>I <sub>OH</sub> = -30 μA<br>I <sub>OH</sub> = -60 μA<br>V <sub>CC</sub> = 5V ± 10% |
| V <sub>OH1</sub>                  | Output High Voltage, port 0                       | V <sub>CC</sub> - 0.3<br>V <sub>CC</sub> - 0.7<br>V <sub>CC</sub> - 1.5 |                   |                                                       | V<br>V<br>V | $I_{OH}$ = -200 µA<br>$I_{OH}$ = -3.2 mA<br>$I_{OH}$ = -7.0 mA<br>$V_{CC}$ = 5V ± 10%                          |
| V <sub>OH2</sub>                  | Output High Voltage,ALE, PSEN                     | V <sub>CC</sub> - 0.3<br>V <sub>CC</sub> - 0.7<br>V <sub>CC</sub> - 1.5 |                   |                                                       | V<br>V<br>V | $I_{OH}$ = -100 µA<br>$I_{OH}$ = -1.6 mA<br>$I_{OH}$ = -3.5 mA<br>$V_{CC}$ = 5V ± 10%                          |
| R <sub>RST</sub>                  | RST Pulldown Resistor                             | 50                                                                      | 90 <sup>(5)</sup> | 200                                                   | kΩ          |                                                                                                                |
| IIL                               | Logical 0 Input Current ports 1, 2 and 3          |                                                                         |                   | -50                                                   | μΑ          | Vin = 0.45V                                                                                                    |
| ILI                               | Input Leakage Current                             |                                                                         |                   | ±10                                                   | μΑ          | $0.45V < Vin < V_{CC}$                                                                                         |
| I <sub>TL</sub>                   | Logical 1 to 0 Transition Current, ports 1, 2, 3  |                                                                         |                   | -650                                                  | μΑ          | Vin = 2.0 V                                                                                                    |
| C <sub>IO</sub>                   | Capacitance of I/O Buffer                         |                                                                         |                   | 10                                                    | pF          | Fc = 1 MHz<br>Ta = 25°C                                                                                        |
| I <sub>PD</sub>                   | Power Down Current                                |                                                                         | 20 (5)            | 50                                                    | μA          | $2.0 \text{ V} < \text{V}_{\text{CC}} < 5.5 \text{V}^{(3)}$                                                    |
| I <sub>CC</sub><br>under<br>RESET | Power Supply Current Maximum values, X1 mode: (7) |                                                                         |                   | 1 + 0.4 Freq<br>(MHz)<br>at12MHz 5.8<br>at16MHz 7.4   | mA          | $V_{\rm CC} = 5.5 V^{(1)}$                                                                                     |
| I <sub>CC</sub><br>operating      | Power Supply Current Maximum values, X1 mode: (7) |                                                                         |                   | 3 + 0.6 Freq<br>(MHz)<br>at12MHz 10.2<br>at16MHz 12.6 | mA          | $V_{CC} = 5.5 V^{(8)}$                                                                                         |
| I <sub>CC</sub><br>idle           | Power Supply Current Maximum values, X1 mode: (7) |                                                                         |                   | 0.25+0.3 Freq<br>(MHz)<br>at12MHz 3.9<br>at16MHz 5.1  | mA          | $V_{\rm CC} = 5.5 V^{(2)}$                                                                                     |



TS8xCx2X2

Port 0: 26 mA Ports 1, 2 and 3: 15 mA Maximum total  $I_{OL}$  for all output pins: 71 mA If  $I_{OL}$  exceeds the test condition,  $V_{OL}$  may exceed the related specification. Pins are not guaranteed to sink current greater than the listed test conditions.

- 7. For other values, please contact your sales office.
- Operating I<sub>CC</sub> is measured with all output pins disconnected; XTAL1 driven with T<sub>CLCH</sub>, T<sub>CHCL</sub> = 5 ns (see Figure 17.), V<sub>IL</sub> = V<sub>SS</sub> + 0.5V,

 $V_{IH} = V_{CC} - 0.5V$ ; XTAL2 N.C.;  $\overline{EA} = Port 0 = V_{CC}$ ; RST =  $V_{SS}$ . The internal ROM runs the code 80 FE (label: SJMP label). I<sub>CC</sub> would be slightly higher if a crystal oscillator is used. Measurements are made with OTP products when possible, which is the worst case.

Figure 13.  $I_{CC}$  Test Condition, under reset



All other pins are disconnected.





All other pins are disconnected.

Figure 15. I<sub>CC</sub> Test Condition, Idle Mode



All other pins are disconnected.





| Speed             | -M<br>40 MHz |     | X2 n<br>30 l<br>60 l | V<br>node<br>MHz<br>MHz<br>uiv. | stan<br>mod | V<br>dard<br>le 40<br>Hz | X2 n<br>20 l<br>40 l | L<br>node<br>MHz<br>MHz<br>uiv. | stan<br>mo | L<br>dard<br>ode<br>MHz | Units |
|-------------------|--------------|-----|----------------------|---------------------------------|-------------|--------------------------|----------------------|---------------------------------|------------|-------------------------|-------|
| Symbol            | Min          | Max | Min                  | Max                             | Min         | Max                      | Min                  | Max                             | Min        | Max                     |       |
| Т                 | 25           |     | 33                   |                                 | 25          |                          | 50                   |                                 | 33         |                         | ns    |
| T <sub>LHLL</sub> | 40           |     | 25                   |                                 | 42          |                          | 35                   |                                 | 52         |                         | ns    |
| T <sub>AVLL</sub> | 10           |     | 4                    |                                 | 12          |                          | 5                    |                                 | 13         |                         | ns    |
| T <sub>LLAX</sub> | 10           |     | 4                    |                                 | 12          |                          | 5                    |                                 | 13         |                         | ns    |
| T <sub>LLIV</sub> |              | 70  |                      | 45                              |             | 78                       |                      | 65                              |            | 98                      | ns    |
| T <sub>LLPL</sub> | 15           |     | 9                    |                                 | 17          |                          | 10                   |                                 | 18         |                         | ns    |
| T <sub>PLPH</sub> | 55           |     | 35                   |                                 | 60          |                          | 50                   |                                 | 75         |                         | ns    |
| T <sub>PLIV</sub> |              | 35  |                      | 25                              |             | 50                       |                      | 30                              |            | 55                      | ns    |
| T <sub>PXIX</sub> | 0            |     | 0                    |                                 | 0           |                          | 0                    |                                 | 0          |                         | ns    |
| T <sub>PXIZ</sub> |              | 18  |                      | 12                              |             | 20                       |                      | 10                              |            | 18                      | ns    |
| T <sub>AVIV</sub> |              | 85  |                      | 53                              |             | 95                       |                      | 80                              |            | 122                     | ns    |
| T <sub>PLAZ</sub> |              | 10  |                      | 10                              |             | 10                       |                      | 10                              |            | 10                      | ns    |

Table 28. AC Parameters for a Variable Clock: derating formula

| Symbol            | Туре | Standard<br>Clock | X2 Clock  | -М | -V | -L | Units |
|-------------------|------|-------------------|-----------|----|----|----|-------|
| T <sub>LHLL</sub> | Min  | 2 T - x           | T - x     | 10 | 8  | 15 | ns    |
| T <sub>AVLL</sub> | Min  | T - x             | 0.5 T - x | 15 | 13 | 20 | ns    |
| T <sub>LLAX</sub> | Min  | T - x             | 0.5 T - x | 15 | 13 | 20 | ns    |
| T <sub>LLIV</sub> | Max  | 4 T - x           | 2 T - x   | 30 | 22 | 35 | ns    |
| T <sub>LLPL</sub> | Min  | T - x             | 0.5 T - x | 10 | 8  | 15 | ns    |
| T <sub>PLPH</sub> | Min  | 3 T - x           | 1.5 T - x | 20 | 15 | 25 | ns    |
| T <sub>PLIV</sub> | Max  | 3 T - x           | 1.5 T - x | 40 | 25 | 45 | ns    |
| T <sub>PXIX</sub> | Min  | х                 | х         | 0  | 0  | 0  | ns    |
| T <sub>PXIZ</sub> | Max  | T - x             | 0.5 T - x | 7  | 5  | 15 | ns    |
| T <sub>AVIV</sub> | Max  | 5 T - x           | 2.5 T - x | 40 | 30 | 45 | ns    |
| T <sub>PLAZ</sub> | Max  | х                 | х         | 10 | 10 | 10 | ns    |

| Symbol            | Туре | Standard<br>Clock | X2 Clock | -М  | -V  | -L  | Units |
|-------------------|------|-------------------|----------|-----|-----|-----|-------|
| T <sub>XLXL</sub> | Min  | 12 T              | 6 T      |     |     |     | ns    |
| T <sub>QVHX</sub> | Min  | 10 T - x          | 5 T - x  | 50  | 50  | 50  | ns    |
| T <sub>XHQX</sub> | Min  | 2 T - x           | T - x    | 20  | 20  | 20  | ns    |
| T <sub>XHDX</sub> | Min  | х                 | х        | 0   | 0   | 0   | ns    |
| T <sub>XHDV</sub> | Max  | 10 T - x          | 5 T- x   | 133 | 133 | 133 | ns    |

Table 34. AC Parameters for a Variable Clock: Derating Formula

# Shift Register Timing Waveforms







## **Ordering Information**

#### Table 37. Possible Ordering Entries

| Part Number <sup>(3)</sup> | Memory Size | Supply Voltage  | Temperature<br>Range | Max Frequency         | Package | Packing     |
|----------------------------|-------------|-----------------|----------------------|-----------------------|---------|-------------|
| TS80C32X2-MCA              | ROMLess     | 5V <u>±</u> 10% | Commercial           | 40 MHz <sup>(1)</sup> | PDIL40  | Stick       |
| TS80C32X2-MCB              | ROMLess     | 5V <u>±</u> 10% | Commercial           | 40 MHz <sup>(1)</sup> | PLCC44  | Stick       |
| TS80C32X2-MCC              | ROMLess     | 5V <u>±</u> 10% | Commercial           | 40 MHz <sup>(1)</sup> | PQFP44  | Tray        |
| TS80C32X2-MCE              | ROMLess     | 5V <u>±</u> 10% | Commercial           | 40 MHz <sup>(1)</sup> | VQFP44  | Tray        |
| TS80C32X2-LCA              | ROMLess     | 2.7 to 5.5V     | Commercial           | 30 MHz <sup>(1)</sup> | PDIL40  | Stick       |
| TS80C32X2-LCB              | ROMLess     | 2.7 to 5.5V     | Commercial           | 30 MHz <sup>(1)</sup> | PLCC44  | Stick       |
| TS80C32X2-LCC              | ROMLess     | 2.7 to 5.5V     | Commercial           | 30 MHz <sup>(1)</sup> | PQFP44  | Tray        |
| TS80C32X2-LCE              | ROMLess     | 2.7 to 5.5V     | Commercial           | 30 MHz <sup>(1)</sup> | VQFP44  | Tray        |
| TS80C32X2-VCA              | ROMLess     | 5V <u>±</u> 10% | Commercial           | 60 MHz <sup>(3)</sup> | PDIL40  | Stick       |
| TS80C32X2-VCB              | ROMLess     | 5V <u>±</u> 10% | Commercial           | 60 MHz <sup>(3)</sup> | PLCC44  | Stick       |
| TS80C32X2-VCC              | ROMLess     | 5V <u>±</u> 10% | Commercial           | 60 MHz <sup>(3)</sup> | PQFP44  | Tray        |
| TS80C32X2-VCE              | ROMLess     | 5V <u>±</u> 10% | Commercial           | 60 MHz <sup>(3)</sup> | VQFP44  | Tray        |
| TS80C32X2-MIA              | ROMLess     | 5V <u>±</u> 10% | Industrial           | 40 MHz <sup>(1)</sup> | PDIL40  | Stick       |
| TS80C32X2-MIB              | ROMLess     | 5V <u>±</u> 10% | Industrial           | 40 MHz <sup>(1)</sup> | PLCC44  | Stick       |
| TS80C32X2-MIC              | ROMLess     | 5V <u>±</u> 10% | Industrial           | 40 MHz <sup>(1)</sup> | PQFP44  | Tray        |
| TS80C32X2-MIE              | ROMLess     | 5V <u>±</u> 10% | Industrial           | 40 MHz <sup>(1)</sup> | VQFP44  | Tray        |
| TS80C32X2-LIA              | ROMLess     | 2.7 to 5.5V     | Industrial           | 30 MHz <sup>(1)</sup> | PDIL40  | Stick       |
| TS80C32X2-LIB              | ROMLess     | 2.7 to 5.5V     | Industrial           | 30 MHz <sup>(1)</sup> | PLCC44  | Stick       |
| TS80C32X2-LIC              | ROMLess     | 2.7 to 5.5V     | Industrial           | 30 MHz <sup>(1)</sup> | PQFP44  | Tray        |
| TS80C32X2-LIE              | ROMLess     | 2.7 to 5.5V     | Industrial           | 30 MHz <sup>(1)</sup> | VQFP44  | Tray        |
| TS80C32X2-VIA              | ROMLess     | 5V <u>±</u> 10% | Industrial           | 60 MHz <sup>(3)</sup> | PDIL40  | Stick       |
| TS80C32X2-VIB              | ROMLess     | 5V <u>±</u> 10% | Industrial           | 60 MHz <sup>(3)</sup> | PLCC44  | Stick       |
| TS80C32X2-VIC              | ROMLess     | 5V <u>±</u> 10% | Industrial           | 60 MHz <sup>(3)</sup> | PQFP44  | Tray        |
| TS80C32X2-VIE              | ROMLess     | 5V <u>±</u> 10% | Industrial           | 60 MHz <sup>(3)</sup> | VQFP44  | Tray        |
|                            |             |                 |                      |                       |         |             |
| AT80C32X2-3CSUM            | ROMLess     | 5V ±10%         | Industrial & Green   | 40 MHz <sup>(1)</sup> | PDIL40  | Stick       |
| AT80C32X2-SLSUM            | ROMLess     | 5V ±10%         | Industrial & Green   | 40 MHz <sup>(1)</sup> | PLCC44  | Stick       |
| AT80C32X2-RLTUM            | ROMLess     | 5V ±10%         | Industrial & Green   | 40 MHz <sup>(1)</sup> | VQFP44  | Tray        |
| AT80C32X2-RLTUM            | ROMLess     | 5V ±10%         | Industrial & Green   | 40 MHz <sup>(1)</sup> | VQFP44  | Tape & Reel |
| AT80C32X2-3CSUL            | ROMLess     | 2.7 to 5.5V     | Industrial & Green   | 30 MHz <sup>(1)</sup> | PDIL40  | Stick       |
| AT80C32X2-SLSUL            | ROMLess     | 2.7 to 5.5V     | Industrial & Green   | 30 MHz <sup>(1)</sup> | PLCC44  | Stick       |





#### Table 37. Possible Ordering Entries (Continued)

| Part Number <sup>(3)</sup> | Memory Size | Supply Voltage  | Temperature<br>Range | Max Frequency         | Package | Packing |
|----------------------------|-------------|-----------------|----------------------|-----------------------|---------|---------|
| AT80C32X2-RLTUL            | ROMLess     | 2.7 to 5.5V     | Industrial & Green   | 30 MHz <sup>(1)</sup> | VQFP44  | Tray    |
| AT80C32X2-3CSUV            | ROMLess     | 5V ±10%         | Industrial & Green   | 60 MHz <sup>(3)</sup> | PDIL40  | Stick   |
| AT80C32X2-SLSUV            | ROMLess     | 5V ±10%         | Industrial & Green   | 60 MHz <sup>(3)</sup> | PLCC44  | Stick   |
| AT80C32X2-RLTUV            | ROMLess     | 5V ±10%         | Industrial & Green   | 60 MHz <sup>(3)</sup> | VQFP44  | Tray    |
|                            |             |                 |                      |                       |         |         |
| TS80C52X2zzz-MCA           | 8K ROM      | 2.7 to 5.5V     | Commercial           | 40 MHz <sup>(1)</sup> | PDIL40  | Stick   |
| TS80C52X2zzz-MCB           | 8K ROM      | 2.7 to 5.5V     | Commercial           | 40 MHz <sup>(1)</sup> | PLCC44  | Stick   |
| TS80C52X2zzz-MCC           | 8K ROM      | 2.7 to 5.5V     | Commercial           | 40 MHz <sup>(1)</sup> | PQFP44  | Tray    |
| TS80C52X2zzz-MCE           | 8K ROM      | 2.7 to 5.5V     | Commercial           | 40 MHz <sup>(1)</sup> | VQFP44  | Tray    |
| TS80C52X2zzz-LCA           | 8K ROM      | 2.7 to 5.5V     | Commercial           | 30 MHz <sup>(1)</sup> | PDIL40  | Stick   |
| TS80C52X2zzz-LCB           | 8K ROM      | 2.7 to 5.5V     | Commercial           | 30 MHz <sup>(1)</sup> | PLCC44  | Stick   |
| TS80C52X2zzz-LCC           | 8K ROM      | 2.7 to 5.5V     | Commercial           | 30 MHz <sup>(1)</sup> | PQFP44  | Tray    |
| TS80C52X2zzz-LCE           | 8K ROM      | 2.7 to 5.5V     | Commercial           | 30 MHz <sup>(1)</sup> | VQFP44  | Tray    |
| TS80C52X2zzz-VCA           | 8K ROM      | 5V <u>±</u> 10% | Commercial           | 60 MHz <sup>(3)</sup> | PDIL40  | Stick   |
| TS80C52X2zzz-VCB           | 8K ROM      | 5V ±10%         | Commercial           | 60 MHz <sup>(3)</sup> | PLCC44  | Stick   |
| TS80C52X2zzz-VCC           | 8K ROM      | 5V ±10%         | Commercial           | 60 MHz <sup>(3)</sup> | PQFP44  | Tray    |
| TS80C52X2zzz-VCE           | 8K ROM      | 5V ±10%         | Commercial           | 60 MHz <sup>(3)</sup> | VQFP44  | Tray    |
| TS80C52X2zzz-MIA           | 8K ROM      | 5V ±10%         | Industrial           | 40 MHz <sup>(1)</sup> | PDIL40  | Stick   |
| TS80C52X2zzz-MIB           | 8K ROM      | 5V ±10%         | Industrial           | 40 MHz <sup>(1)</sup> | PLCC44  | Stick   |
| TS80C52X2zzz-MIC           | 8K ROM      | 5V ±10%         | Industrial           | 40 MHz <sup>(1)</sup> | PQFP44  | Tray    |
| TS80C52X2zzz-MIE           | 8K ROM      | 5V ±10%         | Industrial           | 40 MHz <sup>(1)</sup> | VQFP44  | Tray    |
| TS80C52X2zzz-LIA           | 8K ROM      | 2.7 to 5.5V     | Industrial           | 30 MHz <sup>(1)</sup> | PDIL40  | Stick   |
| TS80C52X2zzz-LIB           | 8K ROM      | 2.7 to 5.5V     | Industrial           | 30 MHz <sup>(1)</sup> | PLCC44  | Stick   |
| TS80C52X2zzz-LIC           | 8K ROM      | 2.7 to 5.5V     | Industrial           | 30 MHz <sup>(1)</sup> | PQFP44  | Tray    |
| TS80C52X2zzz-LIE           | 8K ROM      | 2.7 to 5.5V     | Industrial           | 30 MHz <sup>(1)</sup> | VQFP44  | Tray    |
| TS80C52X2zzz-VIA           | 8K ROM      | 5V ±10%         | Industrial           | 60 MHz <sup>(3)</sup> | PDIL40  | Stick   |
| TS80C52X2zzz-VIB           | 8K ROM      | 5V ±10%         | Industrial           | 60 MHz <sup>(3)</sup> | PLCC44  | Stick   |
| TS80C52X2zzz-VIC           | 8K ROM      | 5V ±10%         | Industrial           | 60 MHz <sup>(3)</sup> | PQFP44  | Tray    |
| TS80C52X2zzz-VIE           | 8K ROM      | 5V ±10%         | Industrial           | 60 MHz <sup>(3)</sup> | VQFP44  | Tray    |
|                            |             |                 |                      |                       |         |         |
| AT80C52X2zzz-3CSUM         | 8K ROM      | 5V ±10%         | Industrial & Green   | 40 MHz <sup>(1)</sup> | PDIL40  | Stick   |
| AT80C52X2zzz-SLSUM         | 8K ROM      | 5V ±10%         | Industrial & Green   | 40 MHz <sup>(1)</sup> | PLCC44  | Stick   |
| AT80C52X2zzz-RLTUM         | 8K ROM      | 5V ±10%         | Industrial & Green   | 40 MHz <sup>(1)</sup> | VQFP44  | Tray    |



#### Table 37. Possible Ordering Entries (Continued)

| Part Number <sup>(3)</sup> | Memory Size | Supply Voltage | Temperature<br>Range | Max Frequency         | Package | Packing |
|----------------------------|-------------|----------------|----------------------|-----------------------|---------|---------|
| AT87C52X2-3CSUM            | 8K OTP      | 5V ±10%        | Industrial & Green   | 40 MHz <sup>(1)</sup> | PDIL40  | Stick   |
| AT87C52X2-SLSUM            | 8K OTP      | 5V ±10%        | Industrial & Green   | 40 MHz <sup>(1)</sup> | PLCC44  | Stick   |
| AT87C52X2-RLTUM            | 8K OTP      | 5V ±10%        | Industrial & Green   | 40 MHz <sup>(1)</sup> | VQFP44  | Tray    |
| AT87C52X2-3CSUL            | 8K OTP      | 2.7 to 5.5V    | Industrial & Green   | 30 MHz <sup>(1)</sup> | PDIL40  | Stick   |
| AT87C52X2-SLSUL            | 8K OTP      | 2.7 to 5.5V    | Industrial & Green   | 30 MHz <sup>(1)</sup> | PLCC44  | Stick   |
| AT87C52X2-RLTUL            | 8K OTP      | 2.7 to 5.5V    | Industrial & Green   | 30 MHz <sup>(1)</sup> | VQFP44  | Tray    |
| AT87C52X2-3CSUV            | 8K OTP      | 5V ±10%        | Industrial & Green   | 60 MHz <sup>(3)</sup> | PDIL40  | Stick   |
| AT87C52X2-SLSUV            | 8K OTP      | 5V ±10%        | Industrial & Green   | 60 MHz <sup>(3)</sup> | PLCC44  | Stick   |
| AT87C52X2-RLTUV            | 8K OTP      | 5V ±10%        | Industrial & Green   | 60 MHz <sup>(3)</sup> | VQFP44  | Тгау    |

Notes: 1. 20 MHz in X2 Mode.

2. Tape and Reel available for SL, PQFP and RL packages

3. 30 MHz in X2 Mode.



#### **Atmel Headquarters**

#### **Corporate Headquarters**

2325 Orchard Parkway San Jose, CA 95131 TEL 1(408) 441-0311 FAX 1(408) 487-2600

#### Europe

Atmel Sarl Route des Arsenaux 41 Case Postale 80 CH-1705 Fribourg Switzerland TEL (41) 26-426-5555 FAX (41) 26-426-5500

#### Asia

Room 1219 Chinachem Golden Plaza 77 Mody Road Tsimhatsui East Kowloon Hong Kong TEL (852) 2721-9778 FAX (852) 2722-1369

#### Japan

9F, Tonetsu Shinkawa Bldg. 1-24-8 Shinkawa Chuo-ku, Tokyo 104-0033 Japan TEL (81) 3-3523-3551 FAX (81) 3-3523-7581

#### **Atmel Operations**

#### Memory

2325 Orchard Parkway San Jose, CA 95131 TEL 1(408) 441-0311 FAX 1(408) 436-4314

#### Microcontrollers

2325 Orchard Parkway San Jose, CA 95131 TEL 1(408) 441-0311 FAX 1(408) 436-4314

La Chantrerie BP 70602 44306 Nantes Cedex 3, France TEL (33) 2-40-18-18-18 FAX (33) 2-40-18-19-60

#### ASIC/ASSP/Smart Cards

Zone Industrielle 13106 Rousset Cedex, France TEL (33) 4-42-53-60-00 FAX (33) 4-42-53-60-01

1150 East Cheyenne Mtn. Blvd. Colorado Springs, CO 80906 TEL 1(719) 576-3300 FAX 1(719) 540-1759

Scottish Enterprise Technology Park Maxwell Building East Kilbride G75 0QR, Scotland TEL (44) 1355-803-000 FAX (44) 1355-242-743

#### **RF/Automotive**

Theresienstrasse 2 Postfach 3535 74025 Heilbronn, Germany TEL (49) 71-31-67-0 FAX (49) 71-31-67-2340

1150 East Chevenne Mtn. Blvd. Colorado Springs, CO 80906 TEL 1(719) 576-3300 FAX 1(719) 540-1759

#### Biometrics/Imaging/Hi-Rel MPU/ High Speed Converters/RF Datacom

Avenue de Rochepleine BP 123 38521 Saint-Egreve Cedex, France TEL (33) 4-76-58-30-00 FAX (33) 4-76-58-34-80

#### e-mail

literature@atmel.com

#### Web Site

http://www.atmel.com

Disclaimer: The information in this document is provided in connection with Atmel products. No license, express or implied, by estoppel or otherwise, to any intellectual property right is granted by this document or in connection with the sale of Atmel products. EXCEPT AS SET FORTH IN ATMEL'S TERMS AND CONDITIONS OF SALE LOCATED ON ATMEL'S WEB SITE, ATMEL ASSUMES NO LIABILITY WHATSOEVER AND DISCLAIMS ANY EXPRESS, IMPLIED OR STATUTORY WARRANTY RELATING TO ITS PRODUCTS INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTY OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, INDIRECT, CONSEQUENTIAL, PUNITIVE, SPECIAL OR INCIDENTAL DAMAGES (INCLUDING, WITHOUT LIMITATION, DAMAGES FOR LOSS OF PROFITS, BUSINESS INTERRUPTION, OR LOSS OF INFORMATION) ARISING OUT OF THE USE OR INABILITY TO USE THIS DOCUMENT, EVEN IF ATMEL HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Atmel makes no representations or warranties with respect to the accuracy or completeness of the contents of this document and reserves the right to make changes to specifications and product descriptions at any time without notice. Atmel does not make any commitment to update the information contained herein. Atmel's products are not intended, authorized, or warranted for use as components in applications intended to support or sustain life.

© Atmel Corporation 2006. All rights reserved. Atmel<sup>®</sup>, logo and combinations thereof, are registered trademarks, and Everywhere You Are<sup>®</sup> are the trademarks of Atmel Corporation or its subsidiaries. Other terms and product names may be trademarks of others. 4184G–8051–09/06