



Welcome to **E-XFL.COM** 

What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded - Microcontrollers</u>"

| Details                    |                                                                         |  |
|----------------------------|-------------------------------------------------------------------------|--|
| Product Status             | Obsolete                                                                |  |
| Core Processor             | 80C51                                                                   |  |
| Core Size                  | 8-Bit                                                                   |  |
| Speed                      | 40/20MHz                                                                |  |
| Connectivity               | UART/USART                                                              |  |
| Peripherals                | POR                                                                     |  |
| Number of I/O              | 32                                                                      |  |
| Program Memory Size        | -                                                                       |  |
| Program Memory Type        | ROMIess                                                                 |  |
| EEPROM Size                | -                                                                       |  |
| RAM Size                   | 256 x 8                                                                 |  |
| Voltage - Supply (Vcc/Vdd) | 4.5V ~ 5.5V                                                             |  |
| Data Converters            | -                                                                       |  |
| Oscillator Type            | Internal                                                                |  |
| Operating Temperature      | 0°C ~ 70°C (TA)                                                         |  |
| Mounting Type              | Surface Mount                                                           |  |
| Package / Case             | 44-QFP                                                                  |  |
| Supplier Device Package    | 44-VQFP                                                                 |  |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/ts80c32x2-mce |  |



# TS80C52X2 Enhanced Features

In comparison to the original 80C52, the TS80C52X2 implements some new features, which are:

- The X2 option
- The Dual Data Pointer
- The 4 level interrupt priority system
- The power-off flag
- The ONCE mode
- The ALE disabling
- Some enhanced features are also located in the UART and the Timer 2

#### X2 Feature

The TS80C52X2 core needs only 6 clock periods per machine cycle. This feature called "X2" provides the following advantages:

- Divide frequency crystals by 2 (cheaper crystals) while keeping same CPU power
- Save power consumption while keeping same CPU power (oscillator power saving)
- Save power consumption by dividing dynamically operating frequency by 2 in operating and idle modes
- Increase CPU power by 2 while keeping same crystal frequency

In order to keep the original C51 compatibility, a divider by 2 is inserted between the XTAL1 signal and the main clock input of the core (phase generator). This divider may be disabled by software.

# Description

The clock for the whole circuit and peripheral is first divided by two before being used by the CPU core and peripherals. This allows any cyclic ratio to be accepted on XTAL1 input. In X2 mode, as this divider is bypassed, the signals on XTAL1 must have a cyclic ratio between 40 to 60%. Figure 1. shows the clock generation block diagram. X2 bit is validated on XTAL1÷2 rising edge to avoid glitches when switching from X2 to STD mode. Figure 2 shows the mode switching waveforms.

Figure 1. Clock Generation Diagram





Figure 5. Clock-Out Mode  $C/\overline{T2} = 0$ 



1111 0000b).

For slave A, bit 1 is a 1; for slaves B and C, bit 1 is a don't care bit. To communicate with slaves B and C, but not slave A, the master must send an address with bits 0 and 1 both set (e.g. 1111 0011b).

To communicate with slaves A, B and C, the master must send an address with bit 0 set, bit 1 clear, and bit 2 clear (e.g. 1111 0001b).

#### **Broadcast Address**

A broadcast address is formed from the logical OR of the SADDR and SADEN registers with zeros defined as don't-care bits, e.g.:

```
SADDR 0101 0110b
SADEN 1111 1100b
Broadcast =SADDR OR SADEN1111 111Xb
```

The use of don't-care bits provides flexibility in defining the broadcast address, however in most applications, a broadcast address is FFh. The following is an example of using broadcast addresses:

For slaves A and B, bit 2 is a don't care bit; for slave C, bit 2 is set. To communicate with all of the slaves, the master must send an address FFh. To communicate with slaves A and B, but not slave C, the master can send and address FBh.

#### **Reset Addresses**

On reset, the SADDR and SADEN registers are initialized to 00h, i.e. the given and broadcast addresses are xxxx xxxxb (all don't-care bits). This ensures that the serial port will reply to any address, and so, that it is backwards compatible with the 80C51 microcontrollers that do not support automatic address recognition.

**Table 7.** SADEN Register SADEN - Slave Address Mask Register (B9h)

| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|---|---|---|---|---|---|---|
|   |   |   |   |   |   |   |   |

Reset Value = 0000 0000b Not bit addressable

**Table 8.** SADDR Register SADDR - Slave Address Register (A9h)

| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|---|---|---|---|---|---|---|
|   |   |   |   |   |   |   |   |

Reset Value = 0000 0000b Not bit addressable





# **Interrupt System**

The TS80C52X2 has a total of 6 interrupt vectors: two external interrupts (INTO and INT1), three timer interrupts (timers 0, 1 and 2) and the serial port interrupt. These interrupts are shown in Figure 9.

Figure 9. Interrupt Control System



Each of the interrupt sources can be individually enabled or disabled by setting or clearing a bit in the Interrupt Enable register (See Table 12.). This register also contains a global disable bit, which must be cleared to disable all interrupts at once.

Each interrupt source can also be individually programmed to one out of four priority levels by setting or clearing a bit in the Interrupt Priority register (See Table 13.) and in the Interrupt Priority High register (See Table 14.). shows the bit values and priority levels associated with each combination.

Table 11. Priority Level Bit Values

| IPH.x | IP.x | Interrupt Level Priority |  |  |
|-------|------|--------------------------|--|--|
| 0     | 0    | 0 (Lowest)               |  |  |
| 0     | 1    | 1                        |  |  |
| 1     | 0    | 2                        |  |  |
| 1     | 1    | 3 (Highest)              |  |  |

A low-priority interrupt can be interrupted by a high priority interrupt, but not by another low-priority interrupt. A high-priority interrupt can't be interrupted by any other interrupt source.

If two interrupt requests of different priority levels are received simultaneously, the request of higher priority level is serviced. If interrupt requests of the same priority level

are received simultaneously, an internal polling sequence determines which request is serviced. Thus within each priority level there is a second priority structure determined by the polling sequence.

Table 12. IE Register

IE - Interrupt Enable Register (A8h)

| 7  | 6 | 5   | 4  | 3   | 2   | 1   | 0   |
|----|---|-----|----|-----|-----|-----|-----|
| EA | - | ET2 | ES | ET1 | EX1 | ET0 | EX0 |

| Bit<br>Number | Bit<br>Mnemonic | Description                                                                                                                                                                                                     |
|---------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7             | EA              | Enable All interrupt bit Clear to disable all interrupts. Set to enable all interrupts. If EA=1, each interrupt source is individually enabled or disabled by setting or clearing its own interrupt enable bit. |
| 6             | -               | Reserved The value read from this bit is indeterminate. Do not set this bit.                                                                                                                                    |
| 5             | ET2             | Timer 2 overflow interrupt Enable bit Clear to disable timer 2 overflow interrupt. Set to enable timer 2 overflow interrupt.                                                                                    |
| 4             | ES              | Serial port Enable bit Clear to disable serial port interrupt. Set to enable serial port interrupt.                                                                                                             |
| 3             | ET1             | Timer 1 overflow interrupt Enable bit Clear to disable timer 1 overflow interrupt. Set to enable timer 1 overflow interrupt.                                                                                    |
| 2             | EX1             | External interrupt 1 Enable bit Clear to disable external interrupt 1. Set to enable external interrupt 1.                                                                                                      |
| 1             | ET0             | Timer 0 overflow interrupt Enable bit Clear to disable timer 0 overflow interrupt. Set to enable timer 0 overflow interrupt.                                                                                    |
| 0             | EX0             | External interrupt 0 Enable bit Clear to disable external interrupt 0. Set to enable external interrupt 0.                                                                                                      |

Reset Value = 0X00 0000b Bit addressable



Exit from power-down by reset redefines all the SFRs, exit from power-down by external interrupt does no affect the SFRs.

Exit from power-down by either reset or external interrupt does not affect the internal RAM content.

Note:

If idle mode is activated with power-down mode (IDL and PD bits set), the exit sequence is unchanged, when execution is vectored to interrupt, PD and IDL bits are cleared and idle mode is not entered.

Table 15. The State of Ports During Idle and Power-down Modes

| Mode          | Program<br>Memory ALE |         | PSEN | PORT0                       | PORT1     | PORT2     | PORT3     |
|---------------|-----------------------|---------|------|-----------------------------|-----------|-----------|-----------|
| Idle          | Internal              | 1       | 1    | Port<br>Data <sup>(1)</sup> | Port Data | Port Data | Port Data |
| Idle          | External              | ernal 1 |      | Floating                    | Port Data | Address   | Port Data |
| Power<br>Down | Internal              | 0       | 0    | Port<br>Data <sup>(1)</sup> | Port Data | Port Data | Port Data |
| Power<br>Down | External              |         | 0    | Floating                    | Port Data | Port Data | Port Data |

Note: 1. Port 0 can force a "zero" level. A "one" will leave port floating.



# **Power-off Flag**

The power-off flag allows the user to distinguish between a "cold start" reset and a "warm start" reset.

A cold start reset is the one induced by  $V_{CC}$  switch-on. A warm start reset occurs while  $V_{CC}$  is still applied to the device and could be generated for example by an exit from power-down.

The power-off flag (POF) is located in PCON register (See Table 17.). POF is set by hardware when  $V_{CC}$  rises from 0 to its nominal voltage. The POF can be set or cleared by software allowing the user to determine the type of reset.

The POF value is only relevant with a Vcc range from 4.5V to 5.5V. For lower Vcc value, reading POF bit will return indeterminate value.

**Table 17.** PCON Register PCON - Power Control Register (87h)

| 7     | 6     | 5 | 4   | 3   | 2   | 1  | 0   |
|-------|-------|---|-----|-----|-----|----|-----|
| SMOD1 | SMOD0 | - | POF | GF1 | GF0 | PD | IDL |

| Bit<br>Number | Bit<br>Mnemonic | Description                                                                                                                                               |
|---------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7             | SMOD1           | Serial port Mode bit 1 Set to select double baud rate in mode 1, 2 or 3.                                                                                  |
| 6             | SMOD0           | Serial port Mode bit 0 Clear to select SM0 bit in SCON register. Set to to select FE bit in SCON register.                                                |
| 5             | -               | Reserved The value read from this bit is indeterminate. Do not set this bit.                                                                              |
| 4             | POF             | Power-off Flag Clear to recognize next reset type. Set by hardware when V <sub>CC</sub> rises from 0 to its nominal voltage. Can also be set by software. |
| 3             | GF1             | General purpose Flag Cleared by user for general purpose usage. Set by user for general purpose usage.                                                    |
| 2             | GF0             | General purpose Flag Cleared by user for general purpose usage. Set by user for general purpose usage.                                                    |
| 1             | PD              | Power-down mode bit Cleared by hardware when reset occurs. Set to enter power-down mode.                                                                  |
| 0             | IDL             | Idle mode bit Clear by hardware when interrupt or reset occurs. Set to enter idle mode.                                                                   |

Reset Value = 00X1 0000b Not bit addressable



# TS80C52X2

### **ROM Structure**

The TS80C52X2 ROM memory is divided in three different arrays:

- the code array:8 Kbytes.
- the encryption array:64 bytes.
- the signature array:4 bytes.

# **ROM Lock System**

The program Lock system, when programmed, protects the on-chip program against software piracy.

# **Encryption Array**

Within the ROM array are 64 bytes of encryption array that are initially unprogrammed (all FF's). Every time a byte is addressed during program verify, 6 address lines are used to select a byte of the encryption array. This byte is then exclusive-NOR'ed (XNOR) with the code byte, creating an encrypted verify byte. The algorithm, with the encryption array in the unprogrammed state, will return the code in its original, unmodified form.

When using the encryption array, one important factor needs to be considered. If a byte has the value FFh, verifying the byte will produce the encryption byte value. If a large block (>64 bytes) of code is left unprogrammed, a verification routine will display the content of the encryption array. For this reason all the unused code bytes should be programmed with random values. This will ensure program protection.

# **Program Lock Bits**

The lock bits when programmed according to Table 19. will provide different level of protection for the on-chip code and data.

Table 19. Program Lock bits

| Pi                | rogram L    | ock Bits |     |                                                                                                                                                                                                 |
|-------------------|-------------|----------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Security<br>level | LB1 LB2 LB3 |          | LB3 | Protection Description                                                                                                                                                                          |
| 1                 | U           | U        | U   | No program lock features enabled. Code verify will still be encrypted by the encryption array if programmed. MOVC instruction executed from external program memory returns non encrypted data. |
| 2                 | Р           | U        | U   | MOVC instruction executed from external program memory are disabled from fetching code bytes from internal memory, $\overline{EA}$ is sampled and latched on reset.                             |

U: unprogrammed P: programmed

#### Signature bytes

The TS80C52X2 contains 4 factory programmed signatures bytes. To read these bytes, perform the process described in section 9.

## **Verify Algorithm**

Refer to Section "Verify Algorithm".





# **EPROM Structure**

The TS87C52X2 is divided in two different arrays:

- the code array: 8 Kbytes
- the encryption array: 64 bytes

In addition a third non programmable array is implemented:

the signature array: 4 bytes

# **EPROM Lock System**

The program Lock system, when programmed, protects the on-chip program against software piracy.

# **Encryption Array**

Within the EPROM array are 64 bytes of encryption array that are initially unprogrammed (all FF's). Every time a byte is addressed during program verify, 6 address lines are used to select a byte of the encryption array. This byte is then exclusive-NOR'ed (XNOR) with the code byte, creating an encrypted verify byte. The algorithm, with the encryption array in the unprogrammed state, will return the code in its original, unmodified form.

When using the encryption array, one important factor needs to be considered. If a byte has the value FFh, verifying the byte will produce the encryption byte value. If a large block (>64 bytes) of code is left unprogrammed, a verification routine will display the content of the encryption array. For this reason all the unused code bytes should be programmed with random values. This will ensure program protection.

# **Program Lock Bits**

The three lock bits, when programmed according to Table 1., will provide different level of protection for the on-chip code and data.

| Pr                | ogram Lo | ock Bits |     |                                                                                                                                                                                                          |
|-------------------|----------|----------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Security<br>level | LB1      | LB2      | LB3 | Protection Description                                                                                                                                                                                   |
| 1                 | U        | U        | U   | No program lock features enabled. Code verify will still be encrypted by the encryption array if programmed. MOVC instruction executed from external program memory returns non encrypted data.          |
| 2                 | Р        | U        | U   | MOVC instruction executed from external program memory are disabled from fetching code bytes from internal memory, EA is sampled and latched on reset, and further programming of the EPROM is disabled. |
| 3                 | U        | Р        | U   | Same as 2, also verify is disabled.                                                                                                                                                                      |
| 4                 | U        | U        | Р   | Same as 3, also external execution is disabled.                                                                                                                                                          |

U: unprogrammed P: programmed

WARNING: Security level 2 and 3 should only be programmed after EPROM and Core verification.

# **Signature Bytes**

The TS80/87C52X2 contains 4 factory programmed signatures bytes. To read these bytes, perform the process described in section 9.

# **EPROM Programming**

#### Set-up modes

In order to program and verify the EPROM or to read the signature bytes, the TS87C52X2 is placed in specific set-up modes (See Figure 11.).

Control and program signals must be held at the levels indicated in Table 35.

**Definition of terms** 

Address Lines: P1.0-P1.7, P2.0-P2.4 respectively for A0-A12

Data Lines: P0.0-P0.7 for D0-D7

Control Signals: RST, PSEN, P2.6, P2.7, P3.3, P3.6, P3.7.

Program Signals: ALE/PROG, EA/VPP.

Table 20. EPROM Set-up Modes

| Mode                                      | RST | PSEN | ALE/<br>PROG | EA/<br>VPP | P2.6 | P2.7 | P3.3 | P3.6 | P3.7 |
|-------------------------------------------|-----|------|--------------|------------|------|------|------|------|------|
| Program Code data                         | 1   | 0    | T.           | 12.75V     | 0    | 1    | 1    | 1    | 1    |
| Verify Code data                          | 1   | 0    | 1            | 1          | 0    |      | 0    | 1    | 1    |
| Program Encryption<br>Array Address 0-3Fh | 1   | 0    | ъ            | 12.75V     | 0    | 1    | 1    | 0    | 1    |
| Read Signature Bytes                      | 1   | 0    | 1            | 1          | 0    |      | 0    | 0    | 0    |
| Program Lock bit 1                        | 1   | 0    | П            | 12.75V     | 1    | 1    | 1    | 1    | 1    |
| Program Lock bit 2                        | 1   | 0    | ப            | 12.75V     | 1    | 1    | 1    | 0    | 0    |
| Program Lock bit 3                        | 1   | 0    | ъ            | 12.75V     | 1    | 0    | 1    | 1    | 0    |

Figure 11. Set-Up Modes Configuration



<sup>\*</sup> See Table 31. for proper value on these inputs





# **Programming Algorithm**

The Improved Quick Pulse algorithm is based on the Quick Pulse algorithm and decreases the number of pulses applied during byte programming from 25 to 1.

To program the TS87C52X2 the following sequence must be exercised:

- Step 1: Activate the combination of control signals.
- Step 2: Input the valid address on the address lines.
- Step 3: Input the appropriate data on the data lines.
- Step 4: Raise EA/VPP from VCC to VPP (typical 12.75V).
- Step 5: Pulse ALE/PROG once.
- Step 6: Lower EA/VPP from VPP to VCC

Repeat step 2 through 6 changing the address and data for the entire array or until the end of the object file is reached (See Figure 12.).

# **Verify Algorithm**

Code array verify must be done after each byte or block of bytes is programmed. In either case, a complete verify of the programmed array will ensure reliable programming of the TS87C52X2.

P 2.7 is used to enable data output.

To verify the TS87C52X2 code the following sequence must be exercised:

- Step 1: Activate the combination of program and control signals.
- Step 2: Input the valid address on the address lines.
- Step 3: Read data on the data lines.

Repeat step 2 through 3 changing the address for the entire array verification (See Figure 12.)

The encryption array cannot be directly verified. Verification of the encryption array is done by observing that the code array is well encrypted.

Figure 12. Programming and Verification Signal's Waveform



# EPROM Erasure (Windowed Packages Only)

Erasing the EPROM erases the code array, the encryption array and the lock bits returning the parts to full functionality.

Erasure leaves all the EPROM cells in a 1's state (FF).

## **Erasure Characteristics**

The recommended erasure procedure is exposure to ultraviolet light (at 2537 Å) to an integrated dose at least 15 W-sec/cm<sup>2</sup>. Exposing the EPROM to an ultraviolet lamp of



# **Electrical Characteristics**

# **Absolute Maximum** Ratings<sup>(1)</sup>

| Ambiant Temperature Under Bias:               |                    |
|-----------------------------------------------|--------------------|
| C = commercial                                | 0°C to 70°C        |
| I = industrial                                | 40°C to 85°C       |
| Storage Temperature                           | 65°C to + 150°C    |
| Voltage on V <sub>CC</sub> to V <sub>SS</sub> | 0.5V to + 7 V      |
| Voltage on V <sub>PP</sub> to V <sub>SS</sub> |                    |
| Voltage on Any Pin to V <sub>SS</sub>         |                    |
| Power Dissipation                             | 1 W <sup>(2)</sup> |
|                                               |                    |

- Notes: 1. Stresses at or above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions may affect device reliability.
  - 2. This value is based on the maximum allowable die temperature and the thermal resistance of the package.

# **Power Consumption** Measurement

Since the introduction of the first C51 devices, every manufacturer made operating Icc measurements under reset, which made sense for the designs were the CPU was running under reset. In Atmel new devices, the CPU is no more active during reset, so the power consumption is very low but is not really representative of what will happen in the customer system. That's why, while keeping measurements under Reset, Atmel presents a new way to measure the operating Icc:

Using an internal test ROM, the following code is executed:

SJMP Label (80 FE) Label:

Ports 1, 2, 3 are disconnected, Port 0 is tied to FFh, EA = Vcc, RST = Vss, XTAL2 is not connected and XTAL1 is driven by the clock.

This is much more representative of the real operating lcc.

# **DC** Parameters for Standard Voltage

TA = 0°C to +70°C;  $V_{SS}$  = 0 V;  $V_{CC}$  = 5V  $\pm$  10%; F = 0 to 40 MHz. TA = -40°C to +85°C;  $V_{SS} = 0 \text{ V}$ ;  $V_{CC} = 5\text{V} \pm 10\%$ ; F = 0 to 40 MHz.

Table 22. DC Parameters in Standard Voltage

| Symbol           | Parameter                                        | Min                       | Тур | Max                       | Unit        | Test Conditions                                                                                         |
|------------------|--------------------------------------------------|---------------------------|-----|---------------------------|-------------|---------------------------------------------------------------------------------------------------------|
| V <sub>IL</sub>  | Input Low Voltage                                | -0.5                      |     | 0.2 V <sub>CC</sub> - 0.1 | V           |                                                                                                         |
| V <sub>IH</sub>  | Input High Voltage except XTAL1, RST             | 0.2 V <sub>CC</sub> + 0.9 |     | V <sub>CC</sub> + 0.5     | V           |                                                                                                         |
| V <sub>IH1</sub> | Input High Voltage, XTAL1, RST                   | 0.7 V <sub>CC</sub>       |     | V <sub>CC</sub> + 0.5     | V           |                                                                                                         |
| V <sub>OL</sub>  | Output Low Voltage, ports 1, 2, 3 <sup>(6)</sup> |                           |     | 0.3<br>0.45<br>1.0        | V<br>V<br>V | $I_{OL} = 100 \ \mu A^{(4)}$ $I_{OL} = 1.6 \ mA^{(4)}$ $I_{OL} = 3.5 \ mA^{(4)}$                        |
| V <sub>OL1</sub> | Output Low Voltage, port 0 (6)                   |                           |     | 0.3<br>0.45<br>1.0        | V<br>V<br>V | $I_{OL}$ = 200 $\mu$ A <sup>(4)</sup> $I_{OL}$ = 3.2 mA <sup>(4)</sup> $I_{OL}$ = 7.0 mA <sup>(4)</sup> |
| V <sub>OL2</sub> | Output Low Voltage, ALE, PSEN                    |                           |     | 0.3<br>0.45<br>1.0        | V<br>V<br>V | $I_{OL} = 100 \mu A^{(4)}$ $I_{OL} = 1.6 \text{ mA}^{(4)}$ $I_{OL} = 3.5 \text{ mA}^{(4)}$              |



# DC Parameters for Low Voltage

TA = 0°C to +70°C;  $V_{SS}$  = 0 V;  $V_{CC}$  = 2.7 V to 5.5V; F = 0 to 30 MHz. TA = -40°C to +85°C;  $V_{SS}$  = 0 V;  $V_{CC}$  = 2.7 V to 5.5V; F = 0 to 30 MHz.

Table 23. DC Parameters for Low Voltage

| Symbol                            | Parameter                                         | Min                       | Тур                                    | Max                                                  | Unit | Test Conditions                                                                                     |
|-----------------------------------|---------------------------------------------------|---------------------------|----------------------------------------|------------------------------------------------------|------|-----------------------------------------------------------------------------------------------------|
| V <sub>IL</sub>                   | Input Low Voltage                                 | -0.5                      |                                        | 0.2 V <sub>CC</sub> - 0.1                            | V    |                                                                                                     |
| V <sub>IH</sub>                   | Input High Voltage except XTAL1, RST              | 0.2 V <sub>CC</sub> + 0.9 |                                        | V <sub>CC</sub> + 0.5                                | V    |                                                                                                     |
| V <sub>IH1</sub>                  | Input High Voltage, XTAL1, RST                    | 0.7 V <sub>CC</sub>       |                                        | V <sub>CC</sub> + 0.5                                | V    |                                                                                                     |
| V <sub>OL</sub>                   | Output Low Voltage, ports 1, 2, 3 (6)             |                           |                                        | 0.45                                                 | V    | I <sub>OL</sub> = 0.8 mA <sup>(4)</sup>                                                             |
| V <sub>OL1</sub>                  | Output Low Voltage, port 0, ALE, PSEN (6)         |                           |                                        | 0.45                                                 | V    | I <sub>OL</sub> = 1.6 mA <sup>(4)</sup>                                                             |
| V <sub>OH</sub>                   | Output High Voltage, ports 1, 2, 3                | 0.9 V <sub>CC</sub>       |                                        |                                                      | V    | I <sub>OH</sub> = -10 μA                                                                            |
| V <sub>OH1</sub>                  | Output High Voltage, port 0, ALE, PSEN            | 0.9 V <sub>CC</sub>       |                                        |                                                      | V    | I <sub>OH</sub> = -40 μA                                                                            |
| I <sub>IL</sub>                   | Logical 0 Input Current ports 1, 2 and 3          |                           |                                        | -50                                                  | μΑ   | Vin = 0.45V                                                                                         |
| I <sub>LI</sub>                   | Input Leakage Current                             |                           |                                        | ±10                                                  | μΑ   | 0.45V < Vin < V <sub>CC</sub>                                                                       |
| I <sub>TL</sub>                   | Logical 1 to 0 Transition Current, ports 1, 2, 3  |                           |                                        | -650                                                 | μΑ   | Vin = 2.0 V                                                                                         |
| R <sub>RST</sub>                  | RST Pulldown Resistor                             | 50                        | 90 (5)                                 | 200                                                  | kΩ   |                                                                                                     |
| CIO                               | Capacitance of I/O Buffer                         |                           |                                        | 10                                                   | pF   | Fc = 1 MHz<br>Ta = 25°C                                                                             |
| I <sub>PD</sub>                   | Power Down Current                                |                           | 20 <sup>(5)</sup><br>10 <sup>(5)</sup> | 50<br>30                                             | μА   | $V_{CC} = 2.0 \text{ V to } 5.5 \text{V}^{(3)}$<br>$V_{CC} = 2.0 \text{ V to } 3.3 \text{ V}^{(3)}$ |
| I <sub>CC</sub><br>under<br>RESET | Power Supply Current Maximum values, X1 mode: (7) |                           |                                        | 1 + 0.2 Freq<br>(MHz)<br>at12MHz 3.4<br>at16MHz 4.2  | mA   | $V_{CC} = 3.3 V^{(1)}$                                                                              |
| I <sub>CC</sub> operating         | Power Supply Current Maximum values, X1 mode: (7) |                           |                                        | 1 + 0.3 Freq<br>(MHz)<br>at12MHz 4.6<br>at16MHz 5.8  | mA   | $V_{CC} = 3.3 V^{(8)}$                                                                              |
| I <sub>CC</sub> idle              | Power Supply Current Maximum values, X1 mode: (7) |                           |                                        | 0.15 Freq<br>(MHz) + 0.2<br>at12MHz 2<br>at16MHz 2.6 | mA   | $V_{CC} = 3.3 V^{(2)}$                                                                              |

Notes: 1.  $I_{CC}$  under reset is measured with all output pins disconnected; XTAL1 driven with  $T_{CLCH}$ ,  $T_{CHCL} = 5$  ns (see Figure 17.),  $V_{IL} = V_{SS} + 0.5V$ ,

 $V_{IH} = V_{CC} - 0.5V$ ; XTAL2 N.C.;  $\overline{EA} = RST = Port \ 0 = V_{CC}$ .  $I_{CC}$  would be slightly higher if a crystal oscillator used..

- 2. Idle I<sub>CC</sub> is measured with all out<u>put</u> pins disconnected; XTAL1 driven with T<sub>CLCH</sub>, T<sub>CHCL</sub> = 5 ns, V<sub>IL</sub> = V<sub>SS</sub> + 0.5V, V<sub>IH</sub> = V<sub>CC</sub> 0.5V; XTAL2 N.C; Port 0 = V<sub>CC</sub>; EA = RST = V<sub>SS</sub> (see Figure 15.).
- 3. Power Down I<sub>CC</sub> is measured with all output pins disconnected; EA = V<sub>SS</sub>, PORT 0 = V<sub>CC</sub>; XTAL2 NC.; RST = V<sub>SS</sub> (see Figure 16.).
- 4. Capacitance loading on Ports 0 and 2 may cause spurious noise pulses to be superimposed on the V<sub>OL</sub>s of ALE and Ports 1 and 3. The noise is due to external bus capacitance discharging into the Port 0 and Port 2 pins when these pins make 1 to 0 transitions during bus operation. In the worst cases (capacitive loading 100pF), the noise pulse on the ALE line may exceed 0.45V with maxi V<sub>OL</sub> peak 0.6V. A Schmitt Trigger use is not necessary.
- 5. Typicals are based on a limited number of samples and are not guaranteed. The values listed are at room temperature and 5V.
- Under steady state (non-transient) conditions, I<sub>OL</sub> must be externally limited as follows: Maximum I<sub>OL</sub> per port pin: 10 mA Maximum I<sub>OL</sub> per 8-bit port:



Figure 16. I<sub>CC</sub> Test Condition, Power-down Mode



All other pins are disconnected.

Figure 17. Clock Signal Waveform for I<sub>CC</sub> Tests in Active and Idle Modes



#### **AC Parameters**

# Explanation of the AC Symbols

Each timing symbol has 5 characters. The first character is always a "T" (stands for time). The other characters, depending on their positions, stand for the name of a signal or the logical status of that signal. The following is a list of all the characters and what they stand for.

Example:  $T_{AVLL}$  = Time for Address Valid to ALE Low.

 $T_{IIPI}$  = Time for ALE Low to  $\overline{PSEN}$  Low.

TA = 0 to +70°C (commercial temperature range);  $V_{SS}$  = 0 V;  $V_{CC}$  = 5V  $\pm$  10%; -M and -V ranges.

T<sub>A</sub> = -40°C to +85°C (industrial temperature range);  $V_{SS}$  = 0 V;  $V_{CC}$  = 5V  $\pm$  10%; -M and -V ranges.

 $T_A = 0$  to +70°C (commercial temperature range);  $V_{SS} = 0$  V; 2.7 V <  $V_{CC} < 5.5$ V; -L range.

 $T_A = -40^{\circ}C$  to +85°C (industrial temperature range);  $V_{SS} = 0$  V; 2.7 V <  $V_{CC} < 5.5$ V; -L range.

Table 24. gives the maximum applicable load capacitance for Port 0, Port 1, 2 and 3, and ALE and PSEN signals. Timings will be guaranteed if these capacitances are respected. Higher capacitance values can be used, but timings will then be degraded.

Table 24. Load Capacitance versus speed range, in pF

|              | -M  | -V | -L  |
|--------------|-----|----|-----|
| Port 0       | 100 | 50 | 100 |
| Port 1, 2, 3 | 80  | 50 | 80  |
| ALE / PSEN   | 100 | 30 | 100 |

Table 5., Table 29. and Table 32. give the description of each AC symbols.

Table 27., Table 30. and Table 33. give for each range the AC parameter.

Table 28., Table 31. and Table 34. give the frequency derating formula of the AC parameter. To calculate each AC symbols, take the x value corresponding to the speed grade you need (-M, -V or -L) and replace this value in the formula. Values of the frequency must be limited to the corresponding speed grade:

Table 25. Max frequency for derating formula regarding the speed grade

|            | -M X1 mode | -M X2 mode | -V X1 mode | -V X2 mode | -L X1 mode | -L X2 mode |
|------------|------------|------------|------------|------------|------------|------------|
| Freq (MHz) | 40         | 20         | 40         | 30         | 30         | 20         |
| T (ns)     | 25         | 50         | 25         | 33.3       | 33.3       | 50         |

# Example:

 $T_{LLIV}$  in X2 mode for a -V part at 20 MHz (T =  $1/20^{E6}$  = 50 ns):

T= 50ns

$$T_{LLIV} = 2T - x = 2 \times 50 - 22 = 78$$
ns

# **External Program Memory** Characteristics

Table 26. Symbol Description

| Symbol            | Parameter                         |
|-------------------|-----------------------------------|
| Т                 | Oscillator clock period           |
| T <sub>LHLL</sub> | ALE pulse width                   |
| T <sub>AVLL</sub> | Address Valid to ALE              |
| T <sub>LLAX</sub> | Address Hold After ALE            |
| T <sub>LLIV</sub> | ALE to Valid Instruction In       |
| T <sub>LLPL</sub> | ALE to PSEN                       |
| T <sub>PLPH</sub> | PSEN Pulse Width                  |
| T <sub>PLIV</sub> | PSEN to Valid Instruction In      |
| T <sub>PXIX</sub> | Input Instruction Hold After PSEN |
| T <sub>PXIZ</sub> | Input Instruction FloatAfter PSEN |
| T <sub>PXAV</sub> | PSEN to Address Valid             |
| T <sub>AVIV</sub> | Address to Valid Instruction In   |
| T <sub>PLAZ</sub> | PSEN Low to Address Float         |



Table 27. AC Parameters for Fix Clock

| Speed             | -M<br>40 MHz |     | ··· OU IVITIZ |     | node<br>MHz<br>MHz | -V<br>standard<br>mode 40<br>MHz |     | -L<br>X2 mode<br>20 MHz<br>40 MHz<br>equiv. |     | -L<br>standard<br>mode<br>30 MHz |    | Units |
|-------------------|--------------|-----|---------------|-----|--------------------|----------------------------------|-----|---------------------------------------------|-----|----------------------------------|----|-------|
| Symbol            | Min          | Max | Min           | Max | Min                | Max                              | Min | Max                                         | Min | Max                              |    |       |
| Т                 | 25           |     | 33            |     | 25                 |                                  | 50  |                                             | 33  |                                  | ns |       |
| T <sub>LHLL</sub> | 40           |     | 25            |     | 42                 |                                  | 35  |                                             | 52  |                                  | ns |       |
| T <sub>AVLL</sub> | 10           |     | 4             |     | 12                 |                                  | 5   |                                             | 13  |                                  | ns |       |
| T <sub>LLAX</sub> | 10           |     | 4             |     | 12                 |                                  | 5   |                                             | 13  |                                  | ns |       |
| T <sub>LLIV</sub> |              | 70  |               | 45  |                    | 78                               |     | 65                                          |     | 98                               | ns |       |
| T <sub>LLPL</sub> | 15           |     | 9             |     | 17                 |                                  | 10  |                                             | 18  |                                  | ns |       |
| T <sub>PLPH</sub> | 55           |     | 35            |     | 60                 |                                  | 50  |                                             | 75  |                                  | ns |       |
| T <sub>PLIV</sub> |              | 35  |               | 25  |                    | 50                               |     | 30                                          |     | 55                               | ns |       |
| T <sub>PXIX</sub> | 0            |     | 0             |     | 0                  |                                  | 0   |                                             | 0   |                                  | ns |       |
| T <sub>PXIZ</sub> |              | 18  |               | 12  |                    | 20                               |     | 10                                          |     | 18                               | ns |       |
| T <sub>AVIV</sub> |              | 85  |               | 53  |                    | 95                               |     | 80                                          |     | 122                              | ns |       |
| T <sub>PLAZ</sub> |              | 10  |               | 10  |                    | 10                               |     | 10                                          |     | 10                               | ns |       |

Table 28. AC Parameters for a Variable Clock: derating formula

| Symbol            | Туре | Standard<br>Clock | X2 Clock  | -M | -V | -L | Units |
|-------------------|------|-------------------|-----------|----|----|----|-------|
| T <sub>LHLL</sub> | Min  | 2 T - x           | T - x     | 10 | 8  | 15 | ns    |
| T <sub>AVLL</sub> | Min  | T - x             | 0.5 T - x | 15 | 13 | 20 | ns    |
| T <sub>LLAX</sub> | Min  | T - x             | 0.5 T - x | 15 | 13 | 20 | ns    |
| T <sub>LLIV</sub> | Max  | 4 T - x           | 2 T - x   | 30 | 22 | 35 | ns    |
| T <sub>LLPL</sub> | Min  | T - x             | 0.5 T - x | 10 | 8  | 15 | ns    |
| T <sub>PLPH</sub> | Min  | 3 T - x           | 1.5 T - x | 20 | 15 | 25 | ns    |
| T <sub>PLIV</sub> | Max  | 3 T - x           | 1.5 T - x | 40 | 25 | 45 | ns    |
| T <sub>PXIX</sub> | Min  | х                 | х         | 0  | 0  | 0  | ns    |
| T <sub>PXIZ</sub> | Max  | T - x             | 0.5 T - x | 7  | 5  | 15 | ns    |
| T <sub>AVIV</sub> | Max  | 5 T - x           | 2.5 T - x | 40 | 30 | 45 | ns    |
| T <sub>PLAZ</sub> | Max  | х                 | х         | 10 | 10 | 10 | ns    |



Table 30. AC Parameters for a Fix Clock

| Speed             |     | M<br>MHz | X2 n<br>30 l<br>60 l | V<br>node<br>MHz<br>MHz<br>uiv. | stan<br>mod | V<br>dard<br>le 40<br>Hz | X2 n<br>20 l<br>40 l | L<br>node<br>MHz<br>MHz<br>uiv. | stan<br>mo | L<br>dard<br>ode<br>MHz | Units |
|-------------------|-----|----------|----------------------|---------------------------------|-------------|--------------------------|----------------------|---------------------------------|------------|-------------------------|-------|
| Symbol            | Min | Max      | Min                  | Max                             | Min         | Max                      | Min                  | Max                             | Min        | Max                     |       |
| T <sub>RLRH</sub> | 130 |          | 85                   |                                 | 135         |                          | 125                  |                                 | 175        |                         | ns    |
| T <sub>WLWH</sub> | 130 |          | 85                   |                                 | 135         |                          | 125                  |                                 | 175        |                         | ns    |
| T <sub>RLDV</sub> |     | 100      |                      | 60                              |             | 102                      |                      | 95                              |            | 137                     | ns    |
| T <sub>RHDX</sub> | 0   |          | 0                    |                                 | 0           |                          | 0                    |                                 | 0          |                         | ns    |
| T <sub>RHDZ</sub> |     | 30       |                      | 18                              |             | 35                       |                      | 25                              |            | 42                      | ns    |
| T <sub>LLDV</sub> |     | 160      |                      | 98                              |             | 165                      |                      | 155                             |            | 222                     | ns    |
| T <sub>AVDV</sub> |     | 165      |                      | 100                             |             | 175                      |                      | 160                             |            | 235                     | ns    |
| T <sub>LLWL</sub> | 50  | 100      | 30                   | 70                              | 55          | 95                       | 45                   | 105                             | 70         | 130                     | ns    |
| T <sub>AVWL</sub> | 75  |          | 47                   |                                 | 80          |                          | 70                   |                                 | 103        |                         | ns    |
| $T_{QVWX}$        | 10  |          | 7                    |                                 | 15          |                          | 5                    |                                 | 13         |                         | ns    |
| $T_{QVWH}$        | 160 |          | 107                  |                                 | 165         |                          | 155                  |                                 | 213        |                         | ns    |
| T <sub>WHQX</sub> | 15  |          | 9                    |                                 | 17          |                          | 10                   |                                 | 18         |                         | ns    |
| T <sub>RLAZ</sub> |     | 0        |                      | 0                               |             | 0                        |                      | 0                               |            | 0                       | ns    |
| T <sub>WHLH</sub> | 10  | 40       | 7                    | 27                              | 15          | 35                       | 5                    | 45                              | 13         | 53                      | ns    |



#### **Clock Waveforms**

Valid in normal clock mode. In X2 mode XTAL2 signal must be changed to XTAL2 divided by two.

Figure 26. Clock Waveforms



This diagram indicates when signals are clocked internally. The time it takes the signals to propagate to the pins, however, ranges from 25 to 125 ns. This propagation delay is dependent on variables such as temperature and pin loading. Propagation also varies from output to output and component. Typically though ( $T_A = 25^{\circ}C$  fully loaded)  $\overline{RD}$  and  $\overline{WR}$  propagation delays are approximately 50ns. The other signals are typically 85 ns. Propagation delays are incorporated in the AC specifications.



Table 37. Possible Ordering Entries (Continued)

| Table CT. 1 decible C      | J           | (               | i                    |                       |         | İ       |
|----------------------------|-------------|-----------------|----------------------|-----------------------|---------|---------|
| Part Number <sup>(3)</sup> | Memory Size | Supply Voltage  | Temperature<br>Range | Max Frequency         | Package | Packing |
| AT80C32X2-RLTUL            | ROMLess     | 2.7 to 5.5V     | Industrial & Green   | 30 MHz <sup>(1)</sup> | VQFP44  | Tray    |
| AT80C32X2-3CSUV            | ROMLess     | 5V ±10%         | Industrial & Green   | 60 MHz <sup>(3)</sup> | PDIL40  | Stick   |
| AT80C32X2-SLSUV            | ROMLess     | 5V ±10%         | Industrial & Green   | 60 MHz <sup>(3)</sup> | PLCC44  | Stick   |
| AT80C32X2-RLTUV            | ROMLess     | 5V ±10%         | Industrial & Green   | 60 MHz <sup>(3)</sup> | VQFP44  | Tray    |
|                            |             |                 |                      |                       |         |         |
| TS80C52X2zzz-MCA           | 8K ROM      | 2.7 to 5.5V     | Commercial           | 40 MHz <sup>(1)</sup> | PDIL40  | Stick   |
| TS80C52X2zzz-MCB           | 8K ROM      | 2.7 to 5.5V     | Commercial           | 40 MHz <sup>(1)</sup> | PLCC44  | Stick   |
| TS80C52X2zzz-MCC           | 8K ROM      | 2.7 to 5.5V     | Commercial           | 40 MHz <sup>(1)</sup> | PQFP44  | Tray    |
| TS80C52X2zzz-MCE           | 8K ROM      | 2.7 to 5.5V     | Commercial           | 40 MHz <sup>(1)</sup> | VQFP44  | Tray    |
| TS80C52X2zzz-LCA           | 8K ROM      | 2.7 to 5.5V     | Commercial           | 30 MHz <sup>(1)</sup> | PDIL40  | Stick   |
| TS80C52X2zzz-LCB           | 8K ROM      | 2.7 to 5.5V     | Commercial           | 30 MHz <sup>(1)</sup> | PLCC44  | Stick   |
| TS80C52X2zzz-LCC           | 8K ROM      | 2.7 to 5.5V     | Commercial           | 30 MHz <sup>(1)</sup> | PQFP44  | Tray    |
| TS80C52X2zzz-LCE           | 8K ROM      | 2.7 to 5.5V     | Commercial           | 30 MHz <sup>(1)</sup> | VQFP44  | Tray    |
| TS80C52X2zzz-VCA           | 8K ROM      | 5V <u>±</u> 10% | Commercial           | 60 MHz <sup>(3)</sup> | PDIL40  | Stick   |
| TS80C52X2zzz-VCB           | 8K ROM      | 5V ±10%         | Commercial           | 60 MHz <sup>(3)</sup> | PLCC44  | Stick   |
| TS80C52X2zzz-VCC           | 8K ROM      | 5V ±10%         | Commercial           | 60 MHz <sup>(3)</sup> | PQFP44  | Tray    |
| TS80C52X2zzz-VCE           | 8K ROM      | 5V ±10%         | Commercial           | 60 MHz <sup>(3)</sup> | VQFP44  | Tray    |
| TS80C52X2zzz-MIA           | 8K ROM      | 5V ±10%         | Industrial           | 40 MHz <sup>(1)</sup> | PDIL40  | Stick   |
| TS80C52X2zzz-MIB           | 8K ROM      | 5V ±10%         | Industrial           | 40 MHz <sup>(1)</sup> | PLCC44  | Stick   |
| TS80C52X2zzz-MIC           | 8K ROM      | 5V ±10%         | Industrial           | 40 MHz <sup>(1)</sup> | PQFP44  | Tray    |
| TS80C52X2zzz-MIE           | 8K ROM      | 5V ±10%         | Industrial           | 40 MHz <sup>(1)</sup> | VQFP44  | Tray    |
| TS80C52X2zzz-LIA           | 8K ROM      | 2.7 to 5.5V     | Industrial           | 30 MHz <sup>(1)</sup> | PDIL40  | Stick   |
| TS80C52X2zzz-LIB           | 8K ROM      | 2.7 to 5.5V     | Industrial           | 30 MHz <sup>(1)</sup> | PLCC44  | Stick   |
| TS80C52X2zzz-LIC           | 8K ROM      | 2.7 to 5.5V     | Industrial           | 30 MHz <sup>(1)</sup> | PQFP44  | Tray    |
| TS80C52X2zzz-LIE           | 8K ROM      | 2.7 to 5.5V     | Industrial           | 30 MHz <sup>(1)</sup> | VQFP44  | Tray    |
| TS80C52X2zzz-VIA           | 8K ROM      | 5V ±10%         | Industrial           | 60 MHz <sup>(3)</sup> | PDIL40  | Stick   |
| TS80C52X2zzz-VIB           | 8K ROM      | 5V ±10%         | Industrial           | 60 MHz <sup>(3)</sup> | PLCC44  | Stick   |
| TS80C52X2zzz-VIC           | 8K ROM      | 5V ±10%         | Industrial           | 60 MHz <sup>(3)</sup> | PQFP44  | Tray    |
| TS80C52X2zzz-VIE           | 8K ROM      | 5V ±10%         | Industrial           | 60 MHz <sup>(3)</sup> | VQFP44  | Tray    |
|                            |             |                 |                      |                       |         |         |
| AT80C52X2zzz-3CSUM         | 8K ROM      | 5V ±10%         | Industrial & Green   | 40 MHz <sup>(1)</sup> | PDIL40  | Stick   |
| AT80C52X2zzz-SLSUM         | 8K ROM      | 5V ±10%         | Industrial & Green   | 40 MHz <sup>(1)</sup> | PLCC44  | Stick   |
| AT80C52X2zzz-RLTUM         | 8K ROM      | 5V ±10%         | Industrial & Green   | 40 MHz <sup>(1)</sup> | VQFP44  | Tray    |
|                            |             |                 |                      |                       |         |         |

 Table 37. Possible Ordering Entries (Continued)

| Part Number <sup>(3)</sup> | Memory Size | Supply Voltage | Temperature<br>Range | Max Frequency         | Package | Packing |
|----------------------------|-------------|----------------|----------------------|-----------------------|---------|---------|
| AT80C52X2zzz-3CSUL         | 8K ROM      | 2.7 to 5.5V    | Industrial & Green   | 30 MHz <sup>(1)</sup> | PDIL40  | Stick   |
| AT80C52X2zzz-SLSUL         | 8K ROM      | 2.7 to 5.5V    | Industrial & Green   | 30 MHz <sup>(1)</sup> | PLCC44  | Stick   |
| AT80C52X2zzz-RLTUL         | 8K ROM      | 2.7 to 5.5V    | Industrial & Green   | 30 MHz <sup>(1)</sup> | VQFP44  | Tray    |
| AT80C52X2zzz-3CSUV         | 8K ROM      | 5V ±10%        | Industrial & Green   | 60 MHz <sup>(3)</sup> | PDIL40  | Stick   |
| AT80C52X2zzz-SLSUV         | 8K ROM      | 5V ±10%        | Industrial & Green   | 60 MHz <sup>(3)</sup> | PLCC44  | Stick   |
| AT80C52X2zzz-RLTUV         | 8K ROM      | 5V ±10%        | Industrial & Green   | 60 MHz <sup>(3)</sup> | VQFP44  | Tray    |
|                            |             |                |                      |                       |         |         |
| TS87C52X2-MCA              | 8K OTP      | 5V ±10%        | Commercial           | 40 MHz <sup>(1)</sup> | PDIL40  | Stick   |
| TS87C52X2-MCB              | 8K OTP      | 5V ±10%        | Commercial           | 40 MHz <sup>(1)</sup> | PLCC44  | Stick   |
| TS87C52X2-MCC              | 8K OTP      | 5V ±10%        | Commercial           | 40 MHz <sup>(1)</sup> | PQFP44  | Tray    |
| TS87C52X2-MCE              | 8K OTP      | 5V ±10%        | Commercial           | 40 MHz <sup>(1)</sup> | VQFP44  | Tray    |
| TS87C52X2-LCA              | 8K OTP      | 2.7 to 5.5V    | Commercial           | 30 MHz <sup>(1)</sup> | PDIL40  | Stick   |
| TS87C52X2-LCB              | 8K OTP      | 2.7 to 5.5V    | Commercial           | 30 MHz <sup>(1)</sup> | PLC44   | Stick   |
| TS87C52X2-LCC              | 8K OTP      | 2.7 to 5.5V    | Commercial           | 30 MHz <sup>(1)</sup> | PQFP44  | Tray    |
| TS87C52X2-LCE              | 8K OTP      | 2.7 to 5.5V    | Commercial           | 30 MHz <sup>(1)</sup> | VQFP44  | Tray    |
| TS87C52X2-VCA              | 8K OTP      | 5V ±10%        | Commercial           | 60 MHz <sup>(3)</sup> | PDIL40  | Stick   |
| TS87C52X2-VCB              | 8K OTP      | 5V ±10%        | Commercial           | 60 MHz <sup>(3)</sup> | PLCC44  | Stick   |
| TS87C52X2-VCC              | 8K OTP      | 5V ±10%        | Commercial           | 60 MHz <sup>(3)</sup> | PQFP44  | Tray    |
| TS87C52X2-VCE              | 8K OTP      | 5V ±10%        | Commercial           | 60 MHz <sup>(3)</sup> | VQFP44  | Tray    |
| TS87C52X2-MIA              | 8K OTP      | 5V ±10%        | Industrial           | 40 MHz <sup>(1)</sup> | PDIL40  | Stick   |
| TS87C52X2-MIB              | 8K OTP      | 5V ±10%        | Industrial           | 40 MHz <sup>(1)</sup> | PLCC44  | Stick   |
| TS87C52X2-MIC              | 8K OTP      | 5V ±10%        | Industrial           | 40 MHz <sup>(1)</sup> | PQFP44  | Tray    |
| TS87C52X2-MIE              | 8K OTP      | 5V ±10%        | Industrial           | 40 MHz <sup>(1)</sup> | VQFP44  | Tray    |
| <b>TS87C52X2</b> -LIA      | 8K OTP      | 2.7 to 5.5V    | Industrial           | 30 MHz <sup>(1)</sup> | PDIL40  | Stick   |
| <b>TS87C52X2</b> -LIB      | 8K OTP      | 2.7 to 5.5V    | Industrial           | 30 MHz <sup>(1)</sup> | PLCC44  | Stick   |
| TS87C52X2-LIC              | 8K OTP      | 2.7 to 5.5V    | Industrial           | 30 MHz <sup>(1)</sup> | PQFP44  | Tray    |
| TS87C52X2-LIE              | 8K OTP      | 2.7 to 5.5V    | Industrial           | 30 MHz <sup>(1)</sup> | VQFP44  | Tray    |
| TS87C52X2-VIA              | 8K OTP      | 5V ±10%        | Industrial           | 60 MHz <sup>(3)</sup> | PDIL40  | Stick   |
| TS87C52X2-VIB              | 8K OTP      | 5V ±10%        | Industrial           | 60 MHz <sup>(3)</sup> | PLCC44  | Stick   |
| TS87C52X2-VIC              | 8K OTP      | 5V ±10%        | Industrial           | 60 MHz <sup>(3)</sup> | PQFP44  | Tray    |
| TS87C52X2-VIE              | 8K OTP      | 5V ±10%        | Industrial           | 60 MHz <sup>(3)</sup> | VQFP44  | Tray    |
|                            |             |                |                      |                       |         |         |
|                            |             |                |                      |                       |         |         |

