



Welcome to E-XFL.COM

### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

### Details

| Product Status             | Obsolete                                                                |
|----------------------------|-------------------------------------------------------------------------|
| Core Processor             | 80C51                                                                   |
| Core Size                  | 8-Bit                                                                   |
| Speed                      | 60/30MHz                                                                |
| Connectivity               | UART/USART                                                              |
| Peripherals                | POR                                                                     |
| Number of I/O              | 32                                                                      |
| Program Memory Size        | -                                                                       |
| Program Memory Type        | ROMIess                                                                 |
| EEPROM Size                | -                                                                       |
| RAM Size                   | 256 x 8                                                                 |
| Voltage - Supply (Vcc/Vdd) | 4.5V ~ 5.5V                                                             |
| Data Converters            | -                                                                       |
| Oscillator Type            | Internal                                                                |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                       |
| Mounting Type              | Through Hole                                                            |
| Package / Case             | 40-DIP (0.600", 15.24mm)                                                |
| Supplier Device Package    | 40-PDIL                                                                 |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/ts80c32x2-via |
|                            |                                                                         |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

### **Pin Configuration**



\*NIC: No Internal Connection





| Mnemonic        | Pin Number |                  | mber         | Туре | Name and Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
|-----------------|------------|------------------|--------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|                 | DIL        | LCC              | VQFP<br>1.4  |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
| V <sub>SS</sub> | 20         | 22               | 16           | I    | Ground: 0V reference                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
| Vss1            |            | 1                | 39           | I    | Optional Ground: Contact the Sales Office for ground connection.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |
| V <sub>CC</sub> | 40         | 44               | 38           | I    | <b>Power Supply:</b> This is the power supply voltage for normal idle and power-down operation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |
| P0.0-P0.7       | 39-<br>32  | 43-<br>36        | 37-30        | I/O  | <b>Port 0</b> : Port 0 is an open-drain, bidirectional I/O port. Port 0 pins that have 1s written to them float and can be used as high impedance inputs.Port 0 pins must be polarized to Vcc                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |
|                 |            |                  |              |      | or Vss in order to prevent any parasitic current consumption.<br>Port 0 is also the multiplexed low-order address and data bus<br>during access to external program and data memory. In this<br>application, it uses strong internal pull-up when emitting 1s.<br>Port 0 also inputs the code bytes during EPROM<br>programming. External pull-ups are required during program<br>verification during which P0 outputs the code bytes.                                                                                                                                                                                |  |  |
| P1.0-P1.7       | 1-8        | 2-9              | 40-44<br>1-3 | I/O  | Port 1: Port 1 is an 8-bit bidirectional I/O port with internal pull-ups. Port 1 pins that have 1s written to them are pulled high by the internal pull-ups and can be used as inputs. As                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |
|                 |            |                  |              |      | inputs, Port 1 pins that are externally pulled low will source<br>current because of the internal pull-ups. Port 1 also receives<br>the low-order address byte during memory programming and<br>verification.                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |
|                 |            |                  |              |      | Alternate functions for Port 1 include:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
|                 | 1          | 2                | 40           | I/O  | T2 (P1.0): Timer/Counter 2 external count input/Clockout                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
|                 | 2          | 3                | 41           | I    | <b>T2EX (P1.1):</b> Timer/Counter 2 Reload/Capture/Direction Control                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
| P2.0-P2.7       | 21-<br>28  | 24-<br>31        | 18-25        | I/O  | <b>Port 2</b> : Port 2 is an 8-bit bidirectional I/O port with internal pull-ups. Port 2 pins that have 1s written to them are pulled high by the internal pull-ups and can be used as inputs. As                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
|                 |            |                  |              |      | inputs, Port 2 pins that are externally pulled low will source<br>current because of the internal pull-ups. Port 2 emits the high-<br>order address byte during fetches from external program<br>memory and during accesses to external data memory that<br>use 16-bit addresses (MOVX atDPTR). In this application, it<br>uses strong internal pull-ups emitting 1s. During accesses to<br>external data memory that use 8-bit addresses (MOVX atRi),<br>port 2 emits the contents of the P2 SFR. Some Port 2 pins<br>receive the high order address bits during EPROM<br>programming and verification: P2.0 to P2.4 |  |  |
| P3.0-P3.7       | 10-<br>17  | 11,<br>13-<br>19 | 5,<br>7-13   | I/O  | Port 3: Port 3 is an 8-bit bidirectional I/O port with internal pull-ups. Port 3 pins that have 1s written to them are pulle high by the internal pull-ups and can be used as inputs. As inputs, Port 3 pins that are externally pulled low will source                                                                                                                                                                                                                                                                                                                                                               |  |  |
|                 |            |                  |              |      | current because of the internal pull-ups. Port 3 also serves<br>the special features of the 80C51 family, as listed below.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |
|                 | 10         | 11               | 5            | I    | RXD (P3.0): Serial input port                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |
|                 | 11         | 13               | 7            | 0    | TXD (P3.1): Serial output port                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |
|                 | 12         | 14               | 8            | Ι    | INT0 (P3.2): External interrupt 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |

TS8xCx2X2

6

| Mnemonic           | I   | Pin Nu | mber        | Туре  | Name and Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
|--------------------|-----|--------|-------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|                    | DIL | LCC    | VQFP<br>1.4 |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
|                    | 13  | 15     | 9           | I     | INT1 (P3.3): External interrupt 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
|                    | 14  | 16     | 10          | I     | T0 (P3.4): Timer 0 external input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
|                    | 15  | 17     | 11          | I     | T1 (P3.5): Timer 1 external input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
|                    | 16  | 18     | 12          | 0     | WR (P3.6): External data memory write strobe                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
|                    | 17  | 19     | 13          | 0     | RD (P3.7): External data memory read strobe                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| Reset              | 9   | 10     | 4           | I     | <b>Reset:</b> A high on this pin for two machine cycles while the oscillator is running, resets the device. An internal diffused resistor to $V_{SS}$ permits a power-on reset using only an external capacitor to $V_{CC}$ .                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| ALE/PROG           | 30  | 33     | 27          | O (I) | Address Latch Enable/Program Pulse: Output pulse for<br>latching the low byte of the address during an access to<br>external memory. In normal operation, ALE is emitted at a<br>constant rate of 1/6 (1/3 in X2 mode) the oscillator frequency,<br>and can be used for external timing or clocking. Note that one<br>ALE pulse is skipped during each access to external data<br>memory. This pin is also the program pulse input (PROG)<br>during EPROM programming. ALE can be disabled by setting<br>SFR's AUXR.0 bit. With this bit set, ALE will be inactive<br>during internal fetches.                                       |  |
| PSEN               | 29  | 32     | 26          | 0     | Program Store ENable: The read strobe to external program<br>memory. When executing code from the external program<br>memory, <u>PSEN</u> is activated twice each machine cycle, except<br>that two <u>PSEN</u> activations are skipped during each access to<br>external data memory. <u>PSEN</u> is not activated during fetches<br>from internal program memory.                                                                                                                                                                                                                                                                  |  |
| ĒĀ/V <sub>PP</sub> | 31  | 35     | 29          | I     | External Access Enable/Programming Supply Voltage:<br>EA must be externally held low to enable the device to fetch<br>code from external program memory locations 0000H and<br>3FFFH (RB) or 7FFFH (RC), or FFFFH (RD). If EA is held<br>high, the device executes from internal program memory<br>unless the program counter contains an address greater than<br>3FFFH (RB) or 7FFFH (RC) EA must be held low for<br>ROMless devices. This pin also receives the 12.75V<br>programming supply voltage (V <sub>PP</sub> ) during EPROM<br>programming. If security level 1 is programmed, EA will be<br>internally latched on Reset. |  |
| XTAL1              | 19  | 21     | 15          | I     | Crystal 1: Input to the inverting oscillator amplifier and input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
|                    |     |        |             |       | to the internal clock generator circuits.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
| XTAL2              | 18  | 20     | 14          | 0     | Crystal 2: Output from the inverting oscillator amplifier                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |





## TS80C52X2 Enhanced Features

In comparison to the original 80C52, the TS80C52X2 implements some new features, which are:

- The X2 option
- The Dual Data Pointer
- The 4 level interrupt priority system
- The power-off flag
- The ONCE mode
- The ALE disabling
- Some enhanced features are also located in the UART and the Timer 2

**X2 Feature** The TS80C52X2 core needs only 6 clock periods per machine cycle. This feature called "X2" provides the following advantages:

- Divide frequency crystals by 2 (cheaper crystals) while keeping same CPU power
- Save power consumption while keeping same CPU power (oscillator power saving)
- Save power consumption by dividing dynamically operating frequency by 2 in operating and idle modes
- Increase CPU power by 2 while keeping same crystal frequency

In order to keep the original C51 compatibility, a divider by 2 is inserted between the XTAL1 signal and the main clock input of the core (phase generator). This divider may be disabled by software.

DescriptionThe clock for the whole circuit and peripheral is first divided by two before being used by<br/>the CPU core and peripherals. This allows any cyclic ratio to be accepted on XTAL1<br/>input. In X2 mode, as this divider is bypassed, the signals on XTAL1 must have a cyclic<br/>ratio between 40 to 60%. Figure 1. shows the clock generation block diagram. X2 bit is<br/>validated on XTAL1÷2 rising edge to avoid glitches when switching from X2 to STD<br/>mode. Figure 2 shows the mode switching waveforms.

Figure 1. Clock Generation Diagram



8





Programmable Clock-output

In the clock-out mode, timer 2 operates as a 50%-duty-cycle, programmable clock generator (See Figure 5). The input clock increments TL2 at frequency F<sub>OSC</sub>/2. The timer repeatedly counts to overflow from a loaded value. At overflow, the contents of RCAP2H and RCAP2L registers are loaded into TH2 and TL2. In this mode, timer 2 overflows do not generate interrupts. The formula gives the clock-out frequency as a function of the system oscillator frequency and the value in the RCAP2H and RCAP2L registers :

$$Clock - OutFrequency = \frac{F_{osc}}{4 \times (65536 - RCAP2H/RCAP2L)}$$

For a 16 MHz system clock, timer 2 has a programmable frequency range of 61 Hz  $(F_{OSC}/2^{16})$  to 4 MHz  $(F_{OSC}/4)$ . The generated clock signal is brought out to T2 pin (P1.0).

Timer 2 is programmed for the clock-out mode as follows:

- Set T2OE bit in T2MOD register.
- Clear C/T2 bit in T2CON register.
- Determine the 16-bit reload value from the formula and enter it in RCAP2H/RCAP2L registers.
- Enter a 16-bit initial value in timer registers TH2/TL2. It can be the same as the reload value or a different one depending on the application.
- To start the timer, set TR2 run control bit in T2CON register.

It is possible to use timer 2 as a baud rate generator and a clock generator simultaneously. For this configuration, the baud rates and clock frequencies are not independent since both functions use the values in the RCAP2H and RCAP2L registers.



# **TS80C52X2 Serial I/O**<br/>PortThe serial I/O port in the TS80C52X2 is compatible with the serial I/O port in the 80C52.<br/>It provides both synchronous and asynchronous communication modes. It operates as<br/>an Universal Asynchronous Receiver and Transmitter (UART) in three full-duplex<br/>modes (Modes 1, 2 and 3). Asynchronous transmission and reception can occur simul-<br/>taneously and at different baud rates<br/>Serial I/O port includes the following enhancements:<br/> Framing Error DetectionFraming bit error detection is provided for the three asynchronous modes (modes 1, 2<br/>and 3). To enable the framing bit error detection feature, set SMOD0 bit in PCON regis-<br/>ter (See Figure 6).

### Figure 6. Framing Error Block Diagram



When this feature is enabled, the receiver checks each incoming data frame for a valid stop bit. An invalid stop bit may result from noise on the serial lines or from simultaneous transmission by two CPUs. If a valid stop bit is not found, the Framing Error bit (FE) in SCON register (See Table 9.) bit is set.

Software may examine FE bit after each reception to check for data errors. Once set, only software or a reset can clear FE bit. Subsequently received frames with valid stop bits cannot clear FE bit. When FE feature is enabled, RI rises on stop bit instead of the last data bit (See Figure 7. and Figure 8.).

### Figure 7. UART Timings in Mode 1





1111 0000b).
For slave A, bit 1 is a 1; for slaves B and C, bit 1 is a don't care bit. To communicate with slaves B and C, but not slave A, the master must send an address with bits 0 and 1 both set (e.g. 1111 0011b).
To communicate with slaves A, B and C, the master must send an address with bit 0 set, bit 1 clear, and bit 2 clear (e.g. 1111 0001b).

**Broadcast Address** A broadcast address is formed from the logical OR of the SADDR and SADEN registers with zeros defined as don't-care bits, e.g.:

SADDR 0101 0110b SADEN 1111 1100b Broadcast =SADDR OR SADEN1111 111Xb

The use of don't-care bits provides flexibility in defining the broadcast address, however in most applications, a broadcast address is FFh. The following is an example of using broadcast addresses:

Slave A:SADDR1111 0001b <u>SADEN1111 1010b</u> Broadcast1111 1X11b, Slave B:SADDR1111 0011b <u>SADEN1111 1001b</u> Broadcast1111 1X11B,

Slave C:SADDR=1111 0010b <u>SADEN1111 1101b</u> Broadcast1111 1111b

For slaves A and B, bit 2 is a don't care bit; for slave C, bit 2 is set. To communicate with all of the slaves, the master must send an address FFh. To communicate with slaves A and B, but not slave C, the master can send and address FBh.

Reset AddressesOn reset, the SADDR and SADEN registers are initialized to 00h, i.e. the given and<br/>broadcast addresses are XXXX XXXb (all don't-care bits). This ensures that the serial<br/>port will reply to any address, and so, that it is backwards compatible with the 80C51<br/>microcontrollers that do not support automatic address recognition.

 Table 7.
 SADEN Register

| 7                                   | 6          | 5           | 4             | 3 | 2        | 1 | 0 |
|-------------------------------------|------------|-------------|---------------|---|----------|---|---|
|                                     |            |             |               |   |          |   |   |
| Decet Valu                          |            | 0006        |               |   | <u>.</u> |   |   |
| Reset Valu                          |            | 0000        |               |   |          |   |   |
| Not bit add                         | ressable   |             |               |   |          |   |   |
|                                     |            |             |               |   |          |   |   |
|                                     |            |             |               |   |          |   |   |
| Table 8 S                           |            | vietor      |               |   |          |   |   |
|                                     | -          |             |               |   |          |   |   |
|                                     | -          |             | er (A9h)      |   |          |   |   |
| <b>Table 8.</b> S<br>SADDR - S<br>7 | -          |             | er (A9h)<br>4 | 3 | 2        | 1 | 0 |
| SADDR - S                           | lave Addre | ess Registe | er (A9h)<br>4 | 3 | 2        | 1 | 0 |
| SADDR - S                           | lave Addre | ess Registe | er (A9h)<br>4 | 3 | 2        | 1 | 0 |

Not bit addressable





Table 9.SCON RegisterSCON - Serial Control Register (98h)

| 7             | 6               | 5                                                                                                                                | 4                                                                                                                                                                                                                                                     | 3                              | 2                                                                                                               | 1             | 0          |  |  |
|---------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|-----------------------------------------------------------------------------------------------------------------|---------------|------------|--|--|
| FE/SM0        | SM1             | SM2                                                                                                                              | REN                                                                                                                                                                                                                                                   | TB8                            | RB8                                                                                                             | TI            | RI         |  |  |
| Bit<br>Number | Bit<br>Mnemonic | Description                                                                                                                      |                                                                                                                                                                                                                                                       |                                |                                                                                                                 |               |            |  |  |
| 7             | FE              | Framing Erro<br>Clear to reset<br>Set by hardwa<br>SMOD0 must                                                                    | the error state<br>are when an in                                                                                                                                                                                                                     | e, not cleare<br>valid stop b  |                                                                                                                 | bit.          |            |  |  |
|               | SM0             | Serial port Mo<br>Refer to SM1<br>SMOD0 must                                                                                     | for serial port                                                                                                                                                                                                                                       |                                | tion.<br>ess to the SM0 b                                                                                       | it            |            |  |  |
| 6             | SM1             | Serial port Mo           SM0         SM1           0         0           0         1           1         0           1         1 | ModeDesc0Shift18-bit29-bit                                                                                                                                                                                                                            | Register F<br>UART \<br>UART F | aud Rate<br><sub>XTAL</sub> /12 (/6 in X2<br>'ariable<br><sub>XTAL</sub> /64 or F <sub>XTAL</sub> /<br>'ariable |               | n X2 mode) |  |  |
| 5             | SM2             | Clear to disab<br>Set to enable                                                                                                  | le multiproces<br>multiprocesso                                                                                                                                                                                                                       | sor commu<br>r communic        | or Communicat<br>nication feature.<br>ation feature in r<br>eared in mode (                                     | node 2 and 3, |            |  |  |
| 4             | REN             | Reception En<br>Clear to disab<br>Set to enable                                                                                  | le serial recep                                                                                                                                                                                                                                       |                                |                                                                                                                 |               |            |  |  |
| 3             | TB8             | Transmitter Bi<br>Clear to transr<br>Set to transmi                                                                              | nit a logic 0 in                                                                                                                                                                                                                                      | the 9th bit.                   | n modes 2 and 3                                                                                                 | i.            |            |  |  |
| 2             | RB8             | Cleared by ha<br>Set by hardwa                                                                                                   | Receiver Bit 8 / Ninth bit received in modes 2 and 3<br>Cleared by hardware if 9th bit received is a logic 0.<br>Set by hardware if 9th bit received is a logic 1.<br>In mode 1, if SM2 = 0, RB8 is the received stop bit. In mode 0 RB8 is not used. |                                |                                                                                                                 |               |            |  |  |
| 1             | ті              | Clear to acknown Set by hardward                                                                                                 | Transmit Interrupt flag<br>Clear to acknowledge interrupt.<br>Set by hardware at the end of the 8th bit time in mode 0 or at the beginning of the<br>stop bit in the other modes.                                                                     |                                |                                                                                                                 |               |            |  |  |
| 0             | RI              | Clear to acknown Set by hardward                                                                                                 | Receive Interrupt flag<br>Clear to acknowledge interrupt.<br>Set by hardware at the end of the 8th bit time in mode 0, see Figure 7. and Figure<br>3. in the other modes.                                                                             |                                |                                                                                                                 |               |            |  |  |

Reset Value = 0000 0000b Bit addressable



### **Interrupt System**

The TS80C52X2 has a total of 6 interrupt vectors: two external interrupts (INT0 and INT1), three timer interrupts (timers 0, 1 and 2) and the serial port interrupt. These interrupts are shown in Figure 9.

### Figure 9. Interrupt Control System



Each of the interrupt sources can be individually enabled or disabled by setting or clearing a bit in the Interrupt Enable register (See Table 12.). This register also contains a global disable bit, which must be cleared to disable all interrupts at once.

Each interrupt source can also be individually programmed to one out of four priority levels by setting or clearing a bit in the Interrupt Priority register (See Table 13.) and in the Interrupt Priority High register (See Table 14.). shows the bit values and priority levels associated with each combination.

| Table 11. | Priority | Level Bit | Values |
|-----------|----------|-----------|--------|
|           |          |           |        |
|           |          |           |        |

| IPH.x | IP.x | Interrupt Level Priority |
|-------|------|--------------------------|
| 0     | 0    | 0 (Lowest)               |
| 0     | 1    | 1                        |
| 1     | 0    | 2                        |
| 1     | 1    | 3 (Highest)              |

A low-priority interrupt can be interrupted by a high priority interrupt, but not by another low-priority interrupt. A high-priority interrupt can't be interrupted by any other interrupt source.

If two interrupt requests of different priority levels are received simultaneously, the request of higher priority level is serviced. If interrupt requests of the same priority level

| Idle mode                     | An instruction that sets PCON.0 causes that to be the last instruction executed before going into the Idle mode. In the Idle mode, the internal clock signal is gated off to the CPU, but not to the interrupt, Timer, and Serial Port functions. The CPU status is pre-<br>served in its entirely : the Stack Pointer, Program Counter, Program Status Word, Accumulator and all other registers maintain their data during Idle. The port pins hold the logical states they had at the time Idle was activated. ALE and PSEN hold at logic high levels.                                                         |
|-------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                               | There are two ways to terminate the Idle. Activation of any enabled interrupt will cause PCON.0 to be cleared by hardware, terminating the Idle mode. The interrupt will be serviced, and following RETI the next instruction to be executed will be the one following the instruction that put the device into idle.                                                                                                                                                                                                                                                                                             |
|                               | The flag bits GF0 and GF1 can be used to give an indication if an interrupt occured dur-<br>ing normal operation or during an Idle. For example, an instruction that activates Idle<br>can also set one or both flag bits. When Idle is terminated by an interrupt, the interrupt<br>service routine can examine the flag bits.                                                                                                                                                                                                                                                                                   |
|                               | The other way of terminating the Idle mode is with a hardware reset. Since the clock oscillator is still running, the hardware reset needs to be held active for only two machine cycles (24 oscillator periods) to complete the reset.                                                                                                                                                                                                                                                                                                                                                                           |
| Power-down Mode               | To save maximum power, a power-down mode can be invoked by software (Refer to Table 10., PCON register).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|                               | In power-down mode, the oscillator is stopped and the instruction that invoked power-<br>down mode is the last instruction executed. The internal RAM and SFRs retain their<br>value until the power-down mode is terminated. $V_{CC}$ can be lowered to save further<br>power. Either a hardware reset or an external interrupt can cause an exit from power-<br>down. To properly terminate power-down, the reset or external interrupt should not be<br>executed before $V_{CC}$ is restored to its normal operating level and must be held active<br>long enough for the oscillator to restart and stabilize. |
|                               | Only external interrupts INT0 and INT1 are useful to exit from power-down. For that, interrupt must be enabled and configured as level or edge sensitive interrupt input. Holding the pin low restarts the oscillator but bringing the pin high completes the exit as detailed in Figure 10. When both interrupts are enabled, the oscillator restarts as soon as one of the two inputs is held low and power down exit will be completed when the first input will be released. In this case the higher priority interrupt service routine is executed.                                                          |
|                               | Once the interrupt is serviced, the next instruction to be executed after RETI will be the one following the instruction that put TS80C52X2 into power-down mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| Figure 10. Power-down Exit Wa | veform                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |

MEI



TS8xCx2X2

Control and program signals must be held at the levels indicated in Table 35.

**Definition of terms** 

Address Lines: P1.0-P1.7, P2.0-P2.4 respectively for A0-A12 Data Lines: P0.0-P0.7 for D0-D7 Control Signals: RST, PSEN, P2.6, P2.7, P3.3, P3.6, P3.7. Program Signals: ALE/PROG, EA/VPP.

Table 20. EPROM Set-up Modes

| Mode                                      | RST | PSEN | ALE/<br>PROG | EA/<br>VPP | P2.6 | P2.7 | P3.3 | P3.6 | P3.7 |
|-------------------------------------------|-----|------|--------------|------------|------|------|------|------|------|
| Program Code data                         | 1   | 0    | IJ           | 12.75V     | 0    | 1    | 1    | 1    | 1    |
| Verify Code data                          | 1   | 0    | 1            | 1          | 0    |      | 0    | 1    | 1    |
| Program Encryption<br>Array Address 0-3Fh | 1   | 0    | U            | 12.75V     | 0    | 1    | 1    | 0    | 1    |
| Read Signature Bytes                      | 1   | 0    | 1            | 1          | 0    |      | 0    | 0    | 0    |
| Program Lock bit 1                        | 1   | 0    | ប            | 12.75V     | 1    | 1    | 1    | 1    | 1    |
| Program Lock bit 2                        | 1   | 0    | ъ            | 12.75V     | 1    | 1    | 1    | 0    | 0    |
| Program Lock bit 3                        | 1   | 0    | Ъ            | 12.75V     | 1    | 0    | 1    | 1    | 0    |

### Figure 11. Set-Up Modes Configuration



\* See Table 31. for proper value on these inputs



| Programming Algorithm | The Improved Quick Pulse algorithm is based on the Quick Pulse algorithm and decreases the number of pulses applied during byte programming from 25 to 1.                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                       | <ul> <li>To program the TS87C52X2 the following sequence must be exercised:</li> <li>Step 1: Activate the combination of control signals.</li> <li>Step 2: Input the valid address on the address lines.</li> <li>Step 3: Input the appropriate data on the data lines.</li> <li>Step 4: Raise EA/VPP from VCC to VPP (typical 12.75V).</li> <li>Step 5: Pulse ALE/PROG once.</li> <li>Step 6: Lower EA/VPP from VPP to VCC</li> <li>Repeat step 2 through 6 changing the address and data for the entire array or until the end of the object file is reached (See Figure 12.).</li> </ul> |

Verify Algorithm Code array verify must be done after each byte or block of bytes is programmed. In either case, a complete verify of the programmed array will ensure reliable programming of the TS87C52X2.

P 2.7 is used to enable data output.

To verify the TS87C52X2 code the following sequence must be exercised:

- Step 1: Activate the combination of program and control signals.
- Step 2: Input the valid address on the address lines.
- Step 3: Read data on the data lines.

Repeat step 2 through 3 changing the address for the entire array verification (See Figure 12.)

The encryption array cannot be directly verified. Verification of the encryption array is done by observing that the code array is well encrypted.

### Figure 12. Programming and Verification Signal's Waveform



EPROM Erasure (Windowed Packages Only) Erasing the EPROM erases the code array, the encryption array and the lock bits returning the parts to full functionality.

Erasure leaves all the EPROM cells in a 1's state (FF).

**Erasure Characteristics** The recommended erasure procedure is exposure to ultraviolet light (at 2537 Å) to an integrated dose at least 15 W-sec/cm<sup>2</sup>. Exposing the EPROM to an ultraviolet lamp of



Figure 16.  $I_{CC}$  Test Condition, Power-down Mode



All other pins are disconnected.

Figure 17. Clock Signal Waveform for  $I_{CC}$  Tests in Active and Idle Modes



### **AC Parameters**

| Explanation of the AC<br>Symbols | Each timing symbol has 5 characters. The first character is always a "T" (stands for time). The other characters, depending on their positions, stand for the name of a signal or the logical status of that signal. The following is a list of all the characters and what they stand for. |                                                                                                                                                 |                                                                                                                                 |                                                                                                     |  |  |
|----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|--|--|
|                                  |                                                                                                                                                                                                                                                                                             | <sub>_L</sub> = Time for Addr <u>ess Va</u> l<br>e for ALE Low to PSEN L                                                                        |                                                                                                                                 |                                                                                                     |  |  |
|                                  | ranges.<br>$T_A = -40^{\circ}C$ to<br>-V ranges.<br>$T_A = 0$ to +70<br>range.<br>$T_A = -40^{\circ}C$ to<br>range.<br>Table 24. giv                                                                                                                                                        | °C (commercial temperat<br>+85°C (industrial temper<br>D°C (commercial temper<br>o +85°C (industrial temper<br>re <u>s the m</u> aximum applica | rature range); $V_{SS} = 0 V$ ;<br>rature range); $V_{SS} = 0 V$<br>erature range); $V_{SS} = 0 V$<br>uble load capacitance for | $V_{CC} = 5V \pm 10\%$ ; -M and<br>(; 2.7 V < $V_{CC}$ < 5.5V; -L<br>/; 2.7 V < $V_{CC}$ < 5.5V; -L |  |  |
|                                  | and ALE and PSEN signals. Timings will be guaranteed if these capacitances are respected. Higher capacitance values can be used, but timings will then be degraded.<br><b>Table 24.</b> Load Capacitance versus speed range, in pF                                                          |                                                                                                                                                 |                                                                                                                                 |                                                                                                     |  |  |
|                                  | -M -V -L                                                                                                                                                                                                                                                                                    |                                                                                                                                                 |                                                                                                                                 |                                                                                                     |  |  |
|                                  | Port 0                                                                                                                                                                                                                                                                                      | 100                                                                                                                                             | 50                                                                                                                              | 100                                                                                                 |  |  |
|                                  | Port 1, 2, 3                                                                                                                                                                                                                                                                                | 80                                                                                                                                              | 50                                                                                                                              | 80                                                                                                  |  |  |
|                                  | ALE / PSEN                                                                                                                                                                                                                                                                                  | 100                                                                                                                                             | 30                                                                                                                              | 100                                                                                                 |  |  |

Table 5., Table 29. and Table 32. give the description of each AC symbols.

Table 27., Table 30. and Table 33. give for each range the AC parameter.



| Table 30. | AC Parameters for a Fix Clock |
|-----------|-------------------------------|
|-----------|-------------------------------|

| Speed             | -I<br>40 I |     | X2 n<br>30 l<br>60 l | V<br>node<br>MHz<br>MHz<br>uiv. | stan<br>mod | V<br>dard<br>le 40<br>Hz | X2 n<br>20 l<br>40 l | L<br>node<br>MHz<br>MHz<br>uiv. | stan<br>mo | L<br>dard<br>ode<br>MHz | Units |
|-------------------|------------|-----|----------------------|---------------------------------|-------------|--------------------------|----------------------|---------------------------------|------------|-------------------------|-------|
| Symbol            | Min        | Max | Min                  | Max                             | Min         | Max                      | Min                  | Max                             | Min        | Max                     |       |
| T <sub>RLRH</sub> | 130        |     | 85                   |                                 | 135         |                          | 125                  |                                 | 175        |                         | ns    |
| T <sub>WLWH</sub> | 130        |     | 85                   |                                 | 135         |                          | 125                  |                                 | 175        |                         | ns    |
| T <sub>RLDV</sub> |            | 100 |                      | 60                              |             | 102                      |                      | 95                              |            | 137                     | ns    |
| T <sub>RHDX</sub> | 0          |     | 0                    |                                 | 0           |                          | 0                    |                                 | 0          |                         | ns    |
| T <sub>RHDZ</sub> |            | 30  |                      | 18                              |             | 35                       |                      | 25                              |            | 42                      | ns    |
| T <sub>LLDV</sub> |            | 160 |                      | 98                              |             | 165                      |                      | 155                             |            | 222                     | ns    |
| T <sub>AVDV</sub> |            | 165 |                      | 100                             |             | 175                      |                      | 160                             |            | 235                     | ns    |
| T <sub>LLWL</sub> | 50         | 100 | 30                   | 70                              | 55          | 95                       | 45                   | 105                             | 70         | 130                     | ns    |
| T <sub>AVWL</sub> | 75         |     | 47                   |                                 | 80          |                          | 70                   |                                 | 103        |                         | ns    |
| T <sub>QVWX</sub> | 10         |     | 7                    |                                 | 15          |                          | 5                    |                                 | 13         |                         | ns    |
| T <sub>QVWH</sub> | 160        |     | 107                  |                                 | 165         |                          | 155                  |                                 | 213        |                         | ns    |
| T <sub>WHQX</sub> | 15         |     | 9                    |                                 | 17          |                          | 10                   |                                 | 18         |                         | ns    |
| T <sub>RLAZ</sub> |            | 0   |                      | 0                               |             | 0                        |                      | 0                               |            | 0                       | ns    |
| T <sub>WHLH</sub> | 10         | 40  | 7                    | 27                              | 15          | 35                       | 5                    | 45                              | 13         | 53                      | ns    |



# External Data Memory Read Cycle



Figure 20. External Data Memory Read Cycle

### Serial Port Timing - Shift Register Mode

Table 32. Symbol Description

| Symbol            | Parameter                                |
|-------------------|------------------------------------------|
| T <sub>XLXL</sub> | Serial port clock cycle time             |
| T <sub>QVHX</sub> | Output data set-up to clock rising edge  |
| T <sub>XHQX</sub> | Output data hold after clock rising edge |
| T <sub>XHDX</sub> | Input data hold after clock rising edge  |
| T <sub>XHDV</sub> | Clock rising edge to input data valid    |

| Speed             | -I<br>40 I | M<br>MHz |     | ИНz | stan<br>mod | V<br>dard<br>le 40<br>Hz |     | node<br>MHz<br>MHz | stan<br>mo | L<br>dard<br>ode<br>MHz | Units |
|-------------------|------------|----------|-----|-----|-------------|--------------------------|-----|--------------------|------------|-------------------------|-------|
| Symbol            | Min        | Max      | Min | Max | Min         | Max                      | Min | Max                | Min        | Max                     |       |
| T <sub>XLXL</sub> | 300        |          | 200 |     | 300         |                          | 300 |                    | 400        |                         | ns    |
| T <sub>QVHX</sub> | 200        |          | 117 |     | 200         |                          | 200 |                    | 283        |                         | ns    |
| T <sub>XHQX</sub> | 30         |          | 13  |     | 30          |                          | 30  |                    | 47         |                         | ns    |
| T <sub>XHDX</sub> | 0          |          | 0   |     | 0           |                          | 0   |                    | 0          |                         | ns    |
| $T_{XHDV}$        |            | 117      |     | 34  |             | 117                      |     | 117                |            | 200                     | ns    |

| Symbol            | Туре | Standard<br>Clock | X2 Clock | -М  | -V  | -L  | Units |
|-------------------|------|-------------------|----------|-----|-----|-----|-------|
| T <sub>XLXL</sub> | Min  | 12 T              | 6 T      |     |     |     | ns    |
| T <sub>QVHX</sub> | Min  | 10 T - x          | 5 T - x  | 50  | 50  | 50  | ns    |
| T <sub>XHQX</sub> | Min  | 2 T - x           | T - x    | 20  | 20  | 20  | ns    |
| T <sub>XHDX</sub> | Min  | х                 | х        | 0   | 0   | 0   | ns    |
| T <sub>XHDV</sub> | Max  | 10 T - x          | 5 T- x   | 133 | 133 | 133 | ns    |

Table 34. AC Parameters for a Variable Clock: Derating Formula

### Shift Register Timing Waveforms











Figure 26. Clock Waveforms



This diagram indicates when signals are clocked internally. The time it takes the signals to propagate to the pins, however, ranges from 25 to 125 ns. This propagation delay is dependent on variables such as temperature and pin loading. Propagation also varies from output to output and component. Typically though ( $T_A = 25^{\circ}C$  fully loaded) RD and WR propagation delays are approximately 50ns. The other signals are typically 85 ns. Propagation delays are incorporated in the AC specifications.

# **Ordering Information**

### Table 37. Possible Ordering Entries

| Part Number <sup>(3)</sup> | Memory Size | Supply Voltage  | Temperature<br>Range | Max Frequency         | Package | Packing     |
|----------------------------|-------------|-----------------|----------------------|-----------------------|---------|-------------|
| TS80C32X2-MCA              | ROMLess     | 5V <u>±</u> 10% | Commercial           | 40 MHz <sup>(1)</sup> | PDIL40  | Stick       |
| TS80C32X2-MCB              | ROMLess     | 5V <u>±</u> 10% | Commercial           | 40 MHz <sup>(1)</sup> | PLCC44  | Stick       |
| TS80C32X2-MCC              | ROMLess     | 5V <u>±</u> 10% | Commercial           | 40 MHz <sup>(1)</sup> | PQFP44  | Tray        |
| TS80C32X2-MCE              | ROMLess     | 5V <u>±</u> 10% | Commercial           | 40 MHz <sup>(1)</sup> | VQFP44  | Tray        |
| TS80C32X2-LCA              | ROMLess     | 2.7 to 5.5V     | Commercial           | 30 MHz <sup>(1)</sup> | PDIL40  | Stick       |
| TS80C32X2-LCB              | ROMLess     | 2.7 to 5.5V     | Commercial           | 30 MHz <sup>(1)</sup> | PLCC44  | Stick       |
| TS80C32X2-LCC              | ROMLess     | 2.7 to 5.5V     | Commercial           | 30 MHz <sup>(1)</sup> | PQFP44  | Tray        |
| TS80C32X2-LCE              | ROMLess     | 2.7 to 5.5V     | Commercial           | 30 MHz <sup>(1)</sup> | VQFP44  | Tray        |
| TS80C32X2-VCA              | ROMLess     | 5V <u>±</u> 10% | Commercial           | 60 MHz <sup>(3)</sup> | PDIL40  | Stick       |
| TS80C32X2-VCB              | ROMLess     | 5V <u>±</u> 10% | Commercial           | 60 MHz <sup>(3)</sup> | PLCC44  | Stick       |
| TS80C32X2-VCC              | ROMLess     | 5V <u>±</u> 10% | Commercial           | 60 MHz <sup>(3)</sup> | PQFP44  | Tray        |
| TS80C32X2-VCE              | ROMLess     | 5V <u>±</u> 10% | Commercial           | 60 MHz <sup>(3)</sup> | VQFP44  | Tray        |
| TS80C32X2-MIA              | ROMLess     | 5V <u>±</u> 10% | Industrial           | 40 MHz <sup>(1)</sup> | PDIL40  | Stick       |
| TS80C32X2-MIB              | ROMLess     | 5V <u>±</u> 10% | Industrial           | 40 MHz <sup>(1)</sup> | PLCC44  | Stick       |
| TS80C32X2-MIC              | ROMLess     | 5V <u>±</u> 10% | Industrial           | 40 MHz <sup>(1)</sup> | PQFP44  | Tray        |
| TS80C32X2-MIE              | ROMLess     | 5V <u>±</u> 10% | Industrial           | 40 MHz <sup>(1)</sup> | VQFP44  | Tray        |
| TS80C32X2-LIA              | ROMLess     | 2.7 to 5.5V     | Industrial           | 30 MHz <sup>(1)</sup> | PDIL40  | Stick       |
| TS80C32X2-LIB              | ROMLess     | 2.7 to 5.5V     | Industrial           | 30 MHz <sup>(1)</sup> | PLCC44  | Stick       |
| TS80C32X2-LIC              | ROMLess     | 2.7 to 5.5V     | Industrial           | 30 MHz <sup>(1)</sup> | PQFP44  | Tray        |
| TS80C32X2-LIE              | ROMLess     | 2.7 to 5.5V     | Industrial           | 30 MHz <sup>(1)</sup> | VQFP44  | Tray        |
| TS80C32X2-VIA              | ROMLess     | 5V <u>±</u> 10% | Industrial           | 60 MHz <sup>(3)</sup> | PDIL40  | Stick       |
| TS80C32X2-VIB              | ROMLess     | 5V <u>±</u> 10% | Industrial           | 60 MHz <sup>(3)</sup> | PLCC44  | Stick       |
| TS80C32X2-VIC              | ROMLess     | 5V <u>±</u> 10% | Industrial           | 60 MHz <sup>(3)</sup> | PQFP44  | Tray        |
| TS80C32X2-VIE              | ROMLess     | 5V <u>±</u> 10% | Industrial           | 60 MHz <sup>(3)</sup> | VQFP44  | Tray        |
|                            |             |                 |                      |                       |         |             |
| AT80C32X2-3CSUM            | ROMLess     | 5V ±10%         | Industrial & Green   | 40 MHz <sup>(1)</sup> | PDIL40  | Stick       |
| AT80C32X2-SLSUM            | ROMLess     | 5V ±10%         | Industrial & Green   | 40 MHz <sup>(1)</sup> | PLCC44  | Stick       |
| AT80C32X2-RLTUM            | ROMLess     | 5V ±10%         | Industrial & Green   | 40 MHz <sup>(1)</sup> | VQFP44  | Tray        |
| AT80C32X2-RLTUM            | ROMLess     | 5V ±10%         | Industrial & Green   | 40 MHz <sup>(1)</sup> | VQFP44  | Tape & Reel |
| AT80C32X2-3CSUL            | ROMLess     | 2.7 to 5.5V     | Industrial & Green   | 30 MHz <sup>(1)</sup> | PDIL40  | Stick       |
| AT80C32X2-SLSUL            | ROMLess     | 2.7 to 5.5V     | Industrial & Green   | 30 MHz <sup>(1)</sup> | PLCC44  | Stick       |



### Table 37. Possible Ordering Entries (Continued)

| Part Number <sup>(3)</sup> | Memory Size | Supply Voltage | Temperature<br>Range | Max Frequency         | Package | Packing |
|----------------------------|-------------|----------------|----------------------|-----------------------|---------|---------|
| AT80C52X2zzz-3CSUL         | 8K ROM      | 2.7 to 5.5V    | Industrial & Green   | 30 MHz <sup>(1)</sup> | PDIL40  | Stick   |
| AT80C52X2zzz-SLSUL         | 8K ROM      | 2.7 to 5.5V    | Industrial & Green   | 30 MHz <sup>(1)</sup> | PLCC44  | Stick   |
| AT80C52X2zzz-RLTUL         | 8K ROM      | 2.7 to 5.5V    | Industrial & Green   | 30 MHz <sup>(1)</sup> | VQFP44  | Tray    |
| AT80C52X2zzz-3CSUV         | 8K ROM      | 5V ±10%        | Industrial & Green   | 60 MHz <sup>(3)</sup> | PDIL40  | Stick   |
| AT80C52X2zzz-SLSUV         | 8K ROM      | 5V ±10%        | Industrial & Green   | 60 MHz <sup>(3)</sup> | PLCC44  | Stick   |
| AT80C52X2zzz-RLTUV         | 8K ROM      | 5V ±10%        | Industrial & Green   | 60 MHz <sup>(3)</sup> | VQFP44  | Tray    |
| TODZOCOVO MOA              |             | 5)/ . 400/     | O a manazial         | 40 MUL-(1)            |         | 04:-1-  |
| TS87C52X2-MCA              | 8K OTP      | 5V ±10%        | Commercial           | 40 MHz <sup>(1)</sup> | PDIL40  | Stick   |
| TS87C52X2-MCB              | 8K OTP      | 5V ±10%        | Commercial           | 40 MHz <sup>(1)</sup> | PLCC44  | Stick   |
| TS87C52X2-MCC              | 8K OTP      | 5V ±10%        | Commercial           | 40 MHz <sup>(1)</sup> | PQFP44  | Tray    |
| <b>TS87C52X2</b> -MCE      | 8K OTP      | 5V ±10%        | Commercial           | 40 MHz <sup>(1)</sup> | VQFP44  | Tray    |
| <b>TS87C52X2</b> -LCA      | 8K OTP      | 2.7 to 5.5V    | Commercial           | 30 MHz <sup>(1)</sup> | PDIL40  | Stick   |
| TS87C52X2-LCB              | 8K OTP      | 2.7 to 5.5V    | Commercial           | 30 MHz <sup>(1)</sup> | PLC44   | Stick   |
| TS87C52X2-LCC              | 8K OTP      | 2.7 to 5.5V    | Commercial           | 30 MHz <sup>(1)</sup> | PQFP44  | Tray    |
| TS87C52X2-LCE              | 8K OTP      | 2.7 to 5.5V    | Commercial           | 30 MHz <sup>(1)</sup> | VQFP44  | Tray    |
| TS87C52X2-VCA              | 8K OTP      | 5V ±10%        | Commercial           | 60 MHz <sup>(3)</sup> | PDIL40  | Stick   |
| <b>TS87C52X2</b> -VCB      | 8K OTP      | 5V ±10%        | Commercial           | 60 MHz <sup>(3)</sup> | PLCC44  | Stick   |
| TS87C52X2-VCC              | 8K OTP      | 5V ±10%        | Commercial           | 60 MHz <sup>(3)</sup> | PQFP44  | Tray    |
| TS87C52X2-VCE              | 8K OTP      | 5V ±10%        | Commercial           | 60 MHz <sup>(3)</sup> | VQFP44  | Tray    |
| TS87C52X2-MIA              | 8K OTP      | 5V ±10%        | Industrial           | 40 MHz <sup>(1)</sup> | PDIL40  | Stick   |
| TS87C52X2-MIB              | 8K OTP      | 5V ±10%        | Industrial           | 40 MHz <sup>(1)</sup> | PLCC44  | Stick   |
| TS87C52X2-MIC              | 8K OTP      | 5V ±10%        | Industrial           | 40 MHz <sup>(1)</sup> | PQFP44  | Tray    |
| TS87C52X2-MIE              | 8K OTP      | 5V ±10%        | Industrial           | 40 MHz <sup>(1)</sup> | VQFP44  | Tray    |
| TS87C52X2-LIA              | 8K OTP      | 2.7 to 5.5V    | Industrial           | 30 MHz <sup>(1)</sup> | PDIL40  | Stick   |
| TS87C52X2-LIB              | 8K OTP      | 2.7 to 5.5V    | Industrial           | 30 MHz <sup>(1)</sup> | PLCC44  | Stick   |
| TS87C52X2-LIC              | 8K OTP      | 2.7 to 5.5V    | Industrial           | 30 MHz <sup>(1)</sup> | PQFP44  | Tray    |
| TS87C52X2-LIE              | 8K OTP      | 2.7 to 5.5V    | Industrial           | 30 MHz <sup>(1)</sup> | VQFP44  | Tray    |
| <b>TS87C52X2</b> -VIA      | 8K OTP      | 5V ±10%        | Industrial           | 60 MHz <sup>(3)</sup> | PDIL40  | Stick   |
| <b>TS87C52X2</b> -VIB      | 8K OTP      | 5V ±10%        | Industrial           | 60 MHz <sup>(3)</sup> | PLCC44  | Stick   |
| TS87C52X2-VIC              | 8K OTP      | 5V ±10%        | Industrial           | 60 MHz <sup>(3)</sup> | PQFP44  | Tray    |
| TS87C52X2-VIE              | 8K OTP      | 5V ±10%        | Industrial           | 60 MHz <sup>(3)</sup> | VQFP44  | Tray    |
|                            |             |                |                      |                       |         |         |
|                            |             |                |                      |                       |         |         |





### Table 37. Possible Ordering Entries (Continued)

| Part Number <sup>(3)</sup> | Memory Size | Supply Voltage | Temperature<br>Range | Max Frequency         | Package | Packing |
|----------------------------|-------------|----------------|----------------------|-----------------------|---------|---------|
| AT87C52X2-3CSUM            | 8K OTP      | 5V ±10%        | Industrial & Green   | 40 MHz <sup>(1)</sup> | PDIL40  | Stick   |
| AT87C52X2-SLSUM            | 8K OTP      | 5V ±10%        | Industrial & Green   | 40 MHz <sup>(1)</sup> | PLCC44  | Stick   |
| AT87C52X2-RLTUM            | 8K OTP      | 5V ±10%        | Industrial & Green   | 40 MHz <sup>(1)</sup> | VQFP44  | Tray    |
| AT87C52X2-3CSUL            | 8K OTP      | 2.7 to 5.5V    | Industrial & Green   | 30 MHz <sup>(1)</sup> | PDIL40  | Stick   |
| AT87C52X2-SLSUL            | 8K OTP      | 2.7 to 5.5V    | Industrial & Green   | 30 MHz <sup>(1)</sup> | PLCC44  | Stick   |
| AT87C52X2-RLTUL            | 8K OTP      | 2.7 to 5.5V    | Industrial & Green   | 30 MHz <sup>(1)</sup> | VQFP44  | Tray    |
| AT87C52X2-3CSUV            | 8K OTP      | 5V ±10%        | Industrial & Green   | 60 MHz <sup>(3)</sup> | PDIL40  | Stick   |
| AT87C52X2-SLSUV            | 8K OTP      | 5V ±10%        | Industrial & Green   | 60 MHz <sup>(3)</sup> | PLCC44  | Stick   |
| AT87C52X2-RLTUV            | 8K OTP      | 5V ±10%        | Industrial & Green   | 60 MHz <sup>(3)</sup> | VQFP44  | Тгау    |

Notes: 1. 20 MHz in X2 Mode.

2. Tape and Reel available for SL, PQFP and RL packages

3. 30 MHz in X2 Mode.