## E·XFL



Welcome to <u>E-XFL.COM</u>

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Details                        |                                                                        |
|--------------------------------|------------------------------------------------------------------------|
| Product Status                 | Obsolete                                                               |
| Number of LABs/CLBs            | -                                                                      |
| Number of Logic Elements/Cells | 1024                                                                   |
| Total RAM Bits                 | 8192                                                                   |
| Number of I/O                  | 161                                                                    |
| Number of Gates                | 30000                                                                  |
| Voltage - Supply               | 4.5V ~ 5.5V                                                            |
| Mounting Type                  | Surface Mount                                                          |
| Operating Temperature          | -40°C ~ 85°C (TC)                                                      |
| Package / Case                 | 208-BFQFP                                                              |
| Supplier Device Package        | 208-PQFP (28x28)                                                       |
| Purchase URL                   | https://www.e-xfl.com/product-detail/microchip-technology/at40k20-2dqi |
|                                |                                                                        |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### Features

- Ultra High Performance
  - System Speeds to 100 MHz
  - Array Multipliers > 50 MHz
  - 10 ns Flexible SRAM
  - Internal Tri-state Capability in Each Cell
- FreeRAM<sup>™</sup>
  - Flexible, Single/Dual Port, Synchronous/Asynchronous 10 ns SRAM
  - 2,048 18,432 Bits of Distributed SRAM Independent of Logic Cells
- 128 384 PCI Compliant I/Os
  - 3V/5V Capability
  - Programmable Output Drive
  - Fast, Flexible Array Access Facilitates Pin Locking
  - Pin-compatible with XC4000, XC5200 FPGAs
- 8 Global Clocks
  - Fast, Low Skew Clock Distribution
  - Programmable Rising/Falling Edge Transitions
  - Distributed Clock Shutdown Capability for Low Power Management
  - Global Reset/Asynchronous Reset Options
  - 4 Additional Dedicated PCI Clocks
- Cache Logic<sup>®</sup> Dynamic Full/Partial Re-configurability In-System
  - Unlimited Re-programmability via Serial or Parallel Modes
    - Enables Adaptive Designs
    - Enables Fast Vector Multiplier Updates
  - QuickChange<sup>™</sup> Tools for Fast, Easy Design Changes
- Pin-compatible Package Options
  - Plastic Leaded Chip Carriers (PLCC)
  - Thin, Plastic Quad Flat Packs (LQFP, TQFP, PQFP)
  - Ball Grid Arrays (BGAs)
- Industry-standard Design Tools
  - Seamless Integration (Libraries, Interface, Full Back-annotation) with Concept<sup>®</sup>, Everest, Exemplar<sup>™</sup>, Mentor<sup>®</sup>, OrCAD<sup>®</sup>, Synario<sup>™</sup>, Synopsys<sup>®</sup>, Verilog<sup>®</sup>, Veribest<sup>®</sup>, Viewlogic<sup>®</sup>, Synplicity<sup>®</sup>
  - Timing Driven Placement & Routing
  - Automatic/Interactive Multi-chip Partitioning
  - Fast, Efficient Synthesis
  - Over 75 Automatic Component Generators Create 1000s of Reusable, Fully Deterministic Logic and RAM Functions
- Intellectual Property Cores
- Fir Filters, UARTs, PCI, FFT and Other System Level Functions
- Easy Migration to Atmel Gate Arrays for High Volume Production
- Supply Voltage 5V for AT40K, and 3.3V for AT40KLV



5K - 50K Gates Coprocessor FPGA with FreeRAM<sup>™</sup>

AT40K05 AT40K05LV AT40K10 AT40K10LV AT40K20 AT40K20LV AT40K40 AT40K40LV

Summary

Rev. 0896CS-FPGA-05/02





| Table 1. AT40K/AT40KLV Family <sup>(1)</sup> | / Familv <sup>(1)</sup> |
|----------------------------------------------|-------------------------|
|----------------------------------------------|-------------------------|

| Device         | AT40K05<br>AT40K05LV | AT40K10<br>AT40K10LV | AT40K20<br>AT40K20LV | AT40K40<br>AT40K40LV |
|----------------|----------------------|----------------------|----------------------|----------------------|
| Usable Gates   | 5K - 10K             | 10K - 20K            | 20K - 30K            | 40K - 50K            |
| Rows x Columns | 16 x 16              | 24 x 24              | 32 x 32              | 48 x 48              |
| Cells          | 256                  | 576                  | 1,024                | 2,304                |
| Registers      | 256 <sup>(1)</sup>   | 576 <sup>(1)</sup>   | 1,024 <sup>(1)</sup> | 2,304 <sup>(1)</sup> |
| RAM Bits       | 2,048                | 4,608                | 8,192                | 18,432               |
| I/O (Maximum)  | 128                  | 192                  | 256                  | 384                  |

Note: 1. Packages with FCK will have 8 less registers.

# DescriptionThe AT40K/AT40KLV is a family of fully PCI-compliant, SRAM-based FPGAs with distributed 10 ns programmable synchronous/asynchronous, dual-port/single-port SRAM, 8 global clocks, Cache Logic ability (partially or fully reconfigurable without loss of data), automatic component generators, and range in size from 5,000 to 50,000 usable gates. I/O counts range from 128 to 384 in industry standard packages ranging from 84-pin PLCC to 352-ball Square BGA, and support 5V designs for AT40K and 3.3V designs for AT40KLV.The AT40K/AT40KLV is designed to quickly implement high-performance, large gate count designs through the use of synthesis and schematic-based tools used on a PC or Sun platform. Atmel's design tools provide seamless integration with industry standard

tools such as Synplicity, ModelSim, Exemplar and Viewlogic. The AT40K/AT40KLV can be used as a coprocessor for high-speed (DSP/processorbased) designs by implementing a variety of computation intensive, arithmetic functions. These include adaptive finite impulse response (FIR) filters, fast Fourier transforms (FFT), convolvers, interpolators and discrete-cosine transforms (DCT) that are required

for video compression and decompression, encryption, convolution and other multime-

# Fast, Flexible and<br/>Efficient SRAMThe AT40K/AT40KLV FPGA offers a patented distributed 10 ns SRAM capability where<br/>the RAM can be used without losing logic resources. Multiple independent, synchronous<br/>or asynchronous, dual-port or single-port RAM functions (FIFO, scratch pad, etc.) can<br/>be created using Atmel's macro generator tool.

dia applications.

### **Fast, Efficient Array and Vector Multipliers** The AT40K/AT40KLV's patented 8-sided core cell with direct horizontal, vertical and diagonal cell-to-cell connections implements ultra fast array multipliers without using any busing resources. The AT40K/AT40KLV's Cache Logic capability enables a large number of design coefficients and variables to be implemented in a very small amount of silicon, enabling vast improvement in system speed at much lower cost than conventional FPGAs.

| Cache Logic Design | The AT40K/AT40KLV, AT6000 and FPSLIC families are capable of implementing Cache Logic (dynamic full/partial logic reconfiguration, without loss of data, on-the-fly) for building adaptive logic and systems. As new logic functions are required, they can be loaded into the logic cache without losing the data already there or disrupting the operation of the rest of the chip; replacing or complementing the active logic. The |
|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                    | AT40K/AT40KLV can act as a reconfigurable coprocessor.                                                                                                                                                                                                                                                                                                                                                                                 |

Automatic Component Generators The AT40K/AT40KLV FPGA family is capable of implementing user-defined, automatically generated, macros in multiple designs; speed and functionality are unaffected by the macro orientation or density of the target device. This enables the fastest, most predictable and efficient FPGA design approach and minimizes design risk by reusing already proven functions. The Automatic Component Generators work seamlessly with industry standard schematic and synthesis tools to create the fastest, most efficient designs available.

The patented AT40K/AT40KLV series architecture employs a symmetrical grid of small yet powerful cells connected to a flexible busing network. Independently controlled clocks and resets govern every column of cells. The array is surrounded by programmable I/O.

Devices range in size from 5,000 to 50,000 usable gates in the family, and have 256 to 2,304 registers. Pin locations are consistent throughout the AT40K/AT40KLV series for easy design migration in the same package footprint. The AT40K/AT40KLV series FPGAs utilize a reliable 0.6µ single-poly, CMOS process and are 100% factory-tested. Atmel's PC- and workstation-based integrated development system (IDS) is used to create AT40K/AT40KLV series designs. Multiple design entry methods are supported.

The Atmel architecture was developed to provide the highest levels of performance, functional density and design flexibility in an FPGA. The cells in the Atmel array are small, efficient and can implement any pair of Boolean functions of (the same) three inputs or any single Boolean function of four inputs. The cell's small size leads to arrays with large numbers of cells, greatly multiplying the functionality in each cell. A simple, high-speed busing network provides fast, efficient communication over medium and long distances.

For a complete version of this datasheet, refer to the FPGA section of the Atmel web site, www.atmel.com.





#### **Atmel Headquarters**

*Corporate Headquarters* 2325 Orchard Parkway San Jose, CA 95131 TEL 1(408) 441-0311 FAX 1(408) 487-2600

#### Europe

Atmel Sarl Route des Arsenaux 41 Case Postale 80 CH-1705 Fribourg Switzerland TEL (41) 26-426-5555 FAX (41) 26-426-5500

#### Asia

Room 1219 Chinachem Golden Plaza 77 Mody Road Tsimhatsui East Kowloon Hong Kong TEL (852) 2721-9778 FAX (852) 2722-1369

#### Japan

9F, Tonetsu Shinkawa Bldg. 1-24-8 Shinkawa Chuo-ku, Tokyo 104-0033 Japan TEL (81) 3-3523-3551 FAX (81) 3-3523-7581

#### **Atmel Operations**

Memory

2325 Orchard Parkway San Jose, CA 95131 TEL 1(408) 441-0311 FAX 1(408) 436-4314

Microcontrollers 2325 Orchard Parkway

San Jose, CA 95131 TEL 1(408) 441-0311 FAX 1(408) 436-4314

La Chantrerie BP 70602 44306 Nantes Cedex 3, France TEL (33) 2-40-18-18-18 FAX (33) 2-40-18-19-60

#### ASIC/ASSP/Smart Cards

Zone Industrielle 13106 Rousset Cedex, France TEL (33) 4-42-53-60-00 FAX (33) 4-42-53-60-01

1150 East Cheyenne Mtn. Blvd. Colorado Springs, CO 80906 TEL 1(719) 576-3300 FAX 1(719) 540-1759

Scottish Enterprise Technology Park Maxwell Building East Kilbride G75 0QR, Scotland TEL (44) 1355-803-000 FAX (44) 1355-242-743 **RF**/Automotive

Theresienstrasse 2 Postfach 3535 74025 Heilbronn, Germany TEL (49) 71-31-67-0 FAX (49) 71-31-67-2340

1150 East Cheyenne Mtn. Blvd. Colorado Springs, CO 80906 TEL 1(719) 576-3300 FAX 1(719) 540-1759

Biometrics/Imaging/Hi-Rel MPU/ High Speed Converters/RF Datacom Avenue de Rochepleine BP 123 38521 Saint-Egreve Cedex, France TEL (33) 4-76-58-30-00 FAX (33) 4-76-58-34-80

Atmel Programmable SLI Hotline (408) 436-4119

Atmel Programmable SLI e-mail fpga@atmel.com

FAQ Available on web site

#### © Atmel Corporation 2002.

Atmel Corporation makes no warranty for the use of its products, other than those expressly contained in the Company's standard warranty which is detailed in Atmel's Terms and Conditions located on the Company's web site. The Company assumes no responsibility for any errors which may appear in this document, reserves the right to change devices or specifications detailed herein at any time without notice, and does not make any commitment to update the information contained herein. No licenses to patents or other intellectual property of Atmel are granted by the Company in connection with the sale of Atmel products, expressly or by implication. Atmel's products are not authorized for use as critical components in life support devices or systems.

ATMEL<sup>®</sup> and Cache Logic<sup>®</sup> are the registered trademarks of Atmel. FreeRAM<sup>™</sup> and QuickChange are the trademarks of Atmel.

Concept<sup>®</sup>, Verilog<sup>®</sup> and OrCAD<sup>®</sup> are the registered trademarks of Cadence Design Systems, Inc.; Mentor<sup>®</sup> and Veribest<sup>®</sup> are the registered trademarks of Mentor Graphics; Exemplar<sup>™</sup> is the trademark of Mentor Graphics; Synario<sup>™</sup> is the trademark of Data I/O Corporation; Synopsys<sup>®</sup> is the registered trademark of Synopsis, Inc.; Viewlogic<sup>™</sup> is the trademark of Viewlogic Systems, Inc.; Synplicity<sup>®</sup> is the registered trademark of Synplify, Inc. Other terms and product names may be the trademarks of others.



e-mail

Web Site

literature@atmel.com

http://www.atmel.com

Printed on recycled paper.

хМ