

#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFI

| Product Status             | Not For New Designs                                                                      |
|----------------------------|------------------------------------------------------------------------------------------|
| Core Processor             | 8051                                                                                     |
| Core Size                  | 8-Bit                                                                                    |
| Speed                      | 25MHz                                                                                    |
| Connectivity               | EBI/EMI, Serial Port                                                                     |
| Peripherals                | POR, WDT                                                                                 |
| Number of I/O              | 36                                                                                       |
| Program Memory Size        | -                                                                                        |
| Program Memory Type        | ROMIess                                                                                  |
| EEPROM Size                | -                                                                                        |
| RAM Size                   | 1K x 8                                                                                   |
| Voltage - Supply (Vcc/Vdd) | 2.7V ~ 5.5V                                                                              |
| Data Converters            | -                                                                                        |
| Oscillator Type            | Internal                                                                                 |
| Operating Temperature      | 0°C ~ 70°C (TA)                                                                          |
| Mounting Type              | Surface Mount                                                                            |
| Package / Case             | 44-LCC (J-Lead)                                                                          |
| Supplier Device Package    | -                                                                                        |
| Purchase URL               | https://www.e-xfl.com/product-detail/nuvoton-technology-corporation-america/w77l032a25pl |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## nuvoton

#### 5.3 Timers

The W77L032 has three 16-bit timers that are functionally similar to the timers of the 8052 family. When used as timers, they can be set to run at either 4 clocks or 12 clocks per count, thus providing the user with the option of operating in a mode that emulates the timing of the original 8052. The W77L032 has an additional feature, the watchdog timer. This timer is used as a System Monitor or as a very long time period timer.

### 5.4 Interrupts

The Interrupt structure in the W77L032 is slightly different from that of the standard 8052. Due to the presence of additional features and peripherals, the number of interrupt sources and vectors has been increased. The W77L032 provides 12 interrupt resources with two priority level, including six external interrupt sources, timer interrupts, serial I/O interrupts and power-fail interrupt.

#### 5.5 **Data Pointers**

The original 8052 had only one 16-bit Data Pointer (DPL, DPH). In the W77L032, there is an additional 16-bit Data Pointer (DPL1, DPH1). This new Data Pointer uses two SFR locations which were unused in the original 8052. In addition there is an added instruction, DEC DPTR (op-code A5H), which helps in improving programming flexibility for the user.

### 5.6 Power Management

Like the standard 80C52, the W77L032 also has IDLE and POWER DOWN modes of operation. The W77L032 provides a new Economy mode which allow user to switch the internal clock rate divided by either 4, 64 or 1024. In the IDLE mode, the clock to the CPU core is stopped while the timers, serial ports and interrupts clock continue to operate. In the POWER DOWN mode, all the clock are stopped and the chip operation is completely stopped. This is the lowest power consumption state.

#### 5.7 **On-chip Data SRAM**

The W77L032 has 1K Bytes of data space SRAM which is read/write accessible and is memory mapped. This on-chip MOVX SRAM is reached by the MOVX instruction. It is not used for executable program memory. There is no conflict or overlap among the 256 bytes Scratchpad RAM and the 1K Bytes MOVX SRAM as they use different addressing modes and separate instructions. The on-chip MOVX SRAM is enabled by setting the DME0 bit in the PMR register. After a reset, the DME0 bit is cleared such that the on-chip MOVX SRAM is disabled, and all data memory spaces 0000H - FFFH access to the external memory. A CONCERNENCE AND CONCERNENCE

## nuvoTon

### **Data Pointer Select**



DPS.0: This bit is used to select either the DPL,DPH pair or the DPL1, DPH1 pair as the active Data Pointer. When set to 1, DPL1, DPH1 will be selected, otherwise DPL, DPH will be selected.

DPS.1 – 7: These bits are reserved, but will read 0.

### **Power Control**

| Bit:         | 7    | 6     | 5 | 4 | 3   | 2   | 1         | 0   |  |
|--------------|------|-------|---|---|-----|-----|-----------|-----|--|
|              | SM0D | SMOD0 | - | - | GF1 | GF0 | PD        | IDL |  |
| Mnemonic: PC | ON   |       |   |   |     | Add | ress: 87h | 0.  |  |

SMOD : This bit doubles the serial port baud rate in mode 1, 2, and 3 when set to 1.

- SMOD0: Framing Error Detection Enable: When SMOD0 is set to 1, then SCON.7(SCON1.7) indicates a Frame Error and acts as the FE(FE\_1) flag. When SMOD0 is 0, then SCON.7(SCON1.7) acts as per the standard 8052 function.
- GF1 0: These two bits are general purpose user flags.
- PD: Setting this bit causes the W77L032 to go into the POWER DOWN mode. In this mode all the clocks are stopped and program execution is frozen.
- IDL: Setting this bit causes the W77L032 to go into the IDLE mode. In this mode the clocks to the CPU are stopped, so program execution is frozen. But the clock to the serial, timer and interrupt blocks is not stopped, and these blocks continue operating.

### **Timer Control**

| Bit: | 7   | 6   | 5   | 4   | 3   | 2  | 1   | 0  |
|------|-----|-----|-----|-----|-----|----|-----|----|
|      | TF1 | TR1 | TF0 | TR0 | IE1 | IT | IE0 | IT |
|      |     |     |     |     |     |    |     |    |

### Mnemonic: TCON

Address: 88h

- TF1: Timer 1 overflow flag: This bit is set when Timer 1 overflows. It is cleared automatically when the program does a timer 1 interrupt service routine. Software can also set or clear this bit.
- TR1: Timer 1 run control: This bit is set or cleared by software to turn timer/counter on or off.
- TF0: Timer 0 overflow flag: This bit is set when Timer 0 overflows. It is cleared automatically when the program does a timer 0 interrupt service routine. Software can also set or clear this bit.
- TR0: Timer 0 run control: This bit is set or cleared by software to turn timer/counter on or off.
- IE1: Interrupt 1 edge detect: Set by hardware when an edge/level is detected on INT1. This bit is cleared by hardware when the service routine is vectored to only if the interrupt was edge triggered. Otherwise it follows the pin.
- IT1: Interrupt 1 type control: Set/cleared by software to specify falling edge/ low level triggered external inputs.

can be set. Attempts to set this bit without obeying these conditions will be ignored. This bit is set to 1 after a power-on reset and unchanged by other forms of reset.

- RGMD: RC Mode Status. This bit indicates the current clock source of microcontroller. When cleared, CPU is operating from the external crystal or oscillator. When set, CPU is operating from the on-chip RC oscillator. This bit is cleared to 0 after a power-on reset and unchanged by other forms of reset.
- RGSL: RC Oscillator Select. This bit selects the clock source following a resume from Power Down Mode. Setting this bit allows device operating from RC oscillator when a resume from Power Down Mode. When this bit is cleared, the device will hold operation until the crystal oscillator has warmed-up following a resume from Power Down Mode. This bit is cleared to 0 after a power-on reset and unchanged by other forms of reset.

### 6.3.1.6 Serial Port Control

| Bit: | 7      | 6   | 5   | 4   | 3   | 2   | 1/          | 0  |
|------|--------|-----|-----|-----|-----|-----|-------------|----|
|      | SM0/FE | SM1 | SM2 | REN | TB8 | RB8 | <b>ॅरो।</b> | RI |

Mnemonic: SCON

Address: 98h

SM0/FE: Serial port 0, Mode 0 bit or Framing Error Flag: The SMOD0 bit in PCON SFR determines whether this bit acts as SM0 or as FE. The operation of SM0 is described below. When used as FE, this bit will be set to indicate an invalid stop bit. This bit must be manually cleared in software to clear the FE condition.

### SM1: Serial port Mode bit 1:

| SM0 | SM1 | Mode | Description  | Length | Baud rate  |
|-----|-----|------|--------------|--------|------------|
| 0   | 0   | 0    | Synchronous  | 8      | 4/12 Tclk  |
| 0   | 1   | 1    | Asynchronous | 10     | variable   |
| 1   | 0   | 2    | Asynchronous | 11     | 64/32 Tclk |
| 1   | 1   | 3    | Asynchronous | 11     | variable   |

- SM2: Multiple processors communication. Setting this bit to 1 enables the multiprocessor communication feature in mode 2 and 3. In mode 2 or 3, if SM2 is set to 1, then RI will not be activated if the received 9th data bit (RB8) is 0. In mode 1, if SM2 = 1, then RI will not be activated if a valid stop bit was not received. In mode 0, the SM2 bit controls the serial port clock. If set to 0, then the serial port runs at a divide by 12 clock of the oscillator. This gives compatibility with the standard 8052. When set to 1, the serial clock become divide by 4 of the oscillator clock. This results in faster synchronous serial communication.
- REN: Receive enable: When set to 1 serial reception is enabled, otherwise reception is disabled.
- TB8: This is the 9th bit to be transmitted in modes 2 and 3. This bit is set and cleared by software as desired.
- RB8: In modes 2 and 3 this is the received 9th data bit. In mode 1, if SM2 = 0, RB8 is the stop bit that was received. In mode 0 it has no function.
- TI: Transmit interrupt flag: This flag is set by hardware at the end of the 8th bit time in mode 0, or at the beginning of the stop bit in all other modes during serial transmission. This bit must be cleared by software.
- RI: Receive interrupt flag: This flag is set by hardware at the end of the 8th bit time in mode 0, or halfway through the stop bits time in the other modes during serial reception. However the restrictions of SM2 apply to this bit. This bit can be cleared only by software

- SM2\_1: Multiple processors communication. Setting this bit to 1 enables the multiprocessor communication feature in mode 2 and 3. In mode 2 or 3, if SM2\_1 is set to 1, then RI\_1 will not be activated if the received 9th data bit (RB8\_1) is 0. In mode 1, if SM2\_1 = 1, then RI\_1 will not be activated if a valid stop bit was not received. In mode 0, the SM2\_1 bit controls the serial port 1 clock. If set to 0, then the serial port 1 runs at a divide by 12 clock of the oscillator. This gives compatibility with the standard 8052. When set to 1, the serial clock become divide by 4 of the oscillator clock. This results in faster synchronous serial communication.
- REN\_1: Receive enable: When set to 1 serial reception is enabled, otherwise reception is disabled.
- TB8\_1: This is the 9th bit to be transmitted in modes 2 and 3. This bit is set and cleared by software as desired.
- RB8\_1: In modes 2 and 3 this is the received 9th data bit. In mode 1, if SM2\_1 = 0, RB8\_1 is the stop bit that was received. In mode 0 it has no function.
- TI\_1: Transmit interrupt flag: This flag is set by hardware at the end of the 8th bit time in mode 0, or at the beginning of the stop bit in all other modes during serial transmission. This bit must be cleared by software.
- RI\_1: Receive interrupt flag: This flag is set by hardware at the end of the 8th bit time in mode 0, or halfway through the stop bits time in the other modes during serial reception. However the restrictions of SM2\_1 apply to this bit. This bit can be cleared only by software

### 6.3.1.11 Serial Data Buffer 1

| Bit: | 7       | 6       | 5       | 4       | 3       | 2       | 1       | 0       |
|------|---------|---------|---------|---------|---------|---------|---------|---------|
|      | SBUF1.7 | SBUF1.6 | SBUF1.5 | SBUF1.4 | SBUF1.3 | SBUF1.2 | SBUF1.1 | SBUF1.0 |

### Mnemonic: SBUF1

Address: C1h

SBUF1.7 – 0: Serial data of the serial port 1 is read from or written to this location. It actually consists of two separate 8-bit registers. One is the receive resister, and the other is the transmit buffer. Any read access gets data from the receive data buffer, while write accesses are to the transmit data buffer.

#### ROMMAP



WS: Wait State Signal Enable. Setting this bit enables the  $\overline{WAIT}$  signal on P4.0. The device will sample the wait state control signal  $\overline{WAIT}$  via P4.0 during MOVX instruction. This bit is time access protected.

### 6.3.1.12 Power Management Register

| Bit: | 57        | 6   | 5   | 4 | 3     | 2       | 1  | 0          |   |
|------|-----------|-----|-----|---|-------|---------|----|------------|---|
|      | CD1       | CD0 | SWB | - | XTOFF | ALE-OFF | -  | DME0       |   |
| Mnem | onic: PMF |     | 0%  |   |       |         | Ac | ldress: C4 | h |
|      |           |     |     |   |       |         |    |            |   |

- SPTA1: Serial Port 1 Transmit Activity. This bit is set during serial port 1 is currently transmitting data. It is cleared when TI\_1 bit is set by hardware. Changing the Clock Divide Control bits CD0, CD1 will be ignored when this bit is set to 1 and SWB = 1.
- SPRA1: Serial Port 1 Receive Activity. This bit is set during serial port 1 is currently receiving a data. It is cleared when RI\_1 bit is set by hardware. Changing the Clock Divide Control bits CD0, CD1 will be ignored when this bit is set to 1 and SWB = 1.
- SPTA0: Serial Port 0 Transmit Activity. This bit is set during serial port 0 is currently transmitting data. It is cleared when TI bit is set by hardware. Changing the Clock Divide Control bits CD0,CD1 will be ignored when this bit is set to 1 and SWB = 1.
- SPRA0: Serial Port 0 Receive Activity. This bit is set during serial port 0 is currently receiving a data. It is cleared when RI bit is set by hardware. Changing the Clock Divide Control bits CD0, CD1 will be ignored when this bit is set to 1 and SWB = 1.

### 6.3.1.14 Timed Access

| Bit: | 7    | 6    | 5    | 4    | 3    | 2    | 21.0 | 0    |
|------|------|------|------|------|------|------|------|------|
|      | TA.7 | TA.6 | TA.5 | TA.4 | TA.3 | TA.2 | TA.1 | TA.0 |

Mnemonic: TA

Address: C7h

TA: The Timed Access register controls the access to protected bits. To access protected bits, the user must first write AAH to the TA. This must be immediately followed by a write of 55H to TA. Now a window is opened in the protected bits for three machine cycles, during which the user can write to these bits.

### 6.3.1.15 Timer 2 Control

| Bit: | 7     | 6    | 5    | 4    | 3     | 2   | 1        | 0      |
|------|-------|------|------|------|-------|-----|----------|--------|
|      | TF2   | EXF2 | RCLK | TCLK | EXEN2 | TR2 | C/T2     | CP/RL2 |
|      | TOOON |      |      |      |       |     | A . I. I | 0.01   |

Mnemonic: T2CON

Address: C8h

- TF2: Timer 2 overflow flag: This bit is set when Timer 2 overflows. It is also set when the count is equal to the capture register in down count mode. It can be set only if RCLK and TCLK are both 0. It is cleared only by software. Software can also set or clear this bit.
- EXF2: Timer 2 External Flag: A negative transition on the T2EX pin (P1.1) or timer 2 overflow will cause this flag to set based on the CP/RL2, EXEN2 and DCEN bits. If set by a negative transition, this flag must be cleared by software. Setting this bit in software or detection of a negative transition on T2EX pin will force a timer interrupt if enabled.
- RCLK: Receive Clock Flag: This bit determines the serial port 0 time-base when receiving data in serial modes 1 or 3. If it is 0, then timer 1 overflow is used for baud rate generation, otherwise timer 2 overflow is used. Setting this bit forces timer 2 in baud rate generator mode.
- TCLK: Transmit Clock Flag: This bit determines the serial port 0 time-base when transmitting data in modes 1 and 3. If it is set to 0, the timer 1 overflow is used to generate the baud rate clock, otherwise timer 2 overflow is used. Setting this bit forces timer 2 in baud rate generator mode.
- EXEN2: Timer 2 External Enable. This bit enables the capture/reload function on the T2EX pin if Timer 2 is not generating baud clocks for the serial port. If this bit is 0, then the T2EX pin will be ignored, otherwise a negative transition detected on the T2EX pin will result in capture or reload.
- TR2: Timer 2 Run Control. This bit enables/disables the operation of timer 2. Clearing this bit will halt the timer 2 and preserve the current count in TH2, TL2.
- C/T2: Counter/Timer Select. This bit determines whether timer 2 will function as a timer or a counter. Independent of this bit, the timer will run at 2 clocks per tick when used in baud rate generator

## nuvoton

### Watchdog Control

| Bit: | 7      | 6   | 5   | 4    | 3    | 2    | 1   | 0   |
|------|--------|-----|-----|------|------|------|-----|-----|
|      | SMOD_1 | POR | 5   | -    | WDIF | WTRF | EWT | RWT |
|      |        |     | - 0 | 22.1 | 1000 |      |     |     |

Mnemonic: WDCON

Address: D8h

SMOD 1: This bit doubles the Serial Port 1 baud rate in mode 1, 2, and 3 when set to 1.

- POR: Power-on reset flag. Hardware will set this flag on a power up condition. This flag can be read or written by software. A write by software is the only way to clear this bit once it is set.
- WDIF: Watchdog Timer Interrupt Flag. If the watchdog interrupt is enabled, hardware will set this bit to indicate that the watchdog interrupt has occurred. If the interrupt is not enabled, then this bit indicates that the time-out period has elapsed. This bit must be cleared by software.
- WTRF: Watchdog Timer Reset Flag. Hardware will set this bit when the watchdog timer causes a reset. Software can read it but must clear it manually. A power-fail reset will also clear the bit. This bit helps software in determining the cause of a reset. If EWT = 0, the watchdog timer will have no affect on this bit.
- EWT: Enable Watchdog timer Reset. Setting this bit will enable the Watchdog timer Reset function.
- RWT: Reset Watchdog Timer. This bit helps in putting the watchdog timer into a know state. It also helps in resetting the watchdog timer before a time-out occurs. Failing to set the RWT before time-out will cause an interrupt, if EWDI (EIE.4) is set, and 512 clocks after that a watchdog timer reset will be generated if EWT is set. This bit is self-clearing by hardware.

The WDCON SFR is set to a 0x0x0xx0b on an external reset. WTRF is set to a 1 on a Watchdog timer reset, but to a 0 on power on/down resets. WTRF is not altered by an external reset. POR is set to 1 by a power-on reset. EWT is set to 0 on a Power-on reset and unaffected by other resets.

All the bits in this SFR have unrestricted read access. POR, EWT, WDIF and RWT require Timed Access procedure to write. The remaining bits have unrestricted write accesses.

### 6.3.1.19 Accumulator

| Bit: | 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
|------|-------|-------|-------|-------|-------|-------|-------|-------|
|      | ACC.7 | ACC.6 | ACC.5 | ACC.4 | ACC.3 | ACC.2 | ACC.1 | ACC.0 |

### Mnemonic: ACC

Address: E0h

ACC.7 - 0: The A (or ACC) register is the standard 8052 accumulator. 

| INSTRUCTION       | HEX<br>OP-CODE                    | BYTES | W77L032<br>MACHINE<br>CYCLES | W77L032<br>CLOCK<br>CYCLES | 8032<br>CLOCK<br>CYCLES | W77L032<br>VS.8032<br>SPEED RATIC |
|-------------------|-----------------------------------|-------|------------------------------|----------------------------|-------------------------|-----------------------------------|
| ADD A, @R0        | 26                                | 1     | 1                            | 4                          | 12                      | 3                                 |
| ADD A, @R1        | 27                                | 1     | 1                            | 4                          | 12                      | 3                                 |
| ADD A, direct     | 25                                | 2     | 2                            | 8                          | 12                      | 1.5                               |
| ADD A, #data      | 24                                | 2     | 2                            | 8                          | 12                      | 1.5                               |
| ADDC A, R0        | 38                                | 1     | 1                            | 4                          | 12                      | 3                                 |
| ADDC A, R1        | 39                                | 1     | 1                            | 4                          | 12                      | 3                                 |
| ADDC A, R2        | ЗA                                | 1     | 1                            | 4                          | 12                      | 3                                 |
| ADDC A, R3        | 3B                                | 1     | 1                            | 4                          | 12                      | 3                                 |
| ADDC A, R4        | 3C                                | 1     | 1                            | 4                          | 12                      | 3                                 |
| ADDC A, R5        | 3D                                | 1     | 1                            | 4                          | 12                      | 3                                 |
| ADDC A, R6        | 3E                                | 1     | 1                            | 4                          | 12                      | 3                                 |
| ADDC A, R7        | 3F                                | 1     | 1                            | 4                          | 12                      | 3                                 |
| ADDC A, @R0       | 36                                | 1     | 1                            | 4                          | 12                      | 3                                 |
| ADDC A, @R1       | 37                                | 1     | 1                            | 4                          | 12                      | 3                                 |
| ADDC A, direct    | 35                                | 2     | 2                            | 8                          | 12                      | 1.5                               |
| ADDC A, #data     | 34                                | 2     | 2                            | 8                          | 12                      | 1.5                               |
| ACALL addr11      | 71, 91, B1, 11,<br>31, 51, D1, F1 | 2     | 3                            | 12                         | 24                      | 2                                 |
| AJMP ADDR11       | 01, 21, 41, 61,<br>81, A1, C1, E1 | 2     | 3                            | 12                         | 24                      | 2                                 |
| ANL A, R0         | 58                                | 1     | 1                            | 4                          | 12                      | 3                                 |
| ANL A, R1         | 59                                | 1     | 1                            | 4                          | 12                      | 3                                 |
| ANL A, R2         | 5A                                | 1     | 1                            | 4                          | 12                      | 3                                 |
| ANL A, R3         | 5B                                | 1     | 1                            | 4                          | 12                      | 3                                 |
| ANL A, R4         | 5C                                | 1     | 1                            | 4                          | 12                      | 3                                 |
| ANL A, R5         | 5D                                | 1     | 1                            | 4                          | 12                      | 3                                 |
| ANL A, R6         | 5E                                | 1     | 1                            | 4                          | 12                      | 3                                 |
| ANL A, R7         | 5F                                | 1     | 1                            | 4                          | 12                      | 3                                 |
| ANL A, @R0        | 56                                | 1     | 1                            | 4                          | 12                      | 3                                 |
| ANL A, @R1        | 57                                | 1     | 1                            | 4                          | 12                      | 3                                 |
| ANL A, direct     | 55                                | 2     | 2                            | 8                          | 12                      | 1.5                               |
| ANL A, #data      | 54                                | 2     | 2                            | 8                          | 12                      | 1.5                               |
| ANL direct, A     | 52                                | 2     | 2                            | 8                          | 12                      | 1.5                               |
| ANL direct, #data | 53                                | 3     | 3                            | 12                         | 24                      | 2                                 |
| ANL C, bit        | 82                                | 2     | 2                            | 8                          | 24                      | 3                                 |
| ANI C. /bit       | BO                                | 2     | 2                            | 8                          | 24                      | 3                                 |

Table 3. Instruction Timing for W77I 032, continued

| Table 3. Instruction Timing for W77L032, continue |
|---------------------------------------------------|
|---------------------------------------------------|

| INSTRU      | JCTION | HEX<br>OP-CODE | BYTES | W77L032<br>MACHINE<br>CYCLES | W77L032<br>CLOCK<br>CYCLES | 8032<br>CLOCK<br>CYCLES | W77L032<br>VS.8032<br>SPEED RATIO |
|-------------|--------|----------------|-------|------------------------------|----------------------------|-------------------------|-----------------------------------|
| MOV A, R2   |        | EA             | 1     | 100                          | 4                          | 12                      | 3                                 |
| MOV A, R3   |        | EB             | 1     | 1 ~ (6                       | 4                          | 12                      | 3                                 |
| MOV A, R4   |        | EC             | 1     | 1                            | 4                          | 12                      | 3                                 |
| MOV A, R5   |        | ED             | 1     | 1                            | 4                          | 12                      | 3                                 |
| MOV A, R6   |        | EE             | 1     | 1                            | 4                          | 12                      | 3                                 |
| MOV A, R7   |        | EF             | 1     | 1                            | 4                          | 12                      | 3                                 |
| MOV A, @F   | 20     | E6             | 1     | 1                            | 4                          | 12                      | 3                                 |
| MOV A, @F   | R1     | E7             | 1     | 1                            | 4                          | 12                      | 3                                 |
| MOV A, dire | ect    | E5             | 2     | 2                            | 8                          | 12                      | 1.5                               |
| MOV A, #da  | ata    | 74             | 2     | 2                            | 8                          | 12                      | 1.5                               |
| MOV R0, A   |        | F8             | 1     | 1                            | 4                          | 12                      | 3                                 |
| MOV R1, A   |        | F9             | 1     | 1                            | 4                          | 12                      | 3                                 |
| MOV R2, A   |        | FA             | 1     | 1                            | 4                          | 12                      | 3                                 |
| MOV R3, A   |        | FB             | 1     | 1                            | 4                          | 12                      | 3                                 |
| MOV R4, A   |        | FC             | 1     | 1                            | 4                          | 12                      | 3                                 |
| MOV R5, A   |        | FD             | 1     | 1                            | 4                          | 12                      | 3                                 |
| MOV R6, A   |        | FE             | 1     | 1                            | 4                          | 12                      | 3                                 |
| MOV R7, A   |        | FF             | 1     | 1                            | 4                          | 12                      | 3                                 |
| MOV R0, di  | rect   | A8             | 2     | 2                            | 8                          | 12                      | 1.5                               |
| MOV R1, di  | rect   | A9             | 2     | 2                            | 8                          | 12                      | 1.5                               |
| MOV R2, di  | rect   | AA             | 2     | 2                            | 8                          | 12                      | 1.5                               |
| MOV R3, di  | rect   | AB             | 2     | 2                            | 8                          | 12                      | 1.5                               |
| MOV R4, di  | rect   | AC             | 2     | 2                            | 8                          | 12                      | 1.5                               |
| MOV R5, di  | rect   | AD             | 2     | 2                            | 8                          | 12                      | 1.5                               |
| MOV R6, di  | rect   | AE             | 2     | 2                            | 8                          | 12                      | 1.5                               |
| MOV R7, di  | rect   | AF             | 2     | 2                            | 8                          | 12                      | 1.5                               |
| MOV R0, #0  | lata   | 78             | 2     | 2                            | 8                          | 12                      | 1.5                               |
| MOV R1, #0  | lata   | 79             | 2     | 2                            | 8                          | 12                      | 1.5                               |
| MOV R2, #0  | lata   | 7A             | 2     | 2                            | 8                          | 12                      | 1.5                               |
| MOV R3, #0  | lata   | 7B             | 2     | 2                            | 8                          | 12                      | 1.5                               |
| MOV R4, #0  | data   | 7C             | 2     | 2                            | 8                          | 12                      | 1.5                               |
| MOV R5, #0  | lata   | 7D             | 2     | 2                            | 8                          | 12                      | 1.5                               |
| MOV R6, #0  | lata   | 7E             | 2     | 2                            | 8                          | 12                      | 1.5                               |
| MOV R7. #0  | data   | 7F             | 2     | 2                            | 8                          | 12                      | 1.5                               |

| INSTRUCTION       | HEX<br>OP-CODE | BYTES | W77L032<br>MACHINE<br>CYCLES | W77L032<br>CLOCK<br>CYCLES | 8032<br>CLOCK<br>CYCLES | W77L032<br>VS.8032<br>SPEED RATIO |
|-------------------|----------------|-------|------------------------------|----------------------------|-------------------------|-----------------------------------|
| ORL A, R3         | 4B             | 1     | 1 23                         | 4                          | 12                      | 3                                 |
| ORL A, R4         | 4C             | 1     | 1 (3                         | 4                          | 12                      | 3                                 |
| ORL A, R5         | 4D             | 1     | 1                            | 4                          | 12                      | 3                                 |
| ORL A, R6         | 4E             | 1     | 1                            | 4                          | 12                      | 3                                 |
| ORL A, R7         | 4F             | 1     | 1                            | 4                          | 12                      | 3                                 |
| ORL A, @R0        | 46             | 1     | 1                            | 4                          | 12                      | 3                                 |
| ORL A, @R1        | 47             | 1     | 1                            | 4                          | 12                      | 3                                 |
| ORL A, direct     | 45             | 2     | 2                            | 8                          | 12                      | 1.5                               |
| ORL A, #data      | 44             | 2     | 2                            | 8                          | 12                      | 1.5                               |
| ORL direct, A     | 42             | 2     | 2                            | 8                          | 12                      | 1.5                               |
| ORL direct, #data | 43             | 3     | 3                            | 12                         | 24                      | 2                                 |
| ORL C, bit        | 72             | 2     | 2                            | 8                          | 24                      | 3                                 |
| ORL C, /bit       | A0             | 2     | 2                            | 6                          | 24                      | 3                                 |
| PUSH direct       | C0             | 2     | 2                            | 8                          | 24                      | 3                                 |
| POP direct        | D0             | 2     | 2                            | 8                          | 24                      | 3                                 |
| RET               | 22             | 1     | 2                            | 8                          | 24                      | 3                                 |
| RETI              | 32             | 1     | 2                            | 8                          | 24                      | 3                                 |
| RL A              | 23             | 1     | 1                            | 4                          | 12                      | 3                                 |
| RLC A             | 33             | 1     | 1                            | 4                          | 12                      | 3                                 |
| RR A              | 03             | 1     | 1                            | 4                          | 12                      | 3                                 |
| RRC A             | 13             | 1     | 1                            | 4                          | 12                      | 3                                 |
| SETB C            | D3             | 1     | 1                            | 4                          | 12                      | 3                                 |
| SETB bit          | D2             | 2     | 2                            | 8                          | 12                      | 1.5                               |
| SWAP A            | C4             | 1     | 1                            | 4                          | 12                      | 3                                 |
| SJMP rel          | 80             | 2     | 3                            | 12                         | 24                      | 2                                 |
| SUBB A, R0        | 98             | 1     | 1                            | 4                          | 12                      | 3                                 |
| SUBB A, R1        | 99             | 1     | 1                            | 4                          | 12                      | 3                                 |
| SUBB A, R2        | 9A             | 1     | 1                            | 4                          | 12                      | 3                                 |
| SUBB A, R3        | 9B             | 1     | 1                            | 4                          | 12                      | 3                                 |
| SUBB A, R4        | 9C             | 1     | 1                            | 4                          | 12                      | 3                                 |
| SUBB A, R5        | 9D             | 1     | 1                            | 4                          | 12                      | 3                                 |
| SUBB A, R6        | 9E             | 1     | 1                            | 4                          | 12                      | 3                                 |
| SUBB A, R7        | 9F             | 1     | 1                            | 4                          | 12                      | 3                                 |

Table 3. Instruction Timing for W77L032, continued



# nuvoTon

| Table 3  | Instruction | Timina  | for W77I | 032   | continued |
|----------|-------------|---------|----------|-------|-----------|
| rabic 0. | monuction   | rinning |          | -00z, | continucu |

| INSTRUCTION       | HEX<br>OP-CODE | BYTES | W77L032<br>MACHINE<br>CYCLES | W77L032<br>CLOCK<br>CYCLES | 8032<br>CLOCK<br>CYCLES | W77L03<br>VS.803<br>SPEED R |
|-------------------|----------------|-------|------------------------------|----------------------------|-------------------------|-----------------------------|
| SUBB A, @R0       | 96             | 1     | 1773                         | 4                          | 12                      | 3                           |
| SUBB A, @R1       | 97             | 1     | 1 (3                         | 4                          | 12                      | 3                           |
| SUBB A, direct    | 95             | 2     | 2                            | 8                          | 12                      | 1.5                         |
| SUBB A, #data     | 94             | 2     | 2                            | 8                          | 12                      | 1.5                         |
| XCH A, R0         | C8             | 1     | 1                            | 4 >>>                      | 12                      | 3                           |
| XCH A, R1         | C9             | 1     | 1                            | 4                          | 12                      | 3                           |
| XCH A, R2         | CA             | 1     | 1                            | 4                          | 12                      | 3                           |
| XCH A, R3         | СВ             | 1     | 1                            | 4                          | 12                      | 3                           |
| XCH A, R4         | CC             | 1     | 1                            | 4                          | 12                      | 3                           |
| XCH A, R5         | CD             | 1     | 1                            | 4                          | 12                      | 3                           |
| XCH A, R6         | CE             | 1     | 1                            | 4                          | 12                      | 3                           |
| XCH A, R7         | CF             | 1     | 1                            | 4                          | 12                      | 3                           |
| XCH A, @R0        | C6             | 1     | 1                            | 4                          | 12                      | 3                           |
| XCH A, @R1        | C7             | 1     | 1                            | 4                          | 12                      | 3                           |
| XCHD A, @R0       | D6             | 1     | 1                            | 4                          | 12                      | 3                           |
| XCHD A, @R1       | D7             | 1     | 1                            | 4                          | 12                      | 3                           |
| XCH A, direct     | C5             | 2     | 2                            | 8                          | 12                      | 1.5                         |
| XRL A, R0         | 68             | 1     | 1                            | 4                          | 12                      | 3                           |
| XRL A, R1         | 69             | 1     | 1                            | 4                          | 12                      | 3                           |
| XRL A, R2         | 6A             | 1     | 1                            | 4                          | 12                      | 3                           |
| XRL A, R3         | 6B             | 1     | 1                            | 4                          | 12                      | 3                           |
| XRL A, R4         | 6C             | 1     | 1                            | 4                          | 12                      | 3                           |
| XRL A, R5         | 6D             | 1     | 1                            | 4                          | 12                      | 3                           |
| XRL A, R6         | 6E             | 1     | 1                            | 4                          | 12                      | 3                           |
| XRL A, R7         | 6F             | 1     | 1                            | 4                          | 12                      | 3                           |
| XRL A, @R0        | 66             | 1     | 1                            | 4                          | 12                      | 3                           |
| XRL A, @R1        | 67             | 1     | 1                            | 4                          | 12                      | 3                           |
| XRL A, direct     | 65             | 2     | 2                            | 8                          | 12                      | 1.5                         |
| XRL A, #data      | 64             | 2     | 2                            | 8                          | 12                      | 1.5                         |
| XRL direct, A     | 62             | 2     | 2                            | 8                          | 12                      | 1.5                         |
| XRL direct, #data | 63             | 3     | 3                            | 12                         | 24                      | 2                           |



CPU was held for the desired period. There is no effect on any other instruction or its timing. By default, the Stretch value is set at 1, giving a MOVX instruction of 3 machine cycles. If desired by the user the stretch value can be set to 0 to give the fastest MOVX instruction of only 2 machine cycles.

| M2 | M1 | MO | Machine<br>Cycles | RD or WR<br>Strobe Width<br>in Clocks | RD or WR<br>Strobe Width<br>@25 MHz | RD or WR<br>Strobe Width<br>@40 MHz |
|----|----|----|-------------------|---------------------------------------|-------------------------------------|-------------------------------------|
| 0  | 0  | 0  | 2                 | 2                                     | 80 nS                               | 50 nS                               |
| 0  | 0  | 1  | 3 (Default)       | 4                                     | 160 nS                              | 100 nS                              |
| 0  | 1  | 0  | 4                 | 8                                     | 320 nS                              | 200 nS                              |
| 0  | 1  | 1  | 5                 | 12                                    | 480 nS                              | 300 nS                              |
| 1  | 0  | 0  | 6                 | 16                                    | 640 nS                              | 400 nS                              |
| 1  | 0  | 1  | 7                 | 20                                    | 800 nS                              | 500 nS                              |
| 1  | 1  | 0  | 8                 | 24                                    | 960 nS                              | 600 nS                              |
| 1  | 1  | 1  | 9                 | 28                                    | 1120 nS                             | 700 nS                              |

Table 4. Data Memory Cycle Stretch Values



Figure 8: Data Memory Write with Stretch Value = 0

## nuvoton

### 8.3 Power Down Mode

The device can be put into Power Down mode by writing 1 to bit PCON.1. The instruction that does this will be the last instruction to be executed before the device goes into Power Down mode. In the Power Down mode, all the clocks are stopped and the device comes to a halt. All activity is completely stopped and the power consumption is reduced to the lowest possible value. In this state the ALE and

PSEN pins are pulled low. The port pins output the values held by their respective SFRs.

The W77L032 will exit the Power Down mode with a reset or by an external interrupt pin enabled as either level or edge detect. An external reset can be used to exit the Power down state. The high on RST pin terminates the Power Down mode, and restarts the clock. The program execution will restart from 0000h. In the Power down mode, the clock is stopped, so the Watchdog timer cannot be used to provide the reset to exit Power down mode.

The W77L032 can be woken from the Power Down mode by forcing an external interrupt pin activated, provided the corresponding interrupt is enabled, while the global enable(EA) bit is set. If these conditions are met, then the low level on the external pin re-starts the oscillator. Then device executes the interrupt service routine for the corresponding external interrupt. After the interrupt service routine is completed, the program execution returns to the instruction after the one which put the device into Power Down mode and continues from there. When RGSL(EXIF.1) bit is set to 1, the CPU will use the internal RC oscillator instead of crystal to exit Power Down mode. The microcontroller will automatically switch from RC oscillator to crystal after clock is stable. The RC oscillator runs at approximately 2-4 MHz. Using RC oscillator to exit from Power Down mode saves the time for waiting crystal start-up. It is useful in the low power system which usually be awakened from a short operation then returns to Power Down mode.

| IdleInternal11DataDataDataIdleExternal11FloatDataAddressIddressPower DownInternal00DataDataDataDataPower DownExternal00FloatDataDataIddress | MODE       | PROGRAM<br>MEMORY | ALE | PSEN | PORT0 | PORT1 | PORT2   | POR |
|---------------------------------------------------------------------------------------------------------------------------------------------|------------|-------------------|-----|------|-------|-------|---------|-----|
| IdleExternal11FloatDataAddressIPower DownInternal00DataDataDataDataIPower DownExternal00FloatDataDataI                                      | Idle       | Internal          | 1   | 1    | Data  | Data  | Data    | Da  |
| Power Down   Internal   0   0   Data   Data   Data   Data     Power Down   External   0   0   Float   Data   Data   Internal   Internal     | Idle       | External          | 1   | 1    | Float | Data  | Address | Da  |
| Power Down External 0 0 Float Data Data                                                                                                     | Power Down | Internal          | 0   | 0    | Data  | Data  | Data    | Da  |
|                                                                                                                                             | Power Down | External          | 0   | 0    | Float | Data  | Data    | D   |
| Publication Palage Date: April                                                                                                              |            |                   |     |      |       |       |         |     |

### Table 5. Status of external pins during Idle and Power Down



Figure 12: Timer/Counter Mode 2

### 11.2.4 Mode 3

Mode 3 has different operating methods for the two timer/counters. For timer/counter 1, mode 3 simply freezes the counter. Timer/Counter 0, however, configures TL0 and TH0 as two separate 8 bit count registers in this mode. The logic for this mode is shown in the figure. TL0 uses the Timer/Counter 0 control bits  $C/\overline{T}$ , GATE, TR0,  $\overline{INTx}$  and TF0. The TL0 can be used to count clock cycles (clock/12 or clock/4) or 1-to-0 transitions on pin T0 as determined by  $C/\overline{T}$  (TMOD.2). TH0 is forced as a clock cycle counter (clock/12 or clock/4) and takes over the use of TR1 and TF1 from Timer/Counter 1. Mode 3 is used in cases where an extra 8 bit timer is needed. With Timer 0 in Mode 3, Timer 1 can still be used in Modes 0, 1 and 2., but its flexibility is somewhat limited. While its basic functionality is maintained, it no longer has control over its overflow flag TF1 and the enable bit TR1. Timer 1 can still be used as a timer/counter and retains the use of GATE and INT1 pin. In this condition it can be turned on and off by switching it out of and into its own Mode 3. It can also be used as a baud rate generator for the serial port.



Publication Release Date: April 17, 2007 Revision A6

## nuvoton

### 11.4 Baud Rate Generator Mode

The baud rate generator mode is enabled by setting either the RCLK or TCLK bits in T2CON register. While in the baud rate generator mode, Timer/Counter 2 is a 16 bit counter with auto reload when the count rolls over from FFFFh. However, rolling over does not set the TF2 bit. If EXEN2 bit is set, then a negative transition of the T2EX pin will set EXF2 bit in the T2CON register and cause an interrupt request.



### Figure 17. Baud Rate Generator Mode

### 11.4.1 Programmable Clock-out

Timer 2 is equipped with a new clock-out feature which outputs a 50% duty cycle clock on P1.0. It can be invoked as a programmable clock generator. To configure Timer 2 with clock-out mode, software must initiate it by setting bit T2OE = 1, C/T2 = 0 and CP/RL = 0. Setting bit TR2 will start the timer. This mode is similar to the baud rate generator mode, it will not generate an interrupt while Timer 2 overflow. So it is possible to use Timer 2 as a baud rate generator and a clock generator at the same time. The clock-out frequency is determined by the following equation:

The Clock-out Frequency = Oscillator Frequency / [4 X (RCAP2H, RCAP2L)]



Figure 18. Programmable Clock-Out Mode

11.5 Watchdog Timer

## nuvoTon

Examples of Timed Assessing are shown below.

Example 1: Valid access

|        | MOV       | TA, #0AAh   | 3 M/C   |
|--------|-----------|-------------|---------|
|        | MOV       | TA, #055h   | 3 M/C   |
|        | MOV       | WDCON, #00  | h 3 M/C |
| Exampl | e 2: Vali | id access   |         |
|        | MOV       | TA, #0AAh   | 3 M/C   |
|        | MOV       | TA, #055h   | 3 M/C   |
|        | NOP       |             | 1 M/C   |
|        | SETB      | EWT         | 2 M/C   |
| Exampl | e 3: Inva | alid access |         |
|        | MOV       | TA, #0AAh   | 3 M/C   |
|        | MOV       | TA, #055h   | 3 M/C   |
|        | NOP       |             | 1 M/C   |
|        | NOP       |             | 1 M/C   |
|        | CLR       | POR         | 2 M/C   |
| Exampl | e 4: Inva | alid Access |         |
|        | MOV       | TA, #0AAh   | 3 M/C   |
|        | NOP       |             | 1 M/C   |
|        | MOV       | TA, #055h   | 3 M/C   |
|        | SETB      | EWT         | 2 M/C   |

Note: M/C = Machine Cycles

In the first two examples, the writing to the protected bits is done before the 3 machine cycle window closes. In Example 3, however, the writing to the protected bit occurs after the window has closed, and so there is effectively no change in the status of the protected bit. In Example 4, the second write to TA occurs 4 machine cycles after the first write, therefore the timed access window in not opened at all, and the write to the protected bit fails.

| PARAMETER             | SYMBOL    | CONDITION | RATING   | UNIT |
|-----------------------|-----------|-----------|----------|------|
| DC Power Supply       | VDD – VSS | -0.3      | +7.0     | V    |
| Input Voltage         | Vin       | Vss -0.3  | Vdd +0.3 | V    |
| Operating Temperature | ТА        | 0         | +70      | °C   |
| Storage Temperatute   | Tst       | -55       | +150     | °C   |

### **12. ABSOLUTE MAXIMUM RATINGS**

Note: Exposure to conditions beyond those listed under Absolute Maximum Ratings may adversely affect the life and reliability of the device.

### **14. AC CHARACTERISTICS**



### 14.1 External Clock Characteristics

| PARAMETER       | SYMBOL            | MIN. | TYP. | MAX. | UNITS | NOTES                                   |
|-----------------|-------------------|------|------|------|-------|-----------------------------------------|
| Clock High Time | t <sub>CHCX</sub> | 25   | -    | -    | nS    | 4                                       |
| Clock Low Time  | t <sub>CLCX</sub> | 25   | -    | -    | nS    | 00                                      |
| Clock Rise Time | t <sub>CLCH</sub> | -    | -    | 10   | nS    | 22 23                                   |
| Clock Fall Time | t <sub>CHCL</sub> | -    | -    | 10   | nS    | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ |

Note: Duty cycle is 50 %.

### 14.2 AC Specification

| PARAMETER                                 | SYM.                | VARIABLE<br>CLOCK<br>MIN. | VARIABLE<br>CLOCK<br>MAX.  | UNITS |
|-------------------------------------------|---------------------|---------------------------|----------------------------|-------|
| Oscillator Frequency                      | 1/t <sub>CLCL</sub> | 0                         | 20                         | MHz   |
| ALE Pulse Width                           | t <sub>LHLL</sub>   | 1.5 t <sub>CLCL</sub> - 5 |                            | nS    |
| Address Valid to ALE Low                  | t <sub>AVLL</sub>   | 0.5 t <sub>CLCL</sub> - 5 |                            | nS    |
| Address Hold After ALE Low                | t <sub>LLAX1</sub>  | 0.5 t <sub>CLCL</sub> - 5 |                            | nS    |
| Address Hold After ALE Low for MOVX Write | t <sub>LLAX2</sub>  | 0.5 t <sub>CLCL</sub> - 5 |                            | nS    |
| ALE Low to Valid Instruction In           | t <sub>LLIV</sub>   |                           | 2.5 t <sub>CLCL</sub> - 20 | nS    |
| ALE Low to PSEN Low                       | t <sub>LLPL</sub>   | 0.5 t <sub>CLCL</sub> - 5 |                            | nS    |
| PSEN Pulse Width                          | t <sub>PLPH</sub>   | 2.0 t <sub>CLCL</sub> - 5 |                            | nS    |
| PSEN Low to Valid Instruction In          | t <sub>PLIV</sub>   |                           | 2.0 t <sub>CLCL</sub> - 20 | nS    |
| Input Instruction Hold After PSEN         | t <sub>PXIX</sub>   | 0                         |                            | nS    |
| Input Instruction Float After PSEN        | t <sub>PXIZ</sub>   |                           | t <sub>CLCL</sub> - 5      | nS    |
| Port 0 Address to Valid Instr. In         | t <sub>AVIV1</sub>  |                           | 3.0 t <sub>CLCL</sub> - 20 | nS    |
| Port 2 Address to Valid Instr. In         | t <sub>AVIV2</sub>  |                           | 3.5 t <sub>CLCL</sub> - 20 | nS    |
| PSEN Low to Address Float                 | t <sub>PLAZ</sub>   | 0                         |                            | nS    |
| Data Hold After Read                      | t <sub>RHDX</sub>   | 0                         |                            | nS    |
| Data Float After Read                     | t <sub>RHDZ</sub>   |                           | t <sub>CLCL</sub> - 5      | nS    |
| RD Low to Address Float                   | t <sub>RLAZ</sub>   |                           | 0.5 t <sub>CLCL</sub> - 5  | nS    |

### 14.2.1 MOVX Characteristics Using Strech Memory Cycles

|             | PARAMETER                                           | SYM.               | VARIABLE<br>CLOCK<br>MIN.                              | VARIABLE<br>CLOCK<br>MAX.                                               | UNITS | STRECH                         |
|-------------|-----------------------------------------------------|--------------------|--------------------------------------------------------|-------------------------------------------------------------------------|-------|--------------------------------|
| Data        | Access ALE Pulse Width                              | t <sub>LLHL2</sub> | 1.5 t <sub>CLCL</sub> - 5<br>2.0 t <sub>CLCL</sub> - 5 | 、九                                                                      | nS    | $t_{MCS} = 0$<br>$t_{MCS} > 0$ |
| Addr<br>MOV | ess Hold After ALE Low for<br>X Write               | t <sub>LLAX2</sub> | 0.5 t <sub>CLCL</sub> - 5                              | S. A                                                                    | nS    |                                |
| RD I        | Pulse Width                                         | t <sub>RLRH</sub>  | 2.0 t <sub>CLCL</sub> - 5<br>t <sub>MCS</sub> - 10     | W.                                                                      | nS    | $t_{MCS} = 0$<br>$t_{MCS} > 0$ |
| WR          | Pulse Width                                         | t <sub>WLWH</sub>  | 2.0 t <sub>CLCL</sub> - 5<br>t <sub>MCS</sub> - 10     | N.                                                                      | nS    | $t_{MCS} = 0$<br>$t_{MCS} > 0$ |
| RD I        | ∟ow to Valid Data In                                | t <sub>RLDV</sub>  |                                                        | 2.0 t <sub>CLCL</sub> - 20<br>t <sub>MCS</sub> - 20                     | nS    | $t_{MCS} = 0$<br>$t_{MCS} > 0$ |
| Data        | Hold after Read                                     | t <sub>RHDX</sub>  | 0                                                      |                                                                         | nS    | 20                             |
| Data        | Float after Read                                    | t <sub>RHDZ</sub>  |                                                        | t <sub>CLCL</sub> - 5<br>2.0 t <sub>CLCL</sub> - 5                      | nS    | $t_{MCS} = 0$<br>$t_{MCS} > 0$ |
| ALE         | Low to Valid Data In                                | t <sub>LLDV</sub>  |                                                        | 2.5 t <sub>CLCL</sub> - 5<br>t <sub>MCS</sub> + 2t <sub>CLCL</sub> - 40 | nS    | $t_{MCS} = 0$<br>$t_{MCS} > 0$ |
| Port        | 0 Address to Valid Data In                          | t <sub>AVDV1</sub> |                                                        | 3.0 t <sub>CLCL</sub> - 20<br>2.0t <sub>CLCL</sub> - 5                  | nS    | $t_{MCS} = 0$<br>$t_{MCS} > 0$ |
| Port        | 2 Address to Valid Data In                          | t <sub>AVDV2</sub> |                                                        | 3.5 t <sub>CLCL</sub> - 20<br>2.5 t <sub>CLCL</sub> - 5                 | nS    | $t_{MCS} = 0$<br>$t_{MCS} > 0$ |
| ALE         | Low to $\overline{RD}$ or $\overline{WR}$ Low       | t <sub>LLWL</sub>  | 0.5 t <sub>CLCL</sub> - 5<br>1.5 t <sub>CLCL</sub> - 5 | 0.5 t <sub>CLCL</sub> + 5<br>1.5 t <sub>CLCL</sub> + 5                  | nS    | $t_{MCS} = 0$ $t_{MCS} > 0$    |
| Port        | 0 Address to RD or WR Low                           | t <sub>AVWL</sub>  | t <sub>CLCL</sub> - 5<br>2.0 t <sub>CLCL</sub> - 5     |                                                                         | nS    | $t_{MCS} = 0$<br>$t_{MCS} > 0$ |
| Port        | 2 Address to $\overline{RD}$ or $\overline{WR}$ Low | t <sub>AVWL2</sub> | 1.5 t <sub>CLCL</sub> - 5<br>2.5 t <sub>CLCL</sub> - 5 |                                                                         | nS    | $t_{MCS} = 0$<br>$t_{MCS} > 0$ |
| Data        | Valid to WR Transition                              | t <sub>QVWX</sub>  | -5<br>1.0 t <sub>CLCL</sub> - 5                        |                                                                         | nS    | $t_{MCS} = 0$ $t_{MCS} > 0$    |
| Data        | Hold after Write                                    | t <sub>WHQX</sub>  | t <sub>CLCL</sub> - 5<br>2.0 t <sub>CLCL</sub> - 5     |                                                                         | nS    | $t_{MCS} = 0$<br>$t_{MCS} > 0$ |
| RD I        | Low to Address Float                                | t <sub>RLAZ</sub>  |                                                        | 0.5 t <sub>CLCL</sub> - 5                                               | nS    |                                |
| RD (        | or $\overline{WR}$ High to ALE High                 | t <sub>WHLH</sub>  | 0<br>1.0 t <sub>CLCL</sub> - 5                         | 10<br>1.0 t <sub>CLCL</sub> + 5                                         | nS    | $t_{MCS} = 0$<br>$t_{MCS} > 0$ |

Note: t<sub>MCS</sub> is a time period related to the Stretch memory cycle selection. The following table shows the time period of t<sub>MCS</sub> for each selection of the Stretch value.

## nuvoTon

| M2 | M1 | MO | MOVX CYCLES      | T <sub>MCS</sub>     |
|----|----|----|------------------|----------------------|
| 0  | 0  | 0  | 2 machine cycles | 0                    |
| 0  | 0  | 1  | 3 machine cycles | 4 t <sub>CLCL</sub>  |
| 0  | 1  | 0  | 4 machine cycles | 8 t <sub>CLCL</sub>  |
| 0  | 1  | 1  | 5 machine cycles | 12 t <sub>CLCL</sub> |
| 1  | 0  | 0  | 6 machine cycles | 16 t <sub>CLCL</sub> |
| 1  | 0  | 1  | 7 machine cycles | 20 t <sub>CLCL</sub> |
| 1  | 1  | 0  | 8 machine cycles | 24 t <sub>CLCL</sub> |
| 1  | 1  | 1  | 9 machine cycles | 28 t <sub>CLCL</sub> |

### **Explanation of Logic Symbols**

In order to maintain compatibility with the original 8051 family, this device specifies the same parameter for each device, using the same symbols. The explanation of the symbols is as follows.

| t | Time                    | A | Address         |
|---|-------------------------|---|-----------------|
| С | Clock                   | D | Input Data      |
| Н | Logic level high        | L | Logic level low |
| Ι | Instruction             | Р | PSEN            |
| Q | Output Data             | R | RD signal       |
| V | Valid                   | W | WR signal       |
| Х | No longer a valid state | Z | Tri-state       |
|   |                         |   |                 |

## nuvoTon

### 17.3 44-pin QFP





Publication Release Date: April 17, 2007 Revision A6

| VERSION | DATE             | PAGE | DESCRIPTION                                                                                              |  |
|---------|------------------|------|----------------------------------------------------------------------------------------------------------|--|
| A1      | -                | -    | Initial issue                                                                                            |  |
| A2      | April 19, 2005   | 74   | Add Important Notice                                                                                     |  |
| A3      | Marah 20, 2006   | 3    | Add lead-free(RoHS) parts                                                                                |  |
|         | March 20, 2000   | 69   | Revise the values of $t_{\text{CHCX}}, t_{\text{CLCX}}$ and $1/t_{\text{CLCL}}$                          |  |
| A4      | November 6, 2006 |      | Remove block diagram chapter                                                                             |  |
|         | November 0, 2000 |      | Remove all leaded package parts                                                                          |  |
| A5      | February 1, 2007 | 13   | Revise the Timer Mode Setting to "Mode 1: 16-bits, no prescale".                                         |  |
| A6      | April 17 2007    | 45   | Revise that Power Down Mode is released by external interrupt configured as either level or edge detect. |  |

### **18. REVISION HISTORY**

### **Important Notice**

Nuvoton Products are neither intended nor warranted for usage in systems or equipment, any malfunction or failure of which may cause loss of human life, bodily injury or severe property damage. Such applications are deemed, "Insecure Usage".

Insecure usage includes, but is not limited to: equipment for surgical implementation, atomic energy control instruments, airplane or spaceship instruments, the control or operation of dynamic, brake or safety systems designed for vehicular use, traffic signal instruments, all types of safety devices, and other applications intended to support or sustain life.

All Insecure Usage shall be made at customer's risk, and in the event that third parties lay claims to Nuvoton as a result of customer's Insecure Usage, customer shall indemnify the damages and liabilities thus incurred by Nuvoton.

Please note that all data and specifications are subject to change without notice. All the trademarks of products and companies mentioned in this datasheet belong to their respective owners.