

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFI

| Product Status             | Active                                                         |
|----------------------------|----------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M0+                                               |
| Core Size                  | 32-Bit Single-Core                                             |
| Speed                      | 30MHz                                                          |
| Connectivity               | I <sup>2</sup> C, SPI, UART/USART                              |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                          |
| Number of I/O              | 14                                                             |
| Program Memory Size        | 8KB (8K x 8)                                                   |
| Program Memory Type        | FLASH                                                          |
| EEPROM Size                | -                                                              |
| RAM Size                   | 2K x 8                                                         |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V                                                    |
| Data Converters            | -                                                              |
| Oscillator Type            | Internal                                                       |
| Operating Temperature      | -40°C ~ 105°C (TA)                                             |
| Mounting Type              | Surface Mount                                                  |
| Package / Case             | 16-TSSOP (0.173", 4.40mm Width)                                |
| Supplier Device Package    | 16-TSSOP                                                       |
| Purchase URL               | https://www.e-xfl.com/pro/item?MUrl=&PartUrl=lpc811m001jdh16fp |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| ISP entry pin | USART RXD | USART TXD | Marking         | Boot loader version | Package                                    |
|---------------|-----------|-----------|-----------------|---------------------|--------------------------------------------|
| PIO0_1        | PIO0_0    | PIO0_4    | 1A              | v 13.1              | TSSOP20; SO20;<br>TSSOP16; DIP8;<br>XSON16 |
| PIO0_1        | PIO0_0    | PIO0_4    | 2A              | v 13.2              | TSSOP20; SO20;<br>TSSOP16; DIP8;<br>XSON16 |
| PIO0_1        | PIO0_0    | PIO0_4    | 4C and later    | v 13.4 and<br>later | DIP8                                       |
| PIO0_12       | PIO0_0    | PIO0_4    | 4C and<br>later | v 13.4 and<br>later | TSSOP20; SO20;<br>TSSOP16;<br>XSON16       |

## 8. Functional description

## 8.1 ARM Cortex-M0+ core

The ARM Cortex-M0+ core runs at an operating frequency of up to 30 MHz using a two-stage pipeline. Integrated in the core are the NVIC and Serial Wire Debug with four breakpoints and two watchpoints. The ARM Cortex-M0+ core supports a single-cycle I/O enabled port for fast GPIO access.

The core includes a single-cycle multiplier and a system tick timer.

## 8.2 On-chip flash program memory

The LPC81xM contain up to 16 kB of on-chip flash program memory. The flash memory supports a 64 Byte page size with page write and erase.

## 8.3 On-chip SRAM

The LPC81xM contain a total of up to 4 kB on-chip static RAM data memory.

## 8.4 On-chip ROM

The 8 kB on-chip ROM contains the boot loader and the following Application Programming Interfaces (API):

- In-System Programming (ISP) and In-Application Programming (IAP) support for flash programming
- · Power profiles for configuring power consumption and PLL settings
- USART driver API routines
- I<sup>2</sup>C-bus driver API routines

## 8.5 Nested Vectored Interrupt Controller (NVIC)

The Nested Vectored Interrupt Controller (NVIC) is an integral part of the Cortex-M0+. The tight coupling to the CPU allows for low interrupt latency and efficient processing of late arriving interrupts.

#### 8.5.1 Features

- Controls system exceptions and peripheral interrupts.
- On the LPC81xM, the NVIC supports 32 vectored interrupts including up to 8 external interrupt inputs selectable from all GPIO pins.
- Four programmable interrupt priority levels with hardware priority level masking.
- Software interrupt generation using the ARM exceptions SVCall and PendSV.
- Relocatable interrupt vector table using vector table offset register.

#### 8.5.2 Interrupt sources

Each peripheral device has one interrupt line connected to the NVIC but may have several interrupt flags. Individual interrupt flags may also represent more than one interrupt source.

Up to eight pins, regardless of the selected function, can be programmed to generate an interrupt on a level, a rising or falling edge, or both. The interrupt generating pins can be selected from all digital or mixed digital/analog pins. The pin interrupt/pattern match block controls the edge or level detection mechanism.

## 8.6 System tick timer

The ARM Cortex-M0+ includes a 24-bit system tick timer (SysTick) that is intended to generate a dedicated SysTick exception at a fixed time interval (typically 10 ms).

## 8.7 Memory map

The LPC81xM incorporates several distinct memory regions. <u>Figure 7</u> shows the overall map of the entire address space from the user program viewpoint following reset. The interrupt vector area supports address remapping.

The ARM private peripheral bus includes the ARM core registers for controlling the NVIC, the system tick timer (SysTick), and the reduced power modes.

- Program the input glitch filter with different filter constants using one of the IOCON divided clock signals (IOCONCLKCDIV, see <u>Figure 10 "LPC81xM clock generation"</u>). You can also bypass the glitch filter.
- Invert the input signal.
- Hysteresis can be enabled or disabled.
- For pins PIO0\_10 and PIO0\_11, select the I2C-mode and output driver for standard digital operation, for I2C standard and fast modes, or for I2C Fast mode+.
- On mixed digital/analog pins, enable the analog input mode. Enabling the analog mode disconnects the digital functionality.

**Remark:** The functionality of each I/O pin is flexible and is determined entirely through the switch matrix. See <u>Section 8.9</u> for details.

## 8.8.1 Standard I/O pad configuration

Figure 8 shows the possible pin modes for standard I/O pins with analog input function:

- Digital output driver with configurable open-drain output
- Digital input: Weak pull-up resistor (PMOS device) enabled/disabled
- Digital input: Weak pull-down resistor (NMOS device) enabled/disabled
- Digital input: Repeater mode enabled/disabled
- Digital input: Input glitch filter selectable on all pins
- Analog input



## 8.9 Switch Matrix (SWM)

The switch matrix controls the function of each digital or mixed analog/digital pin in a highly flexible way by allowing to connect many functions like the USART, SPI, SCT, and I2C functions to any pin that is not power or ground. These functions are called movable functions and are listed in <u>Table 5</u>.

Functions that need specialized pads like the oscillator pins XTALIN and XTALOUT can be enabled or disabled through the switch matrix. These functions are called fixed-pin functions and cannot move to other pins. The fixed-pin functions are listed in <u>Table 4</u>. If a fixed-pin function is disabled, any other movable function can be assigned to this pin.

## 8.10 Fast General-Purpose parallel I/O (GPIO)

Device pins that are not connected to a specific peripheral function are controlled by the GPIO registers. Pins may be dynamically configured as inputs or outputs. Multiple outputs can be set or cleared in one write operation.

LPC81xM use accelerated GPIO functions:

• GPIO registers are located on the ARM Cortex M0+ IO bus for fastest possible single-cycle I/O timing, allowing GPIO toggling with rates of up to 15 MHz.

LPC81XM

Each oscillator, except the low-frequency oscillator, can be used for more than one purpose as required in a particular application.

Following reset, the LPC81xM will operate from the IRC until switched by software. This allows systems to operate without any external crystal and the bootloader code to operate at a known frequency.

See Figure 10 for an overview of the LPC81xM clock generation.

#### 8.20.1.1 Internal RC Oscillator (IRC)

The IRC may be used as the clock source for the WWDT, and/or as the clock that drives the PLL and subsequently the CPU. The nominal IRC frequency is 12 MHz. The IRC is trimmed to 1.5 % accuracy over the entire voltage and temperature range.

The IRC can be used as a clock source for the CPU with or without using the PLL. The IRC frequency can be boosted to a higher frequency, up to the maximum CPU operating frequency, by the system PLL.

Upon power-up or any chip reset, the LPC81xM use the IRC as the clock source. Software may later switch to one of the other available clock sources.

#### 8.20.1.2 Crystal Oscillator (SysOsc)

The crystal oscillator can be used as the clock source for the CPU, with or without using the PLL.

The SysOsc operates at frequencies of 1 MHz to 25 MHz. This frequency can be boosted to a higher frequency, up to the maximum CPU operating frequency, by the system PLL.

#### 8.20.1.3 Internal Low-power Oscillator and Watchdog Oscillator (WDOsc)

The nominal frequency of the WDOsc is programmable between 9.4 kHz and 2.3 MHz. The frequency spread over silicon process variations is  $\pm$  40%.

The WDOsc is a dedicated oscillator for the windowed WWDT.

The internal low-power 10 kHz (  $\pm$  40% accuracy) oscillator serves a the clock input to the WKT. This oscillator can be configured to run in all low power modes.

### 8.20.2 Clock input

An external clock source can be supplied on the selected CLKIN pin. When selecting a clock signal for the CLKIN pin, follow the specifications for digital I/O pins in <u>Table 9 "Static</u> characteristics" and Table 16 "Dynamic characteristics: I/O pins[<u>1]</u>".

An 1.8 V external clock source can be supplied on the XTALIN pins to the system oscillator limiting the voltage of this signal ((see <u>Section 14.2</u>).

The maximum frequency for both clock signals is 25 MHz.

### 8.20.3 System PLL

The PLL accepts an input clock frequency in the range of 10 MHz to 25 MHz. The input frequency is multiplied up to a high frequency with a Current Controlled Oscillator (CCO). The multiplier can be an integer value from 1 to 32. The CCO operates in the range of 156 MHz to 320 MHz, so there is an additional divider in the loop to keep the CCO within its frequency range while the PLL is providing the desired output frequency. The output

divider may be set to divide by 2, 4, 8, or 16 to produce the output clock. Since the minimum output divider value is 2, it is insured that the PLL output has a 50 % duty cycle. The PLL is turned off and bypassed following a chip reset and may be enabled by software. The program must configure and activate the PLL, wait for the PLL to lock, and then connect to the PLL as a clock source. The PLL settling time is nominally 100  $\mu$ s.

#### 8.20.4 Clock output

The LPC81xM features a clock output function that routes the IRC, the SysOsc, the watchdog oscillator, or the main clock to the CLKOUT function. The CLKOUT function can be connected to any digital pin through the switch matrix.

#### 8.20.5 Wake-up process

The LPC81xM begin operation at power-up by using the IRC as the clock source. This allows chip operation to resume quickly. If the SysOsc, the external clock source, or the PLL is needed by the application, software must enable these features and wait for them to stabilize before they are used as a clock source.

#### 8.20.6 Power control

The LPC81xM supports the ARM Cortex-M0 Sleep mode. The CPU clock rate may also be controlled as needed by changing clock sources, reconfiguring PLL values, and/or altering the CPU clock divider value. This allows a trade-off of power versus processing speed based on application requirements. In addition, a register is provided for shutting down the clocks to individual on-chip peripherals, allowing to fine-tune power consumption by eliminating all dynamic power use in any peripherals that are not required for the application. Selected peripherals have their own clock divider which provides even better power control.

#### 8.20.6.1 Power profiles

The power consumption in Active and Sleep modes can be optimized for the application through simple calls to the power profile API. The API is accessible through the on-chip ROM.

The power configuration routine configures the LPC81xM for one of the following power modes:

- Default mode corresponding to power configuration after reset.
- · CPU performance mode corresponding to optimized processing capability.
- Efficiency mode corresponding to optimized balance of current consumption and CPU performance.
- Low-current mode corresponding to lowest power consumption.

In addition, the power profile includes routines to select the optimal PLL settings for a given system clock and PLL input clock.

#### 8.20.6.2 Sleep mode

When Sleep mode is entered, the clock to the core is stopped. Resumption from the Sleep mode does not need any special sequence but re-enabling the clock to the ARM core.

In Sleep mode, execution of instructions is suspended until either a reset or interrupt occurs. Peripheral functions continue operation during Sleep mode and may generate interrupts to cause the processor to resume execution. Sleep mode eliminates dynamic power used by the processor itself, memory systems and related controllers, and internal buses.

#### 8.20.6.3 Deep-sleep mode

In Deep-sleep mode, the LPC81xM is in Sleep-mode and all peripheral clocks and all clock sources are off except for the IRC and watchdog oscillator or low-power oscillator if selected. The IRC output is disabled. In addition all analog blocks are shut down and the flash is in stand-by mode. In Deep-sleep mode, the application can keep the watchdog oscillator and the BOD circuit running for self-timed wake-up and BOD protection.

The LPC81xM can wake up from Deep-sleep mode via a reset, digital pins selected as inputs to the pin interrupt block, a watchdog timer interrupt, or an interrupt from the USART (if the USART is configured in synchronous slave mode), the SPI, or the I2C blocks (in slave mode).

Any interrupt used for waking up from Deep-sleep mode must be enabled in one of the SYSCON wake-up enable registers and the NVIC.

Deep-sleep mode saves power and allows for short wake-up times.

#### 8.20.6.4 Power-down mode

In Power-down mode, the LPC81xM is in Sleep-mode and all peripheral clocks and all clock sources are off except for watchdog oscillator or low-power oscillator if selected. In addition all analog blocks and the flash are shut down. In Power-down mode, the application can keep the watchdog oscillator and the BOD circuit running for self-timed wake-up and BOD protection.

The LPC81xM can wake up from Power-down mode via a reset, digital pins selected as inputs to the pin interrupt block, a watchdog timer interrupt, or an interrupt from the USART (if the USART is configured in synchronous slave mode), the SPI, or the I2C blocks (in slave mode).

Any interrupt used for waking up from Power-down mode must be enabled in one of the SYSCON wake-up enable registers and the NVIC.

Power-down mode reduces power consumption compared to Deep-sleep mode at the expense of longer wake-up times.

#### 8.20.6.5 Deep power-down mode

In Deep power-down mode, power is shut off to the entire chip except for the WAKEUP pin and the self wake-up timer if enabled. Four general-purpose registers are available to store information during Deep power-down mode. The LPC81xM can wake up from Deep power-down mode via the WAKEUP pin, or without an external signal by using the time-out of the self wake-up timer (see <u>Section 8.18</u>).

The LPC81xM can be prevented from entering Deep power-down mode by setting a lock bit in the PMU block. Locking out Deep power-down mode enables the application to keep the watchdog timer or the BOD running at all times.

When entering Deep power-down mode, an external pull-up resistor is required on the WAKEUP pin to hold it HIGH. Pull the RESET pin HIGH to prevent it from floating while in Deep power-down mode.

## 8.21 System control

### 8.21.1 Reset

Reset has four sources on the LPC81xM: the RESET pin, the Watchdog reset, power-on reset (POR), and the BrownOut Detection (BOD) circuit. The RESET pin is a Schmitt trigger input pin. Assertion of chip reset by any source, once the operating voltage attains a usable level, starts the IRC and initializes the flash controller.

A LOW-going pulse as short as 50 ns resets the part.

When the internal Reset is removed, the processor begins executing at address 0, which is initially the Reset vector mapped from the boot block. At that point, all of the processor and peripheral registers have been initialized to predetermined values.

In Deep power-down mode, an external pull-up resistor is required on the RESET pin.



### 8.21.2 Brownout detection

The LPC81xM includes up to four levels for monitoring the voltage on the V<sub>DD</sub> pin. If this voltage falls below one of the selected levels, the BOD asserts an interrupt signal to the NVIC. This signal can be enabled for interrupt in the Interrupt Enable Register in the NVIC to cause a CPU interrupt. Alternatively, software can monitor the signal by reading a dedicated status register. Four threshold levels can be selected to cause a forced reset of the chip.

## 8.21.3 Code security (Code Read Protection - CRP)

CRP provides different levels of security in the system so that access to the on-chip flash and use of the Serial Wire Debugger (SWD) and In-System Programming (ISP) can be restricted. Programming a specific pattern into a dedicated flash location invokes CRP. IAP commands are not affected by the CRP.

In addition, ISP entry via the ISP entry pin can be disabled without enabling CRP. For details, see the *LPC800 user manual*.

There are three levels of Code Read Protection:

- CRP1 disables access to the chip via the SWD and allows partial flash update (excluding flash sector 0) using a limited set of the ISP commands. This mode is useful when CRP is required and flash field updates are needed but all sectors cannot be erased.
- 2. CRP2 disables access to the chip via the SWD and only allows full flash erase and update using a reduced set of the ISP commands.
- 3. Running an application with level CRP3 selected, fully disables any access to the chip via the SWD pins and the ISP. This mode effectively disables ISP override using the ISP entry pin as well. If necessary, the application must provide a flash update mechanism using IAP calls or using a call to the reinvoke ISP command to enable flash update via the USART.

#### CAUTION



If level three Code Read Protection (CRP3) is selected, no future factory testing can be performed on the device.

In addition to the three CRP levels, sampling of the ISP entry pin for valid user code can be disabled. For details, see the *LPC800 user manual*.

#### 8.21.4 APB interface

The APB peripherals are located on one APB bus.

## 8.21.5 AHBLite

The AHBLite connects the CPU bus of the ARM Cortex-M0+ to the flash memory, the main static RAM, the CRC, and the ROM.

## 8.22 Emulation and debugging

Debug functions are integrated into the ARM Cortex-M0+. Serial wire debug functions are supported in addition to a standard JTAG boundary scan. The ARM Cortex-M0+ is configured to support up to four breakpoints and two watch points.

The Micro Trace Buffer is implemented on the LPC81xM.

The RESET pin selects between the JTAG boundary scan (RESET = LOW) and the ARM SWD debug (RESET = HIGH). The ARM SWD debug port is disabled while the LPC81xM is in reset. The JTAG boundary scan pins are selected by hardware when the part is in boundary scan mode on pins PIO0\_0 to PIO0\_3 (see Table 4).

To perform boundary scan testing, follow these steps:

- 1. Erase any user code residing in flash.
- 2. Power up the part with the RESET pin pulled HIGH externally.
- 3. Wait for at least 250  $\mu$ s.
- 4. Pull the RESET pin LOW externally.
- 5. Perform boundary scan operations.
- 6. Once the boundary scan operations are completed, assert the TRST pin to enable the SWD debug mode, and release the RESET pin (pull HIGH).

**Remark:** The JTAG interface cannot be used for debug purposes.



# **11. Static characteristics**

#### Table 9.Static characteristics

 $T_{amb} = -40$  °C to +105 °C, unless otherwise specified.

| Symbol          | Parameter                               | Conditions                                                                            |                     | Min | Typ[1] | Max  | Unit |
|-----------------|-----------------------------------------|---------------------------------------------------------------------------------------|---------------------|-----|--------|------|------|
| V <sub>DD</sub> | supply voltage (core and external rail) |                                                                                       |                     | 1.8 | 3.3    | 3.6  | V    |
| I <sub>DD</sub> | supply current                          | Active mode; code                                                                     |                     |     |        |      |      |
|                 |                                         | while(1){}                                                                            |                     |     |        |      |      |
|                 |                                         | executed from flash;                                                                  |                     |     |        |      |      |
|                 |                                         | system clock = 12 MHz; default mode; $V_{DD}$ = 3.3 V                                 | [2][3][4][5]        | -   | 1.4    | -    | mA   |
|                 |                                         | system clock = 12 MHz;<br>low-current mode; V <sub>DD</sub> = 3.3 V                   | [2][3][4][5]<br>[6] | -   | 1.0    | -    | mA   |
|                 |                                         | system clock = 24 MHz;<br>low-current mode; V <sub>DD</sub> = 3.3 V                   | [2][4][5][6]<br>[7] | -   | 2.2    | -    | mA   |
|                 |                                         | system clock = 30 MHz; default mode; $V_{DD}$ = 3.3 V                                 | [2][4][5][8]        | -   | 3.3    | -    | mA   |
|                 |                                         | system clock = 30 MHz;<br>low-current mode; $V_{DD}$ = 3.3 V                          | [2][4][5][6]<br>[8] | -   | 3      | -    | mA   |
|                 |                                         | Sleep mode                                                                            |                     |     |        |      |      |
|                 |                                         | system clock = 12 MHz; default mode; $V_{DD}$ = 3.3 V                                 | [2][3][4][5]        | -   | 0.8    | -    | mA   |
|                 |                                         | system clock = 12 MHz;<br>low-current mode; V <sub>DD</sub> = 3.3 V                   | [2][3][4][5]<br>[6] | -   | 0.7    | -    | mA   |
|                 |                                         | system clock = 24 MHz;<br>low-current mode; $V_{DD}$ = 3.3 V                          | [2][4][5][6]<br>[7] | -   | 1.3    | -    | mA   |
|                 |                                         | system clock = 30 MHz; default mode; $V_{DD}$ = 3.3 V                                 | [2][4][5][8]        | -   | 1.8    | -    | mA   |
|                 |                                         | system clock = 30 MHz;<br>low-current mode; $V_{DD}$ = 3.3 V                          | [2][4][5][6]<br>[8] | -   | 1.7    | -    | mA   |
|                 |                                         | Deep-sleep mode                                                                       |                     |     |        |      |      |
|                 |                                         | $V_{DD}$ = 3.3 V, $T_{amb}$ = 25 °C                                                   | [2][9]              | -   | 150    | 300  | μA   |
|                 |                                         | $V_{DD}$ = 3.3 V, $T_{amb}$ = 105 °C                                                  | [2][9]              | -   | -      | 400  | μA   |
|                 |                                         | Power-down mode                                                                       |                     |     |        |      |      |
|                 |                                         | $V_{DD}$ = 3.3 V, $T_{amb}$ = 25 °C                                                   | [2][9]              | -   | 0.9    | 5    | μA   |
|                 |                                         | $V_{DD}$ = 3.3 V, $T_{amb}$ = 105 °C                                                  | [2][9]              | -   | -      | 40   | μA   |
|                 |                                         | Deep power-down mode;<br>Low-power oscillator and self<br>wakeup timer (WKT) disabled |                     |     |        |      |      |
|                 |                                         | $V_{DD} = 3.3 \text{ V}, \text{ T}_{amb} = 25 \text{ °C}$                             | [10]                | -   | 170    | 1000 | nA   |
|                 |                                         | V <sub>DD</sub> = 3.3 V, T <sub>amb</sub> = 105 °C                                    | [10]                | -   | -      | 4    | μΑ   |
|                 |                                         | Deep power-down mode;<br>Low-power oscillator and self<br>wakeup timer (WKT) enabled  |                     | -   | 1      | -    | μΑ   |

## **11.1** Power consumption

Power measurements in Active, Sleep, Deep-sleep, and Power-down modes were performed under the following conditions:

- Configure all pins as GPIO with pull-up resistor disabled in the IOCON block.
- Configure GPIO pins as outputs using the GPIO DIR register.
- Write 1 to the GPIO CLR register to drive the outputs LOW.







## 12.4 Internal oscillators

#### Table 14. Dynamic characteristics: IRC

 $T_{amb} = -40 \ ^{\circ}C \ to +105 \ ^{\circ}C; 2.7 \ V \le V_{DD} \le 3.6 \ V_{11}^{(1)}.$ 

| Symbol               | Parameter                           | Conditions                              | Min   | Typ <u>[2]</u> | Мах   | Unit |
|----------------------|-------------------------------------|-----------------------------------------|-------|----------------|-------|------|
| f <sub>osc(RC)</sub> | internal RC oscillator<br>frequency | T <sub>amb</sub> = −40 °C to<br>+105 °C | 11.82 | 12             | 12.18 | MHz  |

- [1] Parameters are valid over operating temperature range unless otherwise specified.
- [2] Typical ratings are not guaranteed. The values listed are for room temperature (25 °C), nominal supply voltages.



Table 15. Dynamic characteristics: Watchdog oscillator

|                       | -                                | -                                                           |        |     |                |     |      |
|-----------------------|----------------------------------|-------------------------------------------------------------|--------|-----|----------------|-----|------|
| Symbol                | Parameter                        | Conditions                                                  |        | Min | Typ <u>[1]</u> | Max | Unit |
| f <sub>osc(int)</sub> | internal oscillator<br>frequency | DIVSEL = 0x1F, FREQSEL = 0x1<br>in the WDTOSCCTRL register; | [2][3] | -   | 9.4            | -   | kHz  |
|                       |                                  | DIVSEL = 0x00, FREQSEL = 0xF<br>in the WDTOSCCTRL register  | [2][3] | -   | 2300           | -   | kHz  |

[1] Typical ratings are not guaranteed. The values listed are at nominal supply voltages.

[2] The typical frequency spread over processing and temperature (T<sub>amb</sub> = -40 °C to +105 °C) is  $\pm$ 40 %.

[3] See the LPC81xM user manual.

- [3] t<sub>HD;DAT</sub> is the data hold time that is measured from the falling edge of SCL; applies to data in transmission and the acknowledge.
- [4] A device must internally provide a hold time of at least 300 ns for the SDA signal (with respect to the  $V_{IH}(min)$  of the SCL signal) to bridge the undefined region of the falling edge of SCL.
- [5]  $C_b$  = total capacitance of one bus line in pF.
- [6] The maximum t<sub>f</sub> for the SDA and SCL bus lines is specified at 300 ns. The maximum fall time for the SDA output stage t<sub>f</sub> is specified at 250 ns. This allows series protection resistors to be connected in between the SDA and the SCL pins and the SDA/SCL bus lines without exceeding the maximum specified t<sub>f</sub>.
- [7] In Fast-mode Plus, fall time is specified the same for both output stage and bus timing. If series resistors are used, designers should allow for this when considering bus timing.
- [8] The maximum  $t_{HD;DAT}$  could be 3.45  $\mu$ s and 0.9  $\mu$ s for Standard-mode and Fast-mode but must be less than the maximum of  $t_{VD;DAT}$  or  $t_{VD;ACK}$  by a transition time (see *UM10204*). This maximum must only be met if the device does not stretch the LOW period ( $t_{LOW}$ ) of the SCL signal. If the clock stretches the SCL, the data must be valid by the set-up time before it releases the clock.
- [9] t<sub>SU;DAT</sub> is the data set-up time that is measured with respect to the rising edge of SCL; applies to data in transmission and the acknowledge.
- [10] A Fast-mode I<sup>2</sup>C-bus device can be used in a Standard-mode I<sup>2</sup>C-bus system but the requirement  $t_{SU;DAT} = 250$  ns must then be met. This will automatically be the case if the device does not stretch the LOW period of the SCL signal. If such a device does stretch the LOW period of the SCL signal, it must output the next data bit to the SDA line  $t_{r(max)} + t_{SU;DAT} = 1000 + 250 = 1250$  ns (according to the Standard-mode I<sup>2</sup>C-bus specification) before the SCL line is released. Also the acknowledge timing must meet this set-up time.



Product data sheet

LPC81xM



### Fig 40. Package outline SOT163-1 (SO20)

LPC81XM

LPC81xM



**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

**Non-automotive qualified products** — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b)

# 21. Contact information

whenever customer uses the product for automotive applications beyond NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications.

# 20.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

I<sup>2</sup>C-bus — logo is a trademark of NXP B.V.

For more information, please visit: http://www.nxp.com

For sales office addresses, please send an email to: salesaddresses@nxp.com

# 22. Contents

| 1          | General description 1                            |
|------------|--------------------------------------------------|
| 2          | Features and benefits 1                          |
| 3          | Applications 2                                   |
| 4          | Ordering information 3                           |
| 4.1        | Ordering options 3                               |
| 5          | Marking 4                                        |
| 6          | Block diagram 5                                  |
| 7          | Pinning information                              |
| 7.1        | Pinning 6                                        |
| 7.2        | Pin description 8                                |
| 8          | Functional description 13                        |
| 8.1        | ARM Cortex-M0+ core 13                           |
| 8.2        | On-chip flash program memory                     |
| 8.3        | On-chip SRAM                                     |
| 8.4        | On-chip ROM                                      |
| 8.5        | Nested Vectored Interrupt Controller (NVIC) . 13 |
| 8.5.1      | Features 13                                      |
| 8.5.2      | Interrupt sources                                |
| 8.6<br>8.7 | System tick timer                                |
| 8.8        | Memory map                                       |
| 8.8.1      | Standard I/O pad configuration                   |
| 8.9        | Switch Matrix (SWM) 17                           |
| 8.10       | Fast General-Purpose parallel I/O (GPIO) 17      |
| 8.10.1     | Features                                         |
| 8.11       | Pin interrupt/pattern match engine 18            |
| 8.11.1     | Features                                         |
| 8.12       | USART0/1/2 19                                    |
| 8.12.1     | Features                                         |
| 8.13       | SPI0/1 19                                        |
| 8.13.1     | Features 19                                      |
| 8.14       | I2C-bus interface                                |
| 8.14.1     | Features                                         |
| 8.15       | State-Configurable Timer/PWM<br>(SCTimer/PWM)    |
| 8.15.1     | Features                                         |
| 8.16       | Multi-Rate Timer (MRT)                           |
| 8.16.1     | Features                                         |
| 8.17       | Windowed WatchDog Timer (WWDT) 21                |
| 8.17.1     | Features                                         |
| 8.18       | Self Wake-up Timer (WKT)                         |
| 8.18.1     | Features                                         |
| 8.19       | Analog comparator (ACMP) 22                      |
| 8.19.1     | Features                                         |
| 8.20       | Clocking and power control                       |
| 8.20.1     | Crystal and internal oscillators 24              |
|            |                                                  |

| 8.20.1.1                                                                                                                                                                    | Internal RC Oscillator (IRC)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 25                                                                                                                                |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|
| 8.20.1.2                                                                                                                                                                    | Crystal Oscillator (SysOsc)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 25                                                                                                                                |
| 8.20.1.3                                                                                                                                                                    | Internal Low-power Oscillator and Watchdog                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                   |
|                                                                                                                                                                             | Oscillator (WDOsc)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 25                                                                                                                                |
| 8.20.2                                                                                                                                                                      | Clock input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 25                                                                                                                                |
| 8.20.3                                                                                                                                                                      | System PLL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 25                                                                                                                                |
| 8.20.4                                                                                                                                                                      | Clock output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 26                                                                                                                                |
| 8.20.5                                                                                                                                                                      | Wake-up process                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 26                                                                                                                                |
| 8.20.6                                                                                                                                                                      | Power control                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 26                                                                                                                                |
| 8.20.6.1                                                                                                                                                                    | Power profiles                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 26                                                                                                                                |
| 8.20.6.2                                                                                                                                                                    | Sleep mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 26                                                                                                                                |
| 8.20.6.3                                                                                                                                                                    | Deep-sleep mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 27                                                                                                                                |
| 8.20.6.4                                                                                                                                                                    | Power-down mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 27                                                                                                                                |
| 8.20.6.5                                                                                                                                                                    | Deep power-down mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 27                                                                                                                                |
| 8.21                                                                                                                                                                        | System control                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 28                                                                                                                                |
| 8.21.1                                                                                                                                                                      | Reset                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 28                                                                                                                                |
| 8.21.2                                                                                                                                                                      | Brownout detection                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 28                                                                                                                                |
| 8.21.3                                                                                                                                                                      | Code security (Code Read Protection - CRP)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 29                                                                                                                                |
| 8.21.4                                                                                                                                                                      | APB interface                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 29                                                                                                                                |
| 8.21.5                                                                                                                                                                      | AHBLite                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 29                                                                                                                                |
| 8.22                                                                                                                                                                        | Emulation and debugging                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 30                                                                                                                                |
| 9                                                                                                                                                                           | Limiting values                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 31                                                                                                                                |
| 10                                                                                                                                                                          | Thermal characteristics                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 32                                                                                                                                |
| 11                                                                                                                                                                          | Static characteristics                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 33                                                                                                                                |
|                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                   |
| 11.1                                                                                                                                                                        | Power consumption                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 37                                                                                                                                |
|                                                                                                                                                                             | Power consumption                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                   |
| 11.1                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 37                                                                                                                                |
| 11.1<br>11.2                                                                                                                                                                | Power consumption                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 37<br>41                                                                                                                          |
| 11.1<br>11.2<br>11.3                                                                                                                                                        | Power consumption                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 37<br>41<br>42                                                                                                                    |
| 11.1<br>11.2<br>11.3<br>11.4                                                                                                                                                | Power consumption                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 37<br>41<br>42<br>43                                                                                                              |
| 11.1<br>11.2<br>11.3<br>11.4<br><b>12</b>                                                                                                                                   | Power consumption                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 37<br>41<br>42<br>43<br><b>46</b>                                                                                                 |
| 11.1<br>11.2<br>11.3<br>11.4<br><b>12</b><br>12.1                                                                                                                           | Power consumption                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 37<br>41<br>42<br>43<br><b>46</b><br>46                                                                                           |
| 11.1<br>11.2<br>11.3<br>11.4<br><b>12</b><br>12.1<br>12.2                                                                                                                   | Power consumption                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 37<br>41<br>42<br>43<br><b>46</b><br>46<br>46                                                                                     |
| 11.1<br>11.2<br>11.3<br>11.4<br><b>12</b><br>12.1<br>12.2<br>12.3                                                                                                           | Power consumption                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 37<br>41<br>42<br>43<br><b>46</b><br>46<br>46<br>46                                                                               |
| 11.1<br>11.2<br>11.3<br>11.4<br><b>12</b><br>12.1<br>12.2<br>12.3<br>12.4                                                                                                   | Power consumption .<br>CoreMark data .<br>Peripheral power consumption .<br>Electrical pin characteristics.<br><b>Dynamic characteristics</b> .<br>Power-up ramp conditions .<br>Flash memory .<br>External clock for the oscillator in slave mode<br>Internal oscillators .                                                                                                                                                                                                                                                                                                         | 37<br>41<br>42<br>43<br><b>46</b><br>46<br>46<br>46<br>47<br>48                                                                   |
| 11.1<br>11.2<br>11.3<br>11.4<br><b>12</b><br>12.1<br>12.2<br>12.3<br>12.4<br>12.5                                                                                           | Power consumption .<br>CoreMark data .<br>Peripheral power consumption .<br>Electrical pin characteristics .<br><b>Dynamic characteristics</b> .<br>Power-up ramp conditions .<br>Flash memory .<br>External clock for the oscillator in slave mode<br>Internal oscillators .<br>I/O pins .                                                                                                                                                                                                                                                                                          | 37<br>41<br>42<br>43<br><b>46</b><br>46<br>46<br>47<br>48<br>49                                                                   |
| 11.1<br>11.2<br>11.3<br>11.4<br><b>12</b><br>12.1<br>12.2<br>12.3<br>12.4<br>12.5<br>12.6                                                                                   | Power consumption .<br>CoreMark data .<br>Peripheral power consumption .<br>Electrical pin characteristics .<br><b>Dynamic characteristics .</b><br>Power-up ramp conditions .<br>Flash memory .<br>External clock for the oscillator in slave mode<br>Internal oscillators .<br>I/O pins .<br>I/C pins .<br>I <sup>2</sup> C-bus .                                                                                                                                                                                                                                                  | 37<br>41<br>42<br>43<br><b>46</b><br>46<br>46<br>46<br>47<br>48<br>49<br>49                                                       |
| 11.1<br>11.2<br>11.3<br>11.4<br><b>12</b><br>12.1<br>12.2<br>12.3<br>12.4<br>12.5<br>12.6<br>12.7                                                                           | Power consumption .<br>CoreMark data .<br>Peripheral power consumption .<br>Electrical pin characteristics.<br><b>Dynamic characteristics</b> .<br>Power-up ramp conditions .<br>Flash memory .<br>External clock for the oscillator in slave mode<br>Internal oscillators .<br>I/O pins .<br>I/O pins .<br>SPI interfaces .                                                                                                                                                                                                                                                         | 37<br>41<br>42<br>43<br>46<br>46<br>46<br>46<br>47<br>48<br>49<br>49<br>51                                                        |
| 11.1<br>11.2<br>11.3<br>11.4<br><b>12</b><br>12.1<br>12.2<br>12.3<br>12.4<br>12.5<br>12.6<br>12.7<br>12.8                                                                   | Power consumption .<br>CoreMark data .<br>Peripheral power consumption .<br>Electrical pin characteristics .<br><b>Dynamic characteristics</b> .<br>Power-up ramp conditions .<br>Flash memory .<br>External clock for the oscillator in slave mode<br>Internal oscillators .<br>I/O pins .<br>I/O pins .<br>I <sup>2</sup> C-bus .<br>SPI interfaces .<br>USART interface .<br><b>Analog characteristics</b> .                                                                                                                                                                      | 37<br>41<br>42<br>43<br>46<br>46<br>46<br>47<br>48<br>49<br>49<br>51<br>54                                                        |
| 11.1<br>11.2<br>11.3<br>11.4<br><b>12</b><br>12.1<br>12.2<br>12.3<br>12.4<br>12.5<br>12.6<br>12.7<br>12.8<br><b>13</b>                                                      | Power consumption .<br>CoreMark data .<br>Peripheral power consumption .<br>Electrical pin characteristics .<br><b>Dynamic characteristics</b> .<br>Power-up ramp conditions .<br>Flash memory .<br>External clock for the oscillator in slave mode<br>Internal oscillators .<br>I/O pins .<br>I <sup>2</sup> C-bus .<br>SPI interfaces .<br>USART interface .                                                                                                                                                                                                                       | 37<br>41<br>42<br>43<br>46<br>46<br>46<br>47<br>48<br>49<br>49<br>51<br>54<br>55                                                  |
| 11.1<br>11.2<br>11.3<br>11.4<br><b>12</b><br>12.1<br>12.2<br>12.3<br>12.4<br>12.5<br>12.6<br>12.7<br>12.8<br><b>13</b><br>13.1                                              | Power consumption .<br>CoreMark data .<br>Peripheral power consumption .<br>Electrical pin characteristics .<br><b>Dynamic characteristics</b> .<br>Power-up ramp conditions .<br>Flash memory .<br>External clock for the oscillator in slave mode<br>Internal oscillators .<br>I/O pins .<br>I/O pins .<br>I <sup>2</sup> C-bus .<br>SPI interfaces .<br>USART interface .<br><b>Analog characteristics</b> .<br>BOD .                                                                                                                                                             | 37<br>41<br>42<br>43<br>46<br>46<br>46<br>47<br>48<br>49<br>49<br>51<br>54<br>55                                                  |
| 11.1<br>11.2<br>11.3<br>11.4<br><b>12</b><br>12.1<br>12.2<br>12.3<br>12.4<br>12.5<br>12.6<br>12.7<br>12.8<br><b>13</b><br>13.1<br>13.2                                      | Power consumption .<br>CoreMark data .<br>Peripheral power consumption .<br>Electrical pin characteristics.<br><b>Dynamic characteristics</b> .<br>Power-up ramp conditions .<br>Flash memory .<br>External clock for the oscillator in slave mode<br>Internal oscillators .<br>I/O pins<br>I/O pins<br>I <sup>2</sup> C-bus<br>SPI interfaces.<br>USART interface .<br><b>Analog characteristics</b> .<br>BOD .<br>Internal voltage reference .<br>Comparator .                                                                                                                     | 37<br>41<br>42<br>43<br>46<br>46<br>47<br>48<br>49<br>49<br>51<br>54<br>55<br>55<br>55<br>55<br>55                                |
| 11.1<br>11.2<br>11.3<br>11.4<br><b>12</b><br>12.1<br>12.2<br>12.3<br>12.4<br>12.5<br>12.6<br>12.7<br>12.8<br><b>13</b><br>13.1<br>13.2<br>13.3<br><b>14</b>                 | Power consumption .<br>CoreMark data .<br>Peripheral power consumption .<br>Electrical pin characteristics.<br><b>Dynamic characteristics</b> .<br>Power-up ramp conditions .<br>Flash memory .<br>External clock for the oscillator in slave mode<br>Internal oscillators .<br>I/O pins.<br>I <sup>2</sup> C-bus .<br>SPI interfaces.<br>USART interface .<br><b>Analog characteristics</b> .<br>BOD .<br>Internal voltage reference .<br>Comparator .<br><b>Application information</b> .                                                                                          | 37<br>41<br>42<br>43<br>46<br>46<br>46<br>46<br>47<br>48<br>49<br>49<br>51<br>54<br>55<br>55<br>55<br>55<br>55<br>56<br><b>59</b> |
| 11.1<br>11.2<br>11.3<br>11.4<br><b>12</b><br>12.1<br>12.2<br>12.3<br>12.4<br>12.5<br>12.6<br>12.7<br>12.8<br><b>13</b><br>13.1<br>13.2<br>13.3<br><b>14</b><br>14.1         | Power consumption .<br>CoreMark data .<br>Peripheral power consumption .<br>Electrical pin characteristics.<br><b>Dynamic characteristics</b> .<br>Power-up ramp conditions .<br>Flash memory .<br>External clock for the oscillator in slave mode<br>Internal oscillators .<br>I/O pins.<br>I <sup>2</sup> C-bus .<br>SPI interfaces.<br>USART interface .<br><b>Analog characteristics</b><br>BOD .<br>Internal voltage reference .<br>Comparator .<br><b>Application information</b> .<br>Typical wake-up times .                                                                 | 37<br>41<br>42<br>43<br>46<br>46<br>46<br>47<br>48<br>49<br>49<br>51<br>54<br>55<br>55<br>55<br>55<br>56<br><b>59</b><br>59       |
| 11.1<br>11.2<br>11.3<br>11.4<br><b>12</b><br>12.1<br>12.2<br>12.3<br>12.4<br>12.5<br>12.6<br>12.7<br>12.8<br><b>13</b><br>13.1<br>13.2<br>13.3<br><b>14</b><br>14.1<br>14.2 | Power consumption .<br>CoreMark data .<br>Peripheral power consumption .<br>Electrical pin characteristics .<br><b>Dynamic characteristics</b> .<br>Power-up ramp conditions .<br>Flash memory .<br>External clock for the oscillator in slave mode<br>Internal oscillators .<br>I/O pins .<br>I <sup>2</sup> C-bus .<br>SPI interfaces .<br>USART interface .<br><b>Analog characteristics</b> .<br>BOD .<br>Internal voltage reference .<br>Comparator .<br><b>Application information .</b><br>Typical wake-up times .<br>XTAL input .                                            | 37<br>41<br>42<br>43<br>46<br>46<br>46<br>46<br>47<br>48<br>49<br>49<br>51<br>54<br>55<br>55<br>55<br>55<br>55<br>56<br><b>59</b> |
| 11.1<br>11.2<br>11.3<br>11.4<br><b>12</b><br>12.1<br>12.2<br>12.3<br>12.4<br>12.5<br>12.6<br>12.7<br>12.8<br><b>13</b><br>13.1<br>13.2<br>13.3<br><b>14</b><br>14.1         | Power consumption .<br>CoreMark data .<br>Peripheral power consumption .<br>Electrical pin characteristics .<br><b>Dynamic characteristics</b> .<br>Power-up ramp conditions .<br>Flash memory .<br>External clock for the oscillator in slave mode<br>Internal oscillators .<br>I/O pins .<br>I <sup>2</sup> C-bus .<br>SPI interfaces .<br>USART interface .<br><b>Analog characteristics</b> .<br>BOD .<br>Internal voltage reference .<br>Comparator .<br><b>Application information</b> .<br>Typical wake-up times .<br>XTAL input .<br>XTAL Printed Circuit Board (PCB) layout | 37<br>41<br>42<br>43<br>46<br>46<br>47<br>48<br>49<br>49<br>51<br>54<br>55<br>55<br>56<br>59<br>59<br>59                          |
| 11.1<br>11.2<br>11.3<br>11.4<br><b>12</b><br>12.1<br>12.2<br>12.3<br>12.4<br>12.5<br>12.6<br>12.7<br>12.8<br><b>13</b><br>13.1<br>13.2<br>13.3<br><b>14</b><br>14.1<br>14.2 | Power consumption .<br>CoreMark data .<br>Peripheral power consumption .<br>Electrical pin characteristics .<br><b>Dynamic characteristics</b> .<br>Power-up ramp conditions .<br>Flash memory .<br>External clock for the oscillator in slave mode<br>Internal oscillators .<br>I/O pins .<br>I <sup>2</sup> C-bus .<br>SPI interfaces .<br>USART interface .<br><b>Analog characteristics</b> .<br>BOD .<br>Internal voltage reference .<br>Comparator .<br><b>Application information .</b><br>Typical wake-up times .<br>XTAL input .                                            | 37<br>41<br>42<br>43<br>46<br>46<br>46<br>47<br>48<br>49<br>49<br>51<br>54<br>55<br>55<br>55<br>55<br>56<br><b>59</b><br>59       |

## continued >>