# E·XFL

## NXP USA Inc. - LPC812M101JD20J Datasheet



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                  |
|----------------------------|-------------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M0+                                                        |
| Core Size                  | 32-Bit Single-Core                                                      |
| Speed                      | 30MHz                                                                   |
| Connectivity               | I <sup>2</sup> C, SPI, UART/USART                                       |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                   |
| Number of I/O              | 18                                                                      |
| Program Memory Size        | 16KB (16K × 8)                                                          |
| Program Memory Type        | FLASH                                                                   |
| EEPROM Size                | -                                                                       |
| RAM Size                   | 4K x 8                                                                  |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V                                                             |
| Data Converters            | -                                                                       |
| Oscillator Type            | Internal                                                                |
| Operating Temperature      | -40°C ~ 105°C (TA)                                                      |
| Mounting Type              | Surface Mount                                                           |
| Package / Case             | 20-SOIC (0.295", 7.50mm Width)                                          |
| Supplier Device Package    | 20-50                                                                   |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/lpc812m101jd20j |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

- State Configurable Timer/PWM (SCTimer/PWM) with input and output functions (including capture and match) assigned to pins through the switch matrix.
- Multiple-channel multi-rate timer (MRT) for repetitive interrupt generation at up to four programmable, fixed rates.
- Self Wake-up Timer (WKT) clocked from either the IRC or a low-power, low-frequency internal oscillator.
- ◆ CRC engine.
- Windowed Watchdog timer (WWDT).
- Analog peripherals:
  - Comparator with internal and external voltage references with pin functions assigned or enabled through the switch matrix.
- Serial interfaces:
  - ◆ Three USART interfaces with pin functions assigned through the switch matrix.
  - Two SPI controllers with pin functions assigned through the switch matrix.
  - ♦ One I<sup>2</sup>C-bus interface with pin functions assigned through the switch matrix.
- Clock generation:
  - ♦ 12 MHz internal RC oscillator trimmed to 1.5 % accuracy that can optionally be used as a system clock.
  - Crystal oscillator with an operating range of 1 MHz to 25 MHz.
  - Programmable watchdog oscillator with a frequency range of 9.4 kHz to 2.3 MHz.
  - 10 kHz low-power oscillator for the WKT.
  - PLL allows CPU operation up to the maximum CPU rate without the need for a high-frequency crystal. May be run from the system oscillator, the external clock input CLKIN, or the internal RC oscillator.
  - Clock output function with divider that can reflect the crystal oscillator, the main clock, the IRC, or the watchdog oscillator.
- Power control:
  - ◆ Integrated PMU (Power Management Unit) to minimize power consumption.
  - Reduced power modes: Sleep mode, Deep-sleep mode, Power-down mode, and Deep power-down mode.
  - Wake-up from Deep-sleep and Power-down modes on activity on USART, SPI, and I2C peripherals.
  - ◆ Timer-controlled self wake-up from Deep power-down mode.
  - Power-On Reset (POR).
  - Brownout detect.
- Unique device serial number for identification.
- Single power supply.
- Operating temperature range –40 °C to 105 °C except for the DIP8 package, which is available for a temperature range of –40 °C to 85 °C.
- Available as DIP8, TSSOP16, SO20, TSSOP20, and XSON16 package.

# 3. Applications

- 8/16-bit applications
- Consumer
- Climate control

- Lighting
- Motor control
- Fire and security applications

© NXP Semiconductors N.V. 2018. All rights reserved.

| Symbol          | SO20/<br>TSSOP20 | TSSOP16 | XSON16 | DIP8 |     | Туре | Reset<br>state<br>[1] | Description                                                                                                                                                                                                                                                |
|-----------------|------------------|---------|--------|------|-----|------|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PIO0_12         | 3                | 2       | 2      | -    | [2] | I/O  | I; PU                 | <b>PIO0_12</b> — General purpose digital input/output pin. ISP<br>entry pin on the SO20/TSSOP20/TSSOP16/XSON16<br>packages starting with chip version 4C (see <u>Table 6</u> ). A<br>LOW level on this pin during reset starts the ISP command<br>handler. |
|                 |                  |         |        |      |     |      |                       | See pin PIO0_1 for the DIP8 package and chip versions 1A and 2A.                                                                                                                                                                                           |
| PIO0_13         | 2                | 1       | 1      | -    | [2] | I/O  | I; PU                 | PIO0_13 — General purpose digital input/output pin.                                                                                                                                                                                                        |
| PIO0_14         | 20               | -       | -      | -    | [7] | I/O  | I; PU                 | PIO0_14 — General purpose digital input/output pin.                                                                                                                                                                                                        |
| PIO0_15         | 11               | -       | -      | -    | [7] | I/O  | I; PU                 | PIO0_15 — General purpose digital input/output pin.                                                                                                                                                                                                        |
| PIO0_16         | 10               | -       | -      | -    | [7] | I/O  | I; PU                 | PIO0_16 — General purpose digital input/output pin.                                                                                                                                                                                                        |
| PIO0_17         | 1                | -       | -      | -    | [7] | I/O  | I; PU                 | PIO0_17 — General purpose digital input/output pin.                                                                                                                                                                                                        |
| V <sub>DD</sub> | 15               | 12      | 12     | 6    |     | -    | -                     | 3.3 V supply voltage.                                                                                                                                                                                                                                      |
| V <sub>SS</sub> | 16               | 13      | 13     | 7    |     | -    | -                     | Ground.                                                                                                                                                                                                                                                    |

#### Table 4.Pin description table (fixed pins)

[1] Pin state at reset for default function: I = Input; AI = Analog Input; O = Output; PU = internal pull-up enabled (pins pulled up to full V<sub>DD</sub> level); IA = inactive, no pull-up/down enabled.

[2] 5 V tolerant pad providing digital I/O functions with configurable pull-up/pull-down resistors and configurable hysteresis; includes high-current output driver.

[3] True open-drain pin. I<sup>2</sup>C-bus pins compliant with the I<sup>2</sup>C-bus specification for I<sup>2</sup>C standard mode, I<sup>2</sup>C Fast-mode, and I<sup>2</sup>C Fast-mode Plus. Do not use this pad for high-speed applications such as SPI or USART. The pin requires an external pull-up to provide output functionality. When power is switched off, this pin is floating and does not disturb the I<sup>2</sup>C lines. Open-drain configuration applies to all functions on this pin.

**Remark:** If this pin is not available on the package, prevent it from internally floating as follows: Set bits 10 and 11 in the GPIO DIR0 register to 1 to enable the output driver and write 1 to bits 10 and 11 in the GPIO CLR0 register to drive the outputs LOW internally.

- [4] See Figure 11 for the reset pad configuration. RESET functionality is not available in Deep power-down mode. Use the WAKEUP pin to reset the chip and wake up from Deep power-down mode. An external pull-up resistor is required on this pin for the Deep power-down mode.
- [5] 5 V tolerant pin providing standard digital I/O functions with configurable modes, configurable hysteresis, and analog input. When configured as an analog input, the digital section of the pin is disabled, and the pin is not 5 V tolerant.
- [6] 5 V tolerant pad providing digital I/O functions with configurable pull-up/pull-down resistors and configurable hysteresis. In Deep power-down mode, pulling this pin LOW wakes up the chip. The wake-up pin function can be disabled and the pin can be used for other purposes, if the WKT low power oscillator is enabled for waking up the part from Deep power-down mode.
- [7] 5 V tolerant pad providing digital I/O functions with configurable pull-up/pull-down resistors and configurable hysteresis.
- [8] 5 V tolerant pin providing standard digital I/O functions with configurable modes, configurable hysteresis, and analog I/O for the system oscillator. When configured as an analog I/O, the digital section of the pin is disabled, and the pin is not 5 V tolerant.
- [9] The digital part of this pin is 3 V tolerant pin due to special analog functionality. Pin provides standard digital I/O functions with configurable modes, configurable hysteresis, and an analog input. When configured as an analog input, the digital section of the pin is disabled.

| Function name | Туре | Description                        |
|---------------|------|------------------------------------|
| U0_TXD        | 0    | Transmitter output for USART0.     |
| U0_RXD        | I    | Receiver input for USART0.         |
| U0_RTS        | 0    | Request To Send output for USART0. |
| U0_CTS        | I    | Clear To Send input for USART0.    |

#### Table 5. Movable functions (assign to pins PIO0\_0 to PIO\_17 through switch matrix)

| Function name | Туре | Description                                                                                                                                                                                                                   |
|---------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| U0_SCLK       | I/O  | Serial clock input/output for USART0 in synchronous mode.                                                                                                                                                                     |
| U1_TXD        | 0    | Transmitter output for USART1.                                                                                                                                                                                                |
| U1_RXD        | 1    | Receiver input for USART1.                                                                                                                                                                                                    |
| U1_RTS        | 0    | Request To Send output for USART1.                                                                                                                                                                                            |
| U1_CTS        | I    | Clear To Send input for USART1.                                                                                                                                                                                               |
| U1_SCLK       | I/O  | Serial clock input/output for USART1 in synchronous mode.                                                                                                                                                                     |
| U2_TXD        | 0    | Transmitter output for USART2.                                                                                                                                                                                                |
| U2_RXD        | I    | Receiver input for USART2.                                                                                                                                                                                                    |
| U2_RTS        | 0    | Request To Send output for USART2.                                                                                                                                                                                            |
| U2_CTS        | I    | Clear To Send input for USART2.                                                                                                                                                                                               |
| U2_SCLK       | I/O  | Serial clock input/output for USART2 in synchronous mode.                                                                                                                                                                     |
| SPI0_SCK      | I/O  | Serial clock for SPI0.                                                                                                                                                                                                        |
| SPI0_MOSI     | I/O  | Master Out Slave In for SPI0.                                                                                                                                                                                                 |
| SPI0_MISO     | I/O  | Master In Slave Out for SPI0.                                                                                                                                                                                                 |
| SPI0_SSEL     | I/O  | Slave select for SPI0.                                                                                                                                                                                                        |
| SPI1_SCK      | I/O  | Serial clock for SPI1.                                                                                                                                                                                                        |
| SPI1_MOSI     | I/O  | Master Out Slave In for SPI1.                                                                                                                                                                                                 |
| SPI1_MISO     | I/O  | Master In Slave Out for SPI1.                                                                                                                                                                                                 |
| SPI1_SSEL     | I/O  | Slave select for SPI1.                                                                                                                                                                                                        |
| CTIN_0        | I    | SCT input 0.                                                                                                                                                                                                                  |
| CTIN_1        | I    | SCT input 1.                                                                                                                                                                                                                  |
| CTIN_2        | I    | SCT input 2.                                                                                                                                                                                                                  |
| CTIN_3        | I    | SCT input 3.                                                                                                                                                                                                                  |
| CTOUT_0       | 0    | SCT output 0.                                                                                                                                                                                                                 |
| CTOUT_1       | 0    | SCT output 1.                                                                                                                                                                                                                 |
| CTOUT_2       | 0    | SCT output 2.                                                                                                                                                                                                                 |
| CTOUT_3       | 0    | SCT output 3.                                                                                                                                                                                                                 |
| I2C0_SCL      | I/O  | I <sup>2</sup> C-bus clock input/output (open-drain if assigned to pin PIO0_10).<br>High-current sink only if assigned to PIO0_10 and if I <sup>2</sup> C Fast-mode<br>Plus is selected in the I/O configuration register.    |
| I2C0_SDA      | I/O  | I <sup>2</sup> C-bus data input/output (open-drain if assigned to pin PIO0_11).<br>High-current sink only if assigned to pin PIO0_11 and if I <sup>2</sup> C<br>Fast-mode Plus is selected in the I/O configuration register. |
| ACMP_O        | 0    | Analog comparator digital output.                                                                                                                                                                                             |
| CLKOUT        | 0    | Clock output.                                                                                                                                                                                                                 |
| GPIO_INT_BMAT | 0    | Output of the pattern match engine.                                                                                                                                                                                           |

# Table 5. Movable functions (assign to pins PIO0\_0 to PIO\_17 through switch matrix)

|  | Table 6. | Pin location in ISP mode |
|--|----------|--------------------------|
|--|----------|--------------------------|

| ISP entry pin | USART RXD | USART TXD | Marking         | Boot loader version | Package                                    |
|---------------|-----------|-----------|-----------------|---------------------|--------------------------------------------|
| PIO0_1        | PIO0_0    | PIO0_4    | 1A              | v 13.1              | TSSOP20; SO20;<br>TSSOP16; DIP8;<br>XSON16 |
| PIO0_1        | PIO0_0    | PIO0_4    | 2A              | v 13.2              | TSSOP20; SO20;<br>TSSOP16; DIP8;<br>XSON16 |
| PIO0_1        | PIO0_0    | PIO0_4    | 4C and later    | v 13.4 and<br>later | DIP8                                       |
| PIO0_12       | PIO0_0    | PIO0_4    | 4C and<br>later | v 13.4 and<br>later | TSSOP20; SO20;<br>TSSOP16;<br>XSON16       |

# 8. Functional description

## 8.1 ARM Cortex-M0+ core

The ARM Cortex-M0+ core runs at an operating frequency of up to 30 MHz using a two-stage pipeline. Integrated in the core are the NVIC and Serial Wire Debug with four breakpoints and two watchpoints. The ARM Cortex-M0+ core supports a single-cycle I/O enabled port for fast GPIO access.

The core includes a single-cycle multiplier and a system tick timer.

## 8.2 On-chip flash program memory

The LPC81xM contain up to 16 kB of on-chip flash program memory. The flash memory supports a 64 Byte page size with page write and erase.

## 8.3 On-chip SRAM

The LPC81xM contain a total of up to 4 kB on-chip static RAM data memory.

## 8.4 On-chip ROM

The 8 kB on-chip ROM contains the boot loader and the following Application Programming Interfaces (API):

- In-System Programming (ISP) and In-Application Programming (IAP) support for flash programming
- · Power profiles for configuring power consumption and PLL settings
- USART driver API routines
- I<sup>2</sup>C-bus driver API routines

## 8.5 Nested Vectored Interrupt Controller (NVIC)

The Nested Vectored Interrupt Controller (NVIC) is an integral part of the Cortex-M0+. The tight coupling to the CPU allows for low interrupt latency and efficient processing of late arriving interrupts.

## 8.5.1 Features

- Controls system exceptions and peripheral interrupts.
- On the LPC81xM, the NVIC supports 32 vectored interrupts including up to 8 external interrupt inputs selectable from all GPIO pins.
- Four programmable interrupt priority levels with hardware priority level masking.
- Software interrupt generation using the ARM exceptions SVCall and PendSV.
- Relocatable interrupt vector table using vector table offset register.

#### 8.5.2 Interrupt sources

Each peripheral device has one interrupt line connected to the NVIC but may have several interrupt flags. Individual interrupt flags may also represent more than one interrupt source.

Up to eight pins, regardless of the selected function, can be programmed to generate an interrupt on a level, a rising or falling edge, or both. The interrupt generating pins can be selected from all digital or mixed digital/analog pins. The pin interrupt/pattern match block controls the edge or level detection mechanism.

## 8.6 System tick timer

The ARM Cortex-M0+ includes a 24-bit system tick timer (SysTick) that is intended to generate a dedicated SysTick exception at a fixed time interval (typically 10 ms).

## 8.7 Memory map

The LPC81xM incorporates several distinct memory regions. <u>Figure 7</u> shows the overall map of the entire address space from the user program viewpoint following reset. The interrupt vector area supports address remapping.

The ARM private peripheral bus includes the ARM core registers for controlling the NVIC, the system tick timer (SysTick), and the reduced power modes.

LPC81xM

| 4 GB      | LPC81xM                      |                          |               | 31 - 28 received         |               |
|-----------|------------------------------|--------------------------|---------------|--------------------------|---------------|
|           | reserved                     |                          |               | 51 - 20 leselveu         |               |
|           | private peripheral bus       | - 0xE010 0000            | 27            | USART2                   | 0x4007 0000   |
| Ţ         | reserved                     |                          | 26            | USART1                   | - 0x4006 C000 |
| Ì         |                              | 0xA000 8000              | 25            | USART0                   | 0x4006 4000   |
|           | pin interrupts/pattern match | 0xA000 4000              | 24            | reserved                 | 0x4006 0000   |
|           | GPIO                         | 1                        | 23            | SPI1                     | 0x4005 C000   |
|           |                              | 0000 0000                | 22            | SPI0                     | 0x4005 8000   |
| È         | reserved                     | 0x5000 8000              | 21            | reserved                 | 0x4005 4000   |
|           | SCTimer/PWM                  | 0x5000 4000              | 20            | I2C                      | 0x4005 0000   |
|           | CRC                          | 0x5000 0000              | 19            | reserved<br>SYSCON       | 0x4004 C000   |
|           |                              |                          | 18            |                          | 0x4004 8000   |
| <u>ال</u> | reserved                     | ۲۰ (۲۰۰۰)<br>۱۳۰۲ (۲۰۰۰) | - { 17        | IOCON                    | 0x4004 4000   |
|           | APB peripherals              | 0x4008 0000              | 16            | flash controller         | 0x4004 0000   |
| 1 GB      |                              | 0x4000 0000              | 15            | reserved                 | 0x4003 C000   |
|           |                              |                          | 14            | reserved                 | 0x4003 8000   |
|           | reserved                     | 1<br>1 0x2000 0000       | 13            | reserved                 | 0x4003 4000   |
|           | reserved                     |                          | 12            | reserved                 | 0x4003 0000   |
|           | 8 kB boot ROM                | 0x1FFF 2000              | 11            | reserved                 | 0x4002 C000   |
|           |                              | 0x1FFF 0000              | 10            | reserved                 | 0x4002 8000   |
| Ĩ         | reserved                     | 0.1100.0100              | 9             | analog comparator<br>PMU | 0x4002 4000   |
|           | 1 kB MTB registers           | UX1400 0400              | 8             |                          | 0x4002 0000   |
|           | d                            | 0x1400 0000              | 7             | reserved                 | 0x4001 C000   |
| Ĩ         | reserved                     |                          | 6             | reserved                 | 0x4001 8000   |
|           | 4 kB SRAM (LPC812)           | 0x1000 1000              | 5             | reserved                 | 0x4001 4000   |
|           | 2 kB_SRAM (LPC811)           | 0x1000 0800              | 4             | reserved                 | 0x4001 0000   |
|           | 1 kB_SRAM (LPC810)           | 0x1000 0400              | 3             | switch matrix            | 0x4000 C000   |
|           |                              | 0x1000 0000              | 2             | self wake-up timer       | 0x4000 8000   |
| 4         | reserved                     |                          | 1             | MRT                      | 0x4000 4000   |
| _         | (0) 0 1 (1 (1 0 0 0 (0))     | 0x0000 4000              | 0             | WWDT                     | 0x4000 0000   |
|           | 16 kB on-chip flash (LPC812) | 0x0000 2000              |               | 0x0000.000               | 20            |
|           | 8 kB on-chip flash (LPC811)  | 0x0000 1000 a            | active interr | upt vectors              | 0             |
| 0 GB      | 4 KB on-chip flash (LPC810)  | 0x0000 0000              |               | 0,0000,000               | 10            |

# 8.8 I/O configuration

The IOCON block controls the configuration of the I/O pins. Each digital or mixed digital/analog pin with the PIO0\_n designator (except the true open-drain pins PIO0\_10 and PIO0\_11) in <u>Table 4</u> can be configured as follows:

- Enable or disable the weak internal pull-up and pull-down resistors.
- Select a pseudo open-drain mode. The input cannot be pulled up above  $V_{DD}$ . This pin is not 5 V tolerant when  $V_{DD} = 0$ .

- Program the input glitch filter with different filter constants using one of the IOCON divided clock signals (IOCONCLKCDIV, see <u>Figure 10 "LPC81xM clock generation"</u>). You can also bypass the glitch filter.
- Invert the input signal.
- Hysteresis can be enabled or disabled.
- For pins PIO0\_10 and PIO0\_11, select the I2C-mode and output driver for standard digital operation, for I2C standard and fast modes, or for I2C Fast mode+.
- On mixed digital/analog pins, enable the analog input mode. Enabling the analog mode disconnects the digital functionality.

**Remark:** The functionality of each I/O pin is flexible and is determined entirely through the switch matrix. See <u>Section 8.9</u> for details.

## 8.8.1 Standard I/O pad configuration

Figure 8 shows the possible pin modes for standard I/O pins with analog input function:

- Digital output driver with configurable open-drain output
- Digital input: Weak pull-up resistor (PMOS device) enabled/disabled
- Digital input: Weak pull-down resistor (NMOS device) enabled/disabled
- Digital input: Repeater mode enabled/disabled
- Digital input: Input glitch filter selectable on all pins
- Analog input

- An entire port value can be written in one instruction.
- Mask, set, and clear operations are supported for the entire port.

All GPIO port pins are fixed-pin functions that are enabled or disabled on the pins by the switch matrix. Therefore each GPIO port pin is assigned to one specific pin and cannot be moved to another pin. Except for pins SWDIO/PIO0\_2, SWCLK/PIO0\_3, and RESET/PIO0\_5, the switch matrix enables the GPIO port pin function by default.

## 8.10.1 Features

- Bit level port registers allow a single instruction to set and clear any number of bits in one write operation.
- Direction control of individual bits.
- All I/O default to inputs with internal pull-up resistors enabled after reset except for the I<sup>2</sup>C-bus true open-drain pins PIO0\_2 and PIO0\_3.
- Pull-up/pull-down configuration, repeater, and open-drain modes can be programmed through the IOCON block for each GPIO pin (see Figure 8).
- •

## 8.11 Pin interrupt/pattern match engine

The pin interrupt block configures up to eight pins from all digital pins for providing eight external interrupts connected to the NVIC.

The pattern match engine can be used, in conjunction with software, to create complex state machines based on pin inputs.

Any digital pin, independently of the function selected through the switch matrix, can be configured through the SYSCON block as input to the pin interrupt or pattern match engine. The registers that control the pin interrupt or pattern match engine are located on the IO+ bus for fast single-cycle access.

## 8.11.1 Features

- Pin interrupts
  - Up to eight pins can be selected from all digital pins as edge- or level-sensitive interrupt requests. Each request creates a separate interrupt in the NVIC.
  - Edge-sensitive interrupt pins can interrupt on rising or falling edges or both.
  - Level-sensitive interrupt pins can be HIGH- or LOW-active.
  - Pin interrupts can wake up the LPC81xM from sleep mode, deep-sleep mode, and power-down mode.
- Pin interrupt pattern match engine
  - Up to eight pins can be selected from all digital pins to contribute to a boolean expression. The boolean expression consists of specified levels and/or transitions on various combinations of these pins.
  - Each minterm (product term) comprising the specified boolean expression can generate its own, dedicated interrupt request.
  - Any occurrence of a pattern match can be programmed to also generate an RXEV notification to the ARM CPU. The RXEV signal can be connected to a pin.

# 8.22 Emulation and debugging

Debug functions are integrated into the ARM Cortex-M0+. Serial wire debug functions are supported in addition to a standard JTAG boundary scan. The ARM Cortex-M0+ is configured to support up to four breakpoints and two watch points.

The Micro Trace Buffer is implemented on the LPC81xM.

The RESET pin selects between the JTAG boundary scan (RESET = LOW) and the ARM SWD debug (RESET = HIGH). The ARM SWD debug port is disabled while the LPC81xM is in reset. The JTAG boundary scan pins are selected by hardware when the part is in boundary scan mode on pins PIO0\_0 to PIO0\_3 (see Table 4).

To perform boundary scan testing, follow these steps:

- 1. Erase any user code residing in flash.
- 2. Power up the part with the RESET pin pulled HIGH externally.
- 3. Wait for at least 250  $\mu$ s.
- 4. Pull the RESET pin LOW externally.
- 5. Perform boundary scan operations.
- 6. Once the boundary scan operations are completed, assert the TRST pin to enable the SWD debug mode, and release the RESET pin (pull HIGH).

**Remark:** The JTAG interface cannot be used for debug purposes.



| Table 9.         Static characteristics continued |  |
|---------------------------------------------------|--|
|                                                   |  |

| $T_{amb} = -40 \ ^{\circ}C \ to +105 \ ^{\circ}C,$ | unless otherwise | specified |
|----------------------------------------------------|------------------|-----------|
|----------------------------------------------------|------------------|-----------|

| Symbol                  | Parameter                                 | Conditions                                                                                                                                                                                    |              | Min                | Typ[1]              | Max             | Unit |
|-------------------------|-------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|--------------------|---------------------|-----------------|------|
| VI                      | input voltage                             | $V_{DD} \ge 1.8 \text{ V}$                                                                                                                                                                    | [11]<br>[12] | 0                  | -                   | 5.0             | V    |
|                         |                                           | V <sub>DD</sub> = 0 V                                                                                                                                                                         |              | 0                  | -                   | 3.6             | V    |
| Vo                      | output voltage                            | output active                                                                                                                                                                                 |              | 0                  | -                   | V <sub>DD</sub> | V    |
| V <sub>IH</sub>         | HIGH-level input voltage                  |                                                                                                                                                                                               |              | 0.7V <sub>DD</sub> | -                   | -               | V    |
| V <sub>IL</sub>         | LOW-level input voltage                   |                                                                                                                                                                                               |              | -                  | -                   | $0.3V_{DD}$     | V    |
| V <sub>hys</sub>        | hysteresis voltage                        |                                                                                                                                                                                               |              | 0.4                | -                   | -               | V    |
| V <sub>OH</sub>         | HIGH-level output                         | $2.5~V \leq V_{DD} \leq 3.6~V;~I_{OH}$ = 20 mA                                                                                                                                                |              | $V_{DD}-0.4$       | -                   | -               | V    |
|                         | voltage                                   | 1.8 V $\leq$ V_{DD} < 2.5 V; I_{OH} = 12 mA                                                                                                                                                   |              | $V_{DD} - 0.4 \\$  | -                   | -               | V    |
| V <sub>OL</sub>         | LOW-level output                          | $2.5~V \leq V_{DD} \leq 3.6~V;~I_{OL} = 4~mA$                                                                                                                                                 |              | -                  | -                   | 0.4             | V    |
|                         | voltage                                   | 1.8 V $\leq$ V <sub>DD</sub> < 2.5 V; I <sub>OL</sub> = 3 mA                                                                                                                                  |              | -                  | -                   | 0.4             | V    |
| I <sub>OH</sub>         | HIGH-level output<br>current              |                                                                                                                                                                                               |              | 20                 | -                   | -               | mA   |
|                         |                                           | $1.8 \text{ V} \le \text{V}_{\text{DD}}$ < 2.5 V                                                                                                                                              |              | 12                 | -                   | -               | mA   |
| I <sub>OL</sub>         | LOW-level output                          | V <sub>OL</sub> = 0.4 V                                                                                                                                                                       |              | 4                  | -                   | -               | mA   |
|                         | current                                   | $2.5~\text{V} \leq \text{V}_{DD} \leq 3.6~\text{V}$                                                                                                                                           |              |                    |                     |                 |      |
|                         |                                           | $1.8 \text{ V} \le \text{V}_{\text{DD}}$ < 2.5 V                                                                                                                                              |              | 3                  | -                   | -               | mA   |
| I <sub>OLS</sub>        | LOW-level short-circuit<br>output current | $V_{OL} = V_{DD}$                                                                                                                                                                             | [13]         | -                  | -                   | 50              | mA   |
| I <sub>pd</sub>         | pull-down current                         | V <sub>1</sub> = 5 V                                                                                                                                                                          | [14]         | 10                 | 50                  | 150             | μA   |
| I <sub>pu</sub>         | pull-up current                           | V <sub>1</sub> = 0 V                                                                                                                                                                          | [14]         | 15                 | 50                  | 85              | μA   |
|                         |                                           | $2.0~V \leq V_{DD} \leq 3.6~V$                                                                                                                                                                |              |                    |                     |                 |      |
|                         |                                           | $1.8 \text{ V} \le \text{V}_{\text{DD}} < 2.0 \text{ V}$                                                                                                                                      |              | 10                 | 50                  | 85              | μΑ   |
|                         |                                           | $V_{DD} < V_{I} < 5 V$                                                                                                                                                                        |              | 0                  | 0                   | 0               | μΑ   |
| I <sup>2</sup> C-bus pi | ns (PIO0_10 and PIO0_11                   | ); see <u>Figure 13</u>                                                                                                                                                                       |              |                    |                     | I               |      |
| V <sub>IH</sub>         | HIGH-level input voltage                  |                                                                                                                                                                                               |              | 0.7V <sub>DD</sub> | -                   | -               | V    |
| V <sub>IL</sub>         | LOW-level input voltage                   |                                                                                                                                                                                               |              | -                  | -                   | $0.3V_{DD}$     | V    |
| V <sub>hys</sub>        | hysteresis voltage                        |                                                                                                                                                                                               |              | -                  | 0.05V <sub>DD</sub> | -               | V    |
| I <sub>OL</sub>         | LOW-level output<br>current               | $\label{eq:Volume} \begin{array}{l} V_{OL} = 0.4 \ \text{V}; \ l^2C\text{-bus pins} \\ \text{configured as standard mode pins} \\ 2.5 \ \text{V} \leq V_{DD} \leq 3.6 \ \text{V} \end{array}$ |              | 3.5                | -                   | -               | mA   |
|                         |                                           | $1.8 \text{ V} \leq \text{V}_{\text{DD}} < 2.5 \text{ V}$                                                                                                                                     |              | 3                  | -                   | -               |      |
| I <sub>OL</sub>         | LOW-level output<br>current               | $V_{OL} = 0.4$ V; l <sup>2</sup> C-bus pins<br>configured as Fast-mode Plus<br>pins<br>$2.5$ V $\leq$ Vpp $\leq$ 3.6 V                                                                        |              | 20                 | -                   | -               | mA   |
|                         |                                           | $18V < V_{DD} < 25V$                                                                                                                                                                          |              | 16                 | -                   | -               |      |
| h.,                     | input leakage current                     |                                                                                                                                                                                               | [15]         | -                  | 2                   | 4               | ΠΑ   |
|                         |                                           | $V_1 = 5 V$                                                                                                                                                                                   |              | -                  | - 10                | 22              | uА   |
|                         |                                           |                                                                                                                                                                                               |              | 1                  | . •                 |                 | P    |

LPC81xM



# 11.4 Electrical pin characteristics



# Table 22. Comparator characteristics ...continued V/ 2.0 V/ and T

| $V_{DD} = 3.0 V and T_{amb} = 27$ | °C unless noted otherwise. |
|-----------------------------------|----------------------------|
|-----------------------------------|----------------------------|

| Symbol           | Parameter          | Conditions                                                                  |                | Min | Тур       | Max | Unit |
|------------------|--------------------|-----------------------------------------------------------------------------|----------------|-----|-----------|-----|------|
| t <sub>PD</sub>  | propagation delay  | HIGH to LOW; $V_{DD} = 3.0 V$ ;                                             |                | -   | 109       | 121 |      |
|                  |                    | $V_{IC}$ = 0.1 V; 50 mV overdrive input                                     | [1]            |     |           |     | ns   |
|                  |                    | V <sub>IC</sub> = 0.1 V; rail-to-rail input                                 | [1]            | -   | 155       | 164 | ns   |
|                  |                    | V <sub>IC</sub> = 1.5 V; 50 mV overdrive input                              | [1]            | -   | 95        | 105 | ns   |
|                  |                    | V <sub>IC</sub> = 1.5 V; rail-to-rail input                                 | [1]            | -   | 101       | 108 | ns   |
|                  |                    | V <sub>IC</sub> = 2.9 V; 50 mV overdrive input                              | [1]            | -   | 122       | 129 | ns   |
|                  |                    | V <sub>IC</sub> = 2.9 V; rail-to-rail input                                 | [1]            | -   | 74        | 82  | ns   |
| t <sub>PD</sub>  | propagation delay  | LOW to HIGH; $V_{DD} = 3.0 V$ ;                                             |                | -   | 246       | 260 |      |
|                  |                    | $V_{IC}$ = 0.1 V; 50 mV overdrive input                                     | <u>[1]</u>     |     |           |     | ns   |
|                  |                    | V <sub>IC</sub> = 0.1 V; rail-to-rail input                                 | [1]            | -   | 57        | 59  | ns   |
|                  |                    | V <sub>IC</sub> = 1.5 V; 50 mV overdrive input                              | [1]            | -   | 218       |     | ns   |
|                  |                    | V <sub>IC</sub> = 1.5 V; rail-to-rail input                                 | [1]            | -   | 146       | 155 | ns   |
|                  |                    | V <sub>IC</sub> = 2.9 V; 50 mV overdrive input                              | [1]            | -   | 184       | 206 | ns   |
|                  |                    | V <sub>IC</sub> = 2.9 V; rail-to-rail input                                 | [1]            | -   | 250       | 286 | ns   |
| V <sub>hys</sub> | hysteresis voltage | positive hysteresis; $V_{DD} = 3.0 \text{ V}$ ;<br>$V_{IC} = 1.5 \text{ V}$ | [2]            | -   | 6, 11, 21 | -   | mV   |
| V <sub>hys</sub> | hysteresis voltage | negative hysteresis; $V_{DD} = 3.0 \text{ V}$ ;<br>$V_{IC} = 1.5 \text{ V}$ | [2] <u>[2]</u> | -   | 4, 9, 19  | -   | mV   |
| R <sub>lad</sub> | ladder resistance  | -                                                                           |                | -   | 1.034     | -   | MΩ   |

[1]  $C_L = 10 \text{ pF}$ ; results from measurements on silicon samples over process corners and over the full temperature range  $T_{amb} = -40 \text{ °C}$  to +105 °C. Typical data are for  $T_{amb} = 27 \text{ °C}$ .

[2] Input hysteresis is relative to the reference input channel and is software programmable to three levels.

| Symbol             | Parameter                  | Conditions                                  |            | Min | Тур | Мах | Unit |
|--------------------|----------------------------|---------------------------------------------|------------|-----|-----|-----|------|
| t <sub>s(pu)</sub> | power-up settling<br>time  | to 99% of voltage<br>ladder output<br>value | [1]        | -   | -   | 30  | μs   |
| t <sub>s(sw)</sub> | switching settling<br>time | to 99% of voltage<br>ladder output<br>value | [1]<br>[2] | -   | -   | 15  | μS   |

Table 23. Comparator voltage ladder dynamic characteristics

[1] Maximum values are derived from worst case simulation ( $V_{DD}$  = 2.6 V;  $T_{amb}$  = 105 °C; slow process models).

[2] Settling time applies to switching between comparator channels.

# 14.3 XTAL Printed Circuit Board (PCB) layout guidelines

The crystal should be connected on the PCB as close as possible to the oscillator input and output pins of the chip. Take care that the load capacitors  $C_{x1}$ , $C_{x2}$ , and  $C_{x3}$  in case of third overtone crystal usage have a common ground plane. The external components must also be connected to the ground plain. Loops must be made as small as possible in order to keep the noise coupled in via the PCB as small as possible. Also parasitics should stay as small as possible. Values of  $C_{x1}$  and  $C_{x2}$  should be chosen smaller accordingly to the increase in parasitics of the PCB layout.

# 14.4 ElectroMagnetic Compatibility (EMC)

Radiated emission measurements according to the IEC61967-2 standard using the TEM-cell method are shown for part LPC812M101FDH20.

| Table 28.             | ElectroMagnetic Compatibility (EMC) for part LPC812M101 (TEM-cell method) |
|-----------------------|---------------------------------------------------------------------------|
| $V_{DD} = 3.3 V_{DD}$ | $f; T_{amb} = 25 \ ^{\circ}C.$                                            |

| Parameter                | Frequency band          | System cl | Unit   |        |      |
|--------------------------|-------------------------|-----------|--------|--------|------|
|                          |                         | 12 MHz    | 24 MHz | 30 MHz |      |
| Input clock: IRC         | (12 MHz)                | i         |        |        |      |
| maximum peak             | 1 MHz to 30 MHz         | -6        | -5     | -5     | dBμV |
| level                    | 30 MHz to 150 MHz       | -2        | -1     | -2     | dBμV |
|                          | 150 MHz to 1 GHz        | -1        | -1     | -1     | dBμV |
| IEC level <sup>[1]</sup> | -                       | 0         | 0      | 0      | -    |
| Input clock: crys        | tal oscillator (12 MHz) | i         |        |        | i    |
| maximum peak             | 1 MHz to 30 MHz         | -5        | -6     | -6     | dBμV |
| level                    | 30 MHz to 150 MHz       | -2        | -1     | -2     | dBμV |
|                          | 150 MHz to 1 GHz        | -1        | -2     | -1     | dBμV |
| IEC level <sup>[1]</sup> | -                       | 0         | 0      | Ν      | -    |

[1] IEC levels refer to Appendix D in the IEC61967-2 Specification.

LPC81xM

# 15. Package outline



#### Fig 38. Package outline SOT097-2 (DIP8)

LPC81xM



## Fig 40. Package outline SOT163-1 (SO20)

#### TSSOP20: plastic thin shrink small outline package; 20 leads; body width 4.4 mm SOT360-1 D E А Х HE = v (M) A v 20 Q 4 $(A_3)$ A pin 1 index b<sub>p</sub> ⊕ w M detail X е 5 mm 0 2.5 scale DIMENSIONS (mm are the original dimensions) Α D<sup>(1)</sup> E <sup>(2)</sup> Z <sup>(1)</sup> UNIT L Q $A_1$ A<sub>2</sub> A<sub>3</sub> bp с е $H_{\text{E}}$ Lp ۷ w у θ max 8<sup>0</sup> 0.30 0.75 0.15 0.95 0.2 6.6 4.5 6.6 0.4 0.5 mm 1.1 0.25 0.65 0.2 0.13 0.1 1 $0^{\circ}$ 0.05 0.80 0.19 0.1 6.4 4.3 6.2 0.50 0.3 0.2 Notes 1. Plastic or metal protrusions of 0.15 mm maximum per side are not included. 2. Plastic interlead protrusions of 0.25 mm maximum per side are not included. REFERENCES OUTLINE EUROPEAN ISSUE DATE VERSION PROJECTION IEC JEDEC JEITA 99-12-27 SOT360-1 MO-153 $] \bigcirc$ F 03-02-19

## Fig 41. Package outline SOT360-1 (TSSOP20)

LPC81xM



All information provided in this document is subject to legal disclaimers.

LPC81xM

