



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                   |
|----------------------------|--------------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M0+                                                         |
| Core Size                  | 32-Bit Single-Core                                                       |
| Speed                      | 30MHz                                                                    |
| Connectivity               | I <sup>2</sup> C, SPI, UART/USART                                        |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                    |
| Number of I/O              | 18                                                                       |
| Program Memory Size        | 16KB (16K x 8)                                                           |
| Program Memory Type        | FLASH                                                                    |
| EEPROM Size                | -                                                                        |
| RAM Size                   | 4K x 8                                                                   |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V                                                              |
| Data Converters            | -                                                                        |
| Oscillator Type            | Internal                                                                 |
| Operating Temperature      | -40°C ~ 105°C (TA)                                                       |
| Mounting Type              | Surface Mount                                                            |
| Package / Case             | 20-TSSOP (0.173", 4.40mm Width)                                          |
| Supplier Device Package    | 20-TSSOP                                                                 |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/lpc812m101jdh20j |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

- State Configurable Timer/PWM (SCTimer/PWM) with input and output functions (including capture and match) assigned to pins through the switch matrix.
- Multiple-channel multi-rate timer (MRT) for repetitive interrupt generation at up to four programmable, fixed rates.
- Self Wake-up Timer (WKT) clocked from either the IRC or a low-power, low-frequency internal oscillator.
- ♦ CRC engine.
- Windowed Watchdog timer (WWDT).
- Analog peripherals:
  - Comparator with internal and external voltage references with pin functions assigned or enabled through the switch matrix.
- Serial interfaces:
  - ◆ Three USART interfaces with pin functions assigned through the switch matrix.
  - Two SPI controllers with pin functions assigned through the switch matrix.
  - ♦ One I<sup>2</sup>C-bus interface with pin functions assigned through the switch matrix.
- Clock generation:
  - ♦ 12 MHz internal RC oscillator trimmed to 1.5 % accuracy that can optionally be used as a system clock.
  - Crystal oscillator with an operating range of 1 MHz to 25 MHz.
  - Programmable watchdog oscillator with a frequency range of 9.4 kHz to 2.3 MHz.
  - 10 kHz low-power oscillator for the WKT.
  - PLL allows CPU operation up to the maximum CPU rate without the need for a high-frequency crystal. May be run from the system oscillator, the external clock input CLKIN, or the internal RC oscillator.
  - Clock output function with divider that can reflect the crystal oscillator, the main clock, the IRC, or the watchdog oscillator.
- Power control:
  - ◆ Integrated PMU (Power Management Unit) to minimize power consumption.
  - Reduced power modes: Sleep mode, Deep-sleep mode, Power-down mode, and Deep power-down mode.
  - Wake-up from Deep-sleep and Power-down modes on activity on USART, SPI, and I2C peripherals.
  - ◆ Timer-controlled self wake-up from Deep power-down mode.
  - Power-On Reset (POR).
  - Brownout detect.
- Unique device serial number for identification.
- Single power supply.
- Operating temperature range –40 °C to 105 °C except for the DIP8 package, which is available for a temperature range of –40 °C to 85 °C.
- Available as DIP8, TSSOP16, SO20, TSSOP20, and XSON16 package.

# 3. Applications

- 8/16-bit applications
- Consumer
- Climate control

- Lighting
- Motor control
- Fire and security applications

© NXP Semiconductors N.V. 2018. All rights reserved.

LPC81XM

# 6. Block diagram



## 7.2 Pin description

The pin description consists of two parts showing pin functions that are fixed to a certain package pin (see <u>Table 4</u>) and showing pin functions that can be assigned to any pin on the package through the switch matrix (see <u>Table 5</u>).

The pin description table in <u>Table 4</u> shows the pin functions that are fixed to specific pins on each package. These fixed-pin functions are selectable between GPIO and the comparator inputs, SWD, RESET, and the XTAL pins. By default, the GPIO function is selected except on pins PIO0\_2, PIO0\_3, and PIO0\_5. JTAG functions are available in boundary scan mode only.

<u>Table 5</u> shows the the I2C, USART, SPI, and SCT pin functions, which can be assigned through the switch matrix to any pin that is not power or ground in place of the pin's fixed functions.

The following exceptions apply:

For full I2C-bus compatibility, assign the I2C functions to the open-drain pins PIO0\_11 and PIO0\_10.

Do not assign more than one output to any pin. However, more than one input can be assigned to a pin. Once any function is assigned to a pin, the pin's GPIO functionality is disabled.

Pin PIO0\_4 triggers a wake-up from Deep power-down mode. If you need to wake up from Deep power-down mode via an external pin, do not assign any movable function to this pin.

The JTAG functions TDO, TDI, TCK, TMS, and TRST are selected on pins PIO0\_0 to PIO0\_4 by hardware when the part is in boundary scan mode.

| Or much and                  | -                |         | <u> </u> | -    | 1   | <b>T</b> | Deed                  | Description                                                                                                                                                                                        |
|------------------------------|------------------|---------|----------|------|-----|----------|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Symbol                       | SO20/<br>TSSOP20 | TSSOP16 | XSON16   | DIP8 |     | Туре     | Reset<br>state<br>[1] | Description                                                                                                                                                                                        |
| PIO0_0/ACMP_I1/              | 19               | 16      | 16       | 8    | [5] | I/O      | I; PU                 | <b>PIO0_0</b> — General purpose digital input/output port 0 pin 0.                                                                                                                                 |
| TDO                          |                  |         |          |      |     |          |                       | In ISP mode, this is the USART0 receive pin U0_RXD.<br>In boundary scan mode: TDO (Test Data Out).                                                                                                 |
|                              |                  |         |          |      |     | AI       | -                     | ACMP_I1 — Analog comparator input 1.                                                                                                                                                               |
| PIO0_1/ACMP_I2/<br>CLKIN/TDI | 12               | 9       | 9        | 5    | [5] | I/O      | I; PU                 | <b>PIO0_1</b> — General purpose digital input/output pin.<br>In boundary scan mode: TDI (Test Data In).                                                                                            |
|                              |                  |         |          |      |     |          |                       | ISP entry pin on chip versions 1A and 2A and on the DIP8 package (see <u>Table 6</u> ). For these chip versions and packages, a LOW level on this pin during reset starts the ISP command handler. |
|                              |                  |         |          |      |     |          |                       | See PIO0_12 for all other packages.                                                                                                                                                                |
|                              |                  |         |          |      |     | AI       | -                     | ACMP_I2 — Analog comparator input 2.                                                                                                                                                               |
|                              |                  |         |          |      |     | I        | -                     | CLKIN — External clock input.                                                                                                                                                                      |

Table 4. Pin description table (fixed pins)

| Symbol                 | SO20/<br>TSSOP20 | TSSOP16 | XSON16 | DIP8 |     | Туре       | Reset<br>state<br>[1] | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|------------------------|------------------|---------|--------|------|-----|------------|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SWDIO/PIO0_2/TMS       | 7                | 6       | 6      | 4    | [2] | I/O        | I; PU                 | <b>SWDIO</b> — Serial Wire Debug I/O. SWDIO is enabled by default on this pin.<br>In boundary scan mode: TMS (Test Mode Select).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|                        |                  |         |        |      |     | I/O        | -                     | <b>PIO0_2</b> — General purpose digital input/output pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| SWCLK/PIO0_3/<br>TCK   | 6                | 5       | 5      | 3    | [2] | I/O        | I; PU                 | <b>SWCLK</b> — Serial Wire Clock. SWCLK is enabled by default<br>on this pin.<br>In boundary scan mode: TCK (Test Clock).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|                        |                  |         |        |      |     | I/O        | -                     | PIO0_3 — General purpose digital input/output pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| PIO0_4/WAKEUP/<br>TRST | 5                | 4       | 4      | 2    | [6] | I/O<br>I/O | I; PU                 | <ul> <li>PIO0_4 — General purpose digital input/output pin.</li> <li>In ISP mode, this is the USART0 transmit pin U0_TXD.</li> <li>In boundary scan mode: TRST (Test Reset).</li> <li>This pin triggers a wake-up from Deep power-down mode. If you need to wake up from Deep power-down mode via an external pin, do not assign any movable function to this pin.</li> <li>This pin should be pulled HIGH externally before entering Deep power-down mode. A LOW-going pulse as short as 50 ns causes the chip to exit Deep power-down mode and wakes up the part.</li> <li>RESET — External reset input: A LOW-going pulse as short as 50 ns on this pin resets the device, causing I/O ports and peripherals to take on their default states, and processor execution to begin at address 0.</li> <li>In deep power-down mode, this pin must be pulled HIGH</li> </ul> |
|                        |                  |         |        |      |     |            |                       | externally. The RESET pin can be left unconnected or be<br>used as a GPIO or for any movable function if an external<br>RESET function is not needed and the Deep power-down<br>mode is not used.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|                        |                  |         |        |      | [0] | 1          | -                     | <b>PIO0_5</b> — General purpose digital input/output pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| PIO0_6/VDDCMP          | 18               | 15      | 15     | -    | [9] | AI         | I; PU<br>-            | PIO0_6 — General purpose digital input/output pin.         VDDCMP — Alternate reference voltage for the analog comparator.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| PIO0_7                 | 17               | 14      | 14     | -    | [2] | I/O        | I; PU                 | PIO0_7 — General purpose digital input/output pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| PIO0_8/XTALIN          | 14               | 11      | 11     | -    | [8] | I/O        | I; PU                 | PIO0_8 — General purpose digital input/output pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|                        |                  |         |        |      |     | I          | -                     | <b>XTALIN</b> — Input to the oscillator circuit and internal clock generator circuits. Input voltage must not exceed 1.95 V.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| PIO0_9/XTALOUT         | 13               | 10      | 10     | -    | [8] | I/O        | I; PU                 | PIO0_9 — General purpose digital input/output pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|                        |                  |         |        |      |     | 0          | -                     | <b>XTALOUT</b> — Output from the oscillator circuit.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| PIO0_10                | 9                | 8       | 8      | -    | [3] | I          | IA                    | <b>PIO0_10</b> — General purpose digital input/output pin. Assign I2C functions to this pin when true open-drain pins are needed for a signal compliant with the full I2C specification.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| PIO0_11                | 8                | 7       | 7      | -    | [3] | I          | IA                    | <b>PIO0_11</b> — General purpose digital input/output pin. Assign I2C functions to this pin when true open-drain pins are needed for a signal compliant with the full I2C specification.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |

## Table 4. Pin description table (fixed pins)

LPC81XM

|  | Table 6. | Pin location in ISP mode |
|--|----------|--------------------------|
|--|----------|--------------------------|

| ISP entry pin | USART RXD | USART TXD | Marking         | Boot loader version | Package                                    |
|---------------|-----------|-----------|-----------------|---------------------|--------------------------------------------|
| PIO0_1        | PIO0_0    | PIO0_4    | 1A              | v 13.1              | TSSOP20; SO20;<br>TSSOP16; DIP8;<br>XSON16 |
| PIO0_1        | PIO0_0    | PIO0_4    | 2A              | v 13.2              | TSSOP20; SO20;<br>TSSOP16; DIP8;<br>XSON16 |
| PIO0_1        | PIO0_0    | PIO0_4    | 4C and later    | v 13.4 and<br>later | DIP8                                       |
| PIO0_12       | PIO0_0    | PIO0_4    | 4C and<br>later | v 13.4 and<br>later | TSSOP20; SO20;<br>TSSOP16;<br>XSON16       |

# 8. Functional description

## 8.1 ARM Cortex-M0+ core

The ARM Cortex-M0+ core runs at an operating frequency of up to 30 MHz using a two-stage pipeline. Integrated in the core are the NVIC and Serial Wire Debug with four breakpoints and two watchpoints. The ARM Cortex-M0+ core supports a single-cycle I/O enabled port for fast GPIO access.

The core includes a single-cycle multiplier and a system tick timer.

## 8.2 On-chip flash program memory

The LPC81xM contain up to 16 kB of on-chip flash program memory. The flash memory supports a 64 Byte page size with page write and erase.

## 8.3 On-chip SRAM

The LPC81xM contain a total of up to 4 kB on-chip static RAM data memory.

## 8.4 On-chip ROM

The 8 kB on-chip ROM contains the boot loader and the following Application Programming Interfaces (API):

- In-System Programming (ISP) and In-Application Programming (IAP) support for flash programming
- · Power profiles for configuring power consumption and PLL settings
- USART driver API routines
- I<sup>2</sup>C-bus driver API routines

## 8.5 Nested Vectored Interrupt Controller (NVIC)

The Nested Vectored Interrupt Controller (NVIC) is an integral part of the Cortex-M0+. The tight coupling to the CPU allows for low interrupt latency and efficient processing of late arriving interrupts.

#### 8.5.1 Features

- Controls system exceptions and peripheral interrupts.
- On the LPC81xM, the NVIC supports 32 vectored interrupts including up to 8 external interrupt inputs selectable from all GPIO pins.
- Four programmable interrupt priority levels with hardware priority level masking.
- Software interrupt generation using the ARM exceptions SVCall and PendSV.
- Relocatable interrupt vector table using vector table offset register.

#### 8.5.2 Interrupt sources

Each peripheral device has one interrupt line connected to the NVIC but may have several interrupt flags. Individual interrupt flags may also represent more than one interrupt source.

LPC81xM

| 4 GB            | LPC81xM                      |                          |               | 31 - 28 received   |               |
|-----------------|------------------------------|--------------------------|---------------|--------------------|---------------|
|                 | reserved                     |                          |               | 51 - 20 leselveu   |               |
|                 | private peripheral bus       | - 0xE010 0000            | 27            | USART2             | 0x4007 0000   |
|                 | reserved                     |                          | 26            | USART1             | - 0x4006 C000 |
| Ì               |                              | 0xA000 8000              | 25            | USART0             | 0x4006 4000   |
|                 | pin interrupts/pattern match | 0xA000 4000              | 24            | reserved           | 0x4006 0000   |
|                 | GPIO                         | 1                        | 23            | SPI1               | 0x4005 C000   |
|                 |                              | 0000 0000                | 22            | SPI0               | 0x4005 8000   |
| È               | reserved                     | 0x5000 8000              | 21            | reserved           | 0x4005 4000   |
|                 | SCTimer/PWM                  | 0x5000 4000              | 20            | I2C                | 0x4005 0000   |
|                 | CRC                          | 0x5000 0000              | 19            | reserved           | 0x4004 C000   |
|                 |                              |                          | 18            | SYSCON             | 0x4004 8000   |
| <u>المجارعة</u> | reserved                     | ۲۰ (۲۰۰۰)<br>۱۳۰۲ (۲۰۰۰) | - { 17        | IOCON              | 0x4004 4000   |
|                 | APB peripherals              | 0x4008 0000              | 16            | flash controller   | 0x4004 0000   |
| 1 GB            |                              | 0x4000 0000              | 15            | reserved           | 0x4003 C000   |
|                 |                              |                          | 14            | reserved           | 0x4003 8000   |
|                 | reserved                     | 1<br>1 0x2000 0000       | 13            | reserved           | 0x4003 4000   |
|                 | reserved                     |                          | 12            | reserved           | 0x4003 0000   |
|                 | 8 kB boot ROM                | 0x1FFF 2000              | 11            | reserved           | 0x4002 C000   |
|                 |                              | 0x1FFF 0000              | 10            | reserved           | 0x4002 8000   |
| Ĩ               | reserved                     | 0.1100.0100              | 9             | analog comparator  | 0x4002 4000   |
|                 | 1 kB MTB registers           | UX1400 0400              | 8             | PMU                | 0x4002 0000   |
|                 | d                            | 0x1400 0000              | 7             | reserved           | 0x4001 C000   |
| Ĩ               | reserved                     |                          | 6             | reserved           | 0x4001 8000   |
|                 | 4 kB SRAM (LPC812)           | 0x1000 1000              | 5             | reserved           | 0x4001 4000   |
|                 | 2 kB_SRAM (LPC811)           | 0x1000 0800              | 4             | reserved           | 0x4001 0000   |
| -               | 1 kB_SRAM (LPC810)           | 0x1000 0400              | 3             | switch matrix      | 0x4000 C000   |
|                 |                              | 0x1000 0000              | 2             | self wake-up timer | 0x4000 8000   |
| 4               | reserved                     |                          | 1             | MRT                | 0x4000 4000   |
| _               | (0) 0 1 (1 (1 0 0 0 (0))     | 0x0000 4000              | 0             | WWDT               | 0x4000 0000   |
|                 | 16 kB on-chip flash (LPC812) | 0x0000 2000              |               | 0x0000.000         | 20            |
|                 | 8 kB on-chip flash (LPC811)  | 0x0000 1000 a            | active interr | upt vectors        | 0             |
| 0 GB            | 4 KB on-chip flash (LPC810)  | 0x0000 0000              |               |                    | 10            |

## 8.8 I/O configuration

The IOCON block controls the configuration of the I/O pins. Each digital or mixed digital/analog pin with the PIO0\_n designator (except the true open-drain pins PIO0\_10 and PIO0\_11) in <u>Table 4</u> can be configured as follows:

- Enable or disable the weak internal pull-up and pull-down resistors.
- Select a pseudo open-drain mode. The input cannot be pulled up above  $V_{DD}$ . This pin is not 5 V tolerant when  $V_{DD} = 0$ .

LPC81XM

- The pattern match engine does not facilitate wake-up.

## 8.12 USART0/1/2

**Remark:** USART0 and USART1 are available on all LPC800 parts. USART2 is available on parts LPC812M101JTB16, LPC812M101JDH16, and LPC812M101JDH20 only.

All USART functions are movable functions and are assigned to pins through the switch matrix.

## 8.12.1 Features

- Maximum bit rates of 1.875 Mbit/s in asynchronous mode and 10 Mbit/s in synchronous mode for USART functions connected to all digital pins except PIO0\_10 and PIO0\_11.
- 7, 8, or 9 data bits and 1 or 2 stop bits
- Synchronous mode with master or slave operation. Includes data phase selection and continuous clock option.
- Multiprocessor/multidrop (9-bit) mode with software address compare. (RS-485 possible with software address detection and transceiver direction control.)
- Parity generation and checking: odd, even, or none.
- One transmit and one receive data buffer.
- RTS/CTS for hardware signaling for automatic flow control. Software flow control can be performed using Delta CTS detect, Transmit Disable control, and any GPIO as an RTS output.
- Received data and status can optionally be read from a single register
- Break generation and detection.
- Receive data is 2 of 3 sample "voting". Status flag set when one sample differs.
- Built-in Baud Rate Generator.
- A fractional rate divider is shared among all UARTs.
- Interrupts available for Receiver Ready, Transmitter Ready, Receiver Idle, change in receiver break detect, Framing error, Parity error, Overrun, Underrun, Delta CTS detect, and receiver sample noise detected.
- Separate data and flow control loopback modes for testing.
- Supported by on-chip ROM API.

## 8.13 SPI0/1

**Remark:** SPI0 is available on all LPC800 parts. SPI1 is available on parts LPC812M101JDH16 and LPC812M101JDH20 only.

All SPI functions are movable functions and are assigned to pins through the switch matrix.

### 8.13.1 Features

 Maximum data rates of 30 Mbit/s in master mode and 25 Mbit/s in slave mode for SPI functions connected to all digital pins except PIO0\_10 and PIO0\_11.

LPC81xM





## 8.20.1 Crystal and internal oscillators

The LPC81xM include four independent oscillators:

- 1. The crystal oscillator (SysOsc) operating at frequencies between 1 MHz and 25 MHz.
- 2. The internal RC Oscillator (IRC) with a fixed frequency of 12 MHz, trimmed to 1% accuracy.
- 3. The internal low-power, low-frequency Oscillator with a nominal frequency of 10 kHz with 40% accuracy for use with the self wake-up timer.
- 4. The dedicated Watchdog Oscillator (WDOsc) with a programmable nominal frequency between 9.4 kHz and 2.3 MHz with 40% accuracy.

LPC81XM

© NXP Semiconductors N.V. 2018. All rights reserved.

| Table 9. | Static | char | acter | istics | con | tinued |  |
|----------|--------|------|-------|--------|-----|--------|--|
| _        | <br>-  |      |       |        |     |        |  |

 $T_{amb} = -40$  °C to +105 °C, unless otherwise specified.

| Symbol           | Parameter                               | Conditions                                                                                         |              | Min                | Typ[1]     | Max                | Unit |
|------------------|-----------------------------------------|----------------------------------------------------------------------------------------------------|--------------|--------------------|------------|--------------------|------|
| Standard         | port pins configured as c               | ligital pins, RESET; see Figure 13                                                                 |              |                    |            |                    |      |
| I <sub>IL</sub>  | LOW-level input current                 | V <sub>I</sub> = 0 V; on-chip pull-up resistor disabled                                            |              | -                  | 0.5        | 10                 | nA   |
| I <sub>IH</sub>  | HIGH-level input<br>current             | $V_I = V_{DD}$ ; on-chip pull-down resistor disabled                                               |              | -                  | 0.5        | 10                 | nA   |
| l <sub>oz</sub>  | OFF-state output current                | $V_O = 0 V$ ; $V_O = V_{DD}$ ; on-chip<br>pull-up/down resistors disabled                          |              | -                  | 0.5        | 10                 | nA   |
| VI               | input voltage                           | $V_{DD} \ge 1.8 \text{ V}; 5 \text{ V} \text{ tolerant pins}$<br>except PIO0_6                     | [11]<br>[12] | 0                  | -          | 5.0                | V    |
|                  |                                         | $V_{DD} \ge 1.8 \text{ V}$ ; on 3 V tolerant pin PIO0_6                                            |              | 0                  | -          | 3.6                |      |
|                  |                                         | V <sub>DD</sub> = 0 V                                                                              |              | 0                  | -          | 3.6                | V    |
| Vo               | output voltage                          | output active                                                                                      |              | 0                  | -          | V <sub>DD</sub>    | V    |
| V <sub>IH</sub>  | HIGH-level input voltage                |                                                                                                    |              | 0.7V <sub>DD</sub> | -          | -                  | V    |
| V <sub>IL</sub>  | LOW-level input voltage                 |                                                                                                    |              | -                  | -          | 0.3V <sub>DD</sub> | V    |
| V <sub>hys</sub> | hysteresis voltage                      |                                                                                                    |              | -                  | 0.4        | -                  | V    |
| V <sub>OH</sub>  | HIGH-level output                       | $2.5 \text{ V} \leq \text{V}_{\text{DD}} \leq 3.6 \text{ V}; \text{ I}_{\text{OH}} = 4 \text{ mA}$ |              | $V_{DD}-0.4$       | -          | -                  | V    |
|                  | voltage                                 | $1.8 \text{ V} \le \text{V}_{\text{DD}}$ < 2.5 V; $\text{I}_{\text{OH}}$ = 3 mA                    |              | $V_{DD}-0.4$       | -          | -                  | V    |
| V <sub>OL</sub>  | LOW-level output                        | $2.5 \text{ V} \leq \text{V}_{\text{DD}} \leq 3.6 \text{ V}; \text{ I}_{\text{OL}} = 4 \text{ mA}$ |              | -                  | -          | 0.4                | V    |
|                  | voltage                                 | $1.8 \text{ V} \le \text{V}_{\text{DD}}$ < 2.5 V; $\text{I}_{\text{OL}}$ = 3 mA                    |              | -                  | -          | 0.4                | V    |
| I <sub>ОН</sub>  | HIGH-level output current               | $V_{OH} = V_{DD} - 0.4 V;$<br>2.5 V < V_{DD} < 3.6 V                                               |              | 4                  | -          | -                  | mA   |
|                  |                                         | $1.8 V \le V_{DD} \le 2.5 V$                                                                       |              | 3                  | -          | -                  | mA   |
|                  | LOW-level output                        | $V_{OI} = 0.4 V$                                                                                   |              | 4                  | -          | -                  | mA   |
| ·0L              | current                                 | $2.5 V \le V_{DD} \le 3.6 V$                                                                       |              |                    |            |                    |      |
|                  |                                         | $1.8 \text{ V} \le \text{V}_{\text{DD}} < 2.5 \text{ V}$                                           |              | 3                  | -          | -                  | mA   |
| I <sub>OHS</sub> | HIGH-level short-circuit output current | V <sub>OH</sub> = 0 V                                                                              | [13]         | -                  | -          | 45                 | mA   |
| I <sub>OLS</sub> | LOW-level short-circuit output current  | $V_{OL} = V_{DD}$                                                                                  | [13]         | -                  | -          | 50                 | mA   |
| I <sub>pd</sub>  | pull-down current                       | V <sub>1</sub> = 5 V                                                                               |              | 10                 | 50         | 150                | μA   |
| I <sub>pu</sub>  | pull-up current                         | $V_{I} = 0 V;$                                                                                     |              | 15                 | 50         | 85                 | μA   |
|                  |                                         | $2.0~V \leq V_{DD} \leq 3.6~V$                                                                     |              |                    |            |                    |      |
|                  |                                         | $1.8 \text{ V} \le \text{V}_{\text{DD}} < 2.0 \text{ V}$                                           |              | 10                 | 50         | 85                 | μA   |
|                  |                                         | $V_{DD} < V_I < 5 V$                                                                               |              | 0                  | 0          | 0                  | μA   |
| High-drive       | output pins configured                  | as digital pins (PIO0_2, PIO0_3, P                                                                 | 100_7, PI    | 00_12, PIC         | 00_13); se | e Figure 13        |      |
| IIL              | LOW-level input current                 | V <sub>1</sub> = 0 V; on-chip pull-up resistor disabled                                            |              | -                  | 0.5        | 10                 | nA   |
| I <sub>IH</sub>  | HIGH-level input<br>current             | V <sub>I</sub> = V <sub>DD</sub> ; on-chip pull-down resistor disabled                             |              | -                  | 0.5        | 10                 | nA   |
| I <sub>OZ</sub>  | OFF-state output current                | $V_O = 0 V$ ; $V_O = V_{DD}$ ; on-chip<br>pull-up/down resistors disabled                          |              | -                  | 0.5        | 10                 | nA   |

© NXP Semiconductors N.V. 2018. All rights reserved.

LPC81xM



## 11.2 CoreMark data



LPC81xM





LPC81xM





- [3] t<sub>HD;DAT</sub> is the data hold time that is measured from the falling edge of SCL; applies to data in transmission and the acknowledge.
- [4] A device must internally provide a hold time of at least 300 ns for the SDA signal (with respect to the  $V_{IH}(min)$  of the SCL signal) to bridge the undefined region of the falling edge of SCL.
- [5]  $C_b$  = total capacitance of one bus line in pF.
- [6] The maximum t<sub>f</sub> for the SDA and SCL bus lines is specified at 300 ns. The maximum fall time for the SDA output stage t<sub>f</sub> is specified at 250 ns. This allows series protection resistors to be connected in between the SDA and the SCL pins and the SDA/SCL bus lines without exceeding the maximum specified t<sub>f</sub>.
- [7] In Fast-mode Plus, fall time is specified the same for both output stage and bus timing. If series resistors are used, designers should allow for this when considering bus timing.
- [8] The maximum  $t_{HD;DAT}$  could be 3.45  $\mu$ s and 0.9  $\mu$ s for Standard-mode and Fast-mode but must be less than the maximum of  $t_{VD;DAT}$  or  $t_{VD;ACK}$  by a transition time (see *UM10204*). This maximum must only be met if the device does not stretch the LOW period ( $t_{LOW}$ ) of the SCL signal. If the clock stretches the SCL, the data must be valid by the set-up time before it releases the clock.
- [9] t<sub>SU;DAT</sub> is the data set-up time that is measured with respect to the rising edge of SCL; applies to data in transmission and the acknowledge.
- [10] A Fast-mode I<sup>2</sup>C-bus device can be used in a Standard-mode I<sup>2</sup>C-bus system but the requirement  $t_{SU;DAT} = 250$  ns must then be met. This will automatically be the case if the device does not stretch the LOW period of the SCL signal. If such a device does stretch the LOW period of the SCL signal, it must output the next data bit to the SDA line  $t_{r(max)} + t_{SU;DAT} = 1000 + 250 = 1250$  ns (according to the Standard-mode I<sup>2</sup>C-bus specification) before the SCL line is released. Also the acknowledge timing must meet this set-up time.



Product data sheet

## 12.7 SPI interfaces

The maximum data bit rate is 30 Mbit/s in master mode and 25 Mbit/s in slave mode.

**Remark:** SPI functions can be assigned to all digital pins. The characteristics are valid for all digital pins except the open-drain pins PIO0\_10 and PIO0\_11.

#### Table 18. SPI dynamic characteristics

 $T_{amb} = -40$  °C to 105 °C; 1.8 V  $\leq V_{DD} \leq$  3.6 V. Simulated parameters sampled at the 50 % level of the rising or falling edge; values guaranteed by design.

| Symbol               | Parameter              | Conditions             |     | Min | Max      | Unit     |
|----------------------|------------------------|------------------------|-----|-----|----------|----------|
| SPI maste            | <u>r[1]</u>            | .1                     |     |     |          | <b>I</b> |
| T <sub>cy(clk)</sub> | clock cycle time       |                        | [2] | 33  | -        | ns       |
| t <sub>DS</sub>      | data set-up time       |                        |     | 0   | -        | ns       |
| t <sub>DH</sub>      | data hold time         |                        |     | 16  | -        | ns       |
| t <sub>v(Q)</sub>    | data output valid time | C <sub>L</sub> = 10 pF |     | -   | 0.5      | ns       |
| t <sub>h(Q)</sub>    | data output hold time  | C <sub>L</sub> = 10 pF |     | 0.5 | -        | ns       |
| SPI slave            |                        |                        |     | 1   | <u>.</u> | i        |
| T <sub>cy(clk)</sub> |                        |                        |     | 40  |          | ns       |
| t <sub>DS</sub>      | data set-up time       |                        |     | 0   | -        | ns       |
| t <sub>DH</sub>      | data hold time         |                        |     | 16  | -        | ns       |
| t <sub>v(Q)</sub>    | data output valid time | C <sub>L</sub> = 10 pF |     | -   | 10       | ns       |
| t <sub>h(Q)</sub>    | data output hold time  | C <sub>L</sub> = 10 pF |     | 10  | -        | ns       |

[1] Capacitance on pin SPIn\_SCK  $C_{SCK} < 5 \text{ pF}$ .

[2] T<sub>cy(clk)</sub> = DIVVAL/CCLK with CCLK = system clock frequency. DIVVAL is the SPI clock divider. See the LPC800 User manual UM10601.

# LPC81xM

#### 32-bit ARM Cortex-M0+ microcontroller



# Table 22. Comparator characteristics ...continued V/ 2.0 V/ and T

| $V_{DD} = 3.0 V and T_{amb} = 27$ | °C unless noted otherwise. |
|-----------------------------------|----------------------------|
|-----------------------------------|----------------------------|

| Symbol           | Parameter          | Conditions                                                                  |                | Min | Тур       | Max | Unit |
|------------------|--------------------|-----------------------------------------------------------------------------|----------------|-----|-----------|-----|------|
| t <sub>PD</sub>  | propagation delay  | HIGH to LOW; $V_{DD} = 3.0 V$ ;                                             |                | -   | 109       | 121 |      |
|                  |                    | $V_{IC}$ = 0.1 V; 50 mV overdrive input                                     | [1]            |     |           |     | ns   |
|                  |                    | V <sub>IC</sub> = 0.1 V; rail-to-rail input                                 | [1]            | -   | 155       | 164 | ns   |
|                  |                    | V <sub>IC</sub> = 1.5 V; 50 mV overdrive input                              | [1]            | -   | 95        | 105 | ns   |
|                  |                    | V <sub>IC</sub> = 1.5 V; rail-to-rail input                                 | [1]            | -   | 101       | 108 | ns   |
|                  |                    | V <sub>IC</sub> = 2.9 V; 50 mV overdrive input                              | [1]            | -   | 122       | 129 | ns   |
|                  |                    | V <sub>IC</sub> = 2.9 V; rail-to-rail input                                 | [1]            | -   | 74        | 82  | ns   |
| t <sub>PD</sub>  | propagation delay  | LOW to HIGH; $V_{DD} = 3.0 V$ ;                                             |                | -   | 246       | 260 |      |
|                  |                    | $V_{IC}$ = 0.1 V; 50 mV overdrive input                                     | <u>[1]</u>     |     |           |     | ns   |
|                  |                    | V <sub>IC</sub> = 0.1 V; rail-to-rail input                                 | [1]            | -   | 57        | 59  | ns   |
|                  |                    | V <sub>IC</sub> = 1.5 V; 50 mV overdrive input                              | [1]            | -   | 218       |     | ns   |
|                  |                    | V <sub>IC</sub> = 1.5 V; rail-to-rail input                                 | [1]            | -   | 146       | 155 | ns   |
|                  |                    | V <sub>IC</sub> = 2.9 V; 50 mV overdrive input                              | [1]            | -   | 184       | 206 | ns   |
|                  |                    | V <sub>IC</sub> = 2.9 V; rail-to-rail input                                 | [1]            | -   | 250       | 286 | ns   |
| V <sub>hys</sub> | hysteresis voltage | positive hysteresis; $V_{DD} = 3.0 \text{ V}$ ;<br>$V_{IC} = 1.5 \text{ V}$ | [2]            | -   | 6, 11, 21 | -   | mV   |
| V <sub>hys</sub> | hysteresis voltage | negative hysteresis; $V_{DD} = 3.0 \text{ V}$ ;<br>$V_{IC} = 1.5 \text{ V}$ | [2] <u>[2]</u> | -   | 4, 9, 19  | -   | mV   |
| R <sub>lad</sub> | ladder resistance  | -                                                                           |                | -   | 1.034     | -   | MΩ   |

[1]  $C_L = 10 \text{ pF}$ ; results from measurements on silicon samples over process corners and over the full temperature range  $T_{amb} = -40 \text{ °C}$  to +105 °C. Typical data are for  $T_{amb} = 27 \text{ °C}$ .

[2] Input hysteresis is relative to the reference input channel and is software programmable to three levels.

| Symbol             | Parameter                  | Conditions                                  |            | Min | Тур | Мах | Unit |
|--------------------|----------------------------|---------------------------------------------|------------|-----|-----|-----|------|
| t <sub>s(pu)</sub> | power-up settling<br>time  | to 99% of voltage<br>ladder output<br>value | [1]        | -   | -   | 30  | μs   |
| t <sub>s(sw)</sub> | switching settling<br>time | to 99% of voltage<br>ladder output<br>value | [1]<br>[2] | -   | -   | 15  | μS   |

Table 23. Comparator voltage ladder dynamic characteristics

[1] Maximum values are derived from worst case simulation ( $V_{DD}$  = 2.6 V;  $T_{amb}$  = 105 °C; slow process models).

[2] Settling time applies to switching between comparator channels.

LPC81xM



| Document ID    | Release date                                                                                                                                           | Data sheet status       | Change notice      | Supersedes  |  |
|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|--------------------|-------------|--|
|                | <ul> <li>Operating te</li> </ul>                                                                                                                       | mperature range change  | ed to -40 °C to 10 | 5 °C.       |  |
|                | • Type numbers updated to reflect the new operating temperature range. See Table 1<br>"Ordering information" and Table 2 "Ordering options".           |                         |                    |             |  |
|                | <ul> <li>ISP entry pin moved from PIO0_1 to PIO0_12 for TSSOP, and SSOP packages. See<br/>Table 4 and Table 6.</li> </ul>                              |                         |                    |             |  |
|                | <ul> <li>Propagation delay values updated in Table 21 "Comparator characteristics".</li> <li>SPI characteristics updated. See Section 12.6.</li> </ul> |                         |                    |             |  |
|                | <ul> <li>IRC characteristics updated. See Section 12.3.</li> <li>CaraMark data undated. See Sizura 10 and Sizura 20.</li> </ul>                        |                         |                    |             |  |
|                | Coreiviark da                                                                                                                                          | ata updated. See Figure | 19 and Figure 20.  |             |  |
|                | <ul> <li>Data sheet status undated to Product data sheet</li> </ul>                                                                                    |                         |                    |             |  |
|                | 20130325                                                                                                                                               | Preliminary data sheet  |                    |             |  |
|                | Editorial upo                                                                                                                                          |                         | -                  |             |  |
|                | <ul> <li>CoreMark data added. See Figure 19 "Active mode: CoreMark power consumption<br/>IDD" and Figure 20 "CoreMark score".</li> </ul>               |                         |                    |             |  |
|                | <ul> <li>I<sub>DD</sub> in Deep power-down mode added for condition Low-power oscillator on/WKT<br/>wake-up enabled. See Table 10.</li> </ul>          |                         |                    |             |  |
|                | <ul> <li>Table note 3 updated for Table 4 "Pin description table (fixed pins)".</li> </ul>                                                             |                         |                    |             |  |
|                | <ul> <li>Conditions for t<sub>er</sub> and t<sub>prog</sub> updated in Table 12 "Flash characteristics".</li> </ul>                                    |                         |                    |             |  |
|                | <ul> <li>Section 13.3 "Internal voltage reference" added.</li> </ul>                                                                                   |                         |                    |             |  |
|                | <ul> <li>Typical timing data added for SPI. See Section 12.6.</li> </ul>                                                                               |                         |                    |             |  |
|                | • Typical timing data added for USART in synchronous mode. See Section 12.7.                                                                           |                         |                    |             |  |
|                | BOD characterization added. See Section 13.1.                                                                                                          |                         |                    |             |  |
|                | IRC characterization added. See Section 12.3.                                                                                                          |                         |                    |             |  |
|                | Internal voltage reference characteristics added. See Section 13.3.                                                                                    |                         |                    |             |  |
|                | Data sheet status changed to Preliminary data sheet.                                                                                                   |                         |                    |             |  |
| LPC81XM v.2    | 20130128                                                                                                                                               | Objective data sheet    | -                  | LPC81XM v.1 |  |
| Modifications: | MTB memory space changed to 1 kB in Figure 6.                                                                                                          |                         |                    |             |  |
|                | Electrical pin characteristics added in Table 10.                                                                                                      |                         |                    |             |  |
|                | • Figure 11 "Connecting the SWD pins to a standard SWD connector" added.                                                                               |                         |                    |             |  |
|                | <ul> <li>Peripheral power consumption added in Table 11.</li> </ul>                                                                                    |                         |                    |             |  |
|                | Table 7 updated.                                                                                                                                       |                         |                    |             |  |
|                | MRT implementation changed to 31-bit timer.                                                                                                            |                         |                    |             |  |
|                | <ul> <li>Power consumption data in active and sleep mode with IRC added. See Figure 13 to<br/>Figure 15.</li> </ul>                                    |                         |                    |             |  |
|                | <ul> <li>Power consumption (parameter I<sub>DD</sub>) in active and sleep mode for low-power mode at<br/>12 MHz corrected in Table 10.</li> </ul>      |                         |                    |             |  |
|                | <ul> <li>Power consumption (parameter I<sub>DD</sub>) in active and sleep mode at 24 MHz added in<br/>Table 10.</li> </ul>                             |                         |                    |             |  |
|                | <ul> <li>Maximum USART speed in synchronous mode changed to 10 Mbit/s.</li> </ul>                                                                      |                         |                    |             |  |
|                | <ul> <li>Section 5 "Marking" added.</li> </ul>                                                                                                         |                         |                    |             |  |
| LPC81XM v.1    | 20121112                                                                                                                                               | Objective data sheet    | -                  | -           |  |

#### Table 30. Revision history ... continued

# 20. Legal information

## 20.1 Data sheet status

| Document status[1][2]          | Product status <sup>[3]</sup> | Definition                                                                            |
|--------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production                    | This document contains the product specification.                                     |

[1] Please consult the most recently issued document before initiating or completing a design.

[2] The term 'short data sheet' is explained in section "Definitions".

[3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <u>http://www.nxp.com</u>.

# 20.2 Definitions

**Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

# 20.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors.

**Right to make changes** — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.