



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                  |
|----------------------------|-------------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M0                                                         |
| Core Size                  | 32-Bit Single-Core                                                      |
| Speed                      | 48MHz                                                                   |
| Connectivity               | CANbus, HDMI-CEC, I <sup>2</sup> C, IrDA, LINbus, SPI, UART/USART, USB  |
| Peripherals                | DMA, I <sup>2</sup> S, POR, PWM, WDT                                    |
| Number of I/O              | 30                                                                      |
| Program Memory Size        | 32KB (32K x 8)                                                          |
| Program Memory Type        | FLASH                                                                   |
| EEPROM Size                | -                                                                       |
| RAM Size                   | 6K x 8                                                                  |
| Voltage - Supply (Vcc/Vdd) | 1.65V ~ 1.95V                                                           |
| Data Converters            | A/D 13x12b                                                              |
| Oscillator Type            | Internal                                                                |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                       |
| Mounting Type              | Surface Mount                                                           |
| Package / Case             | 36-UFBGA, WLCSP                                                         |
| Supplier Device Package    | 36-WLCSP                                                                |
| Purchase URL               | https://www.e-xfl.com/product-detail/stmicroelectronics/stm32f048t6y6tr |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



Figure 1. Block diagram



can also be seen as a complete general-purpose timer. The four independent channels can be used for:

- input capture
- output compare
- PWM generation (edge or center-aligned modes)
- one-pulse mode output

If configured as a standard 16-bit timer, it has the same features as the TIMx timer. If configured as the 16-bit PWM generator, it has full modulation capability (0-100%).

The counter can be frozen in debug mode.

Many features are shared with those of the standard timers which have the same architecture. The advanced control timer can therefore work together with the other timers via the Timer Link feature for synchronization or event chaining.

## 3.12.2 General-purpose timers (TIM2, 3, 14, 16, 17)

There are five synchronizable general-purpose timers embedded in the STM32F048x6 devices (see *Table 6* for differences). Each general-purpose timer can be used to generate PWM outputs, or as simple time base.

### TIM2, TIM3

STM32F048x6 devices feature two synchronizable 4-channel general-purpose timers. TIM2 is based on a 32-bit auto-reload up/downcounter and a 16-bit prescaler. TIM3 is based on a 16-bit auto-reload up/downcounter and a 16-bit prescaler. They feature 4 independent channels each for input capture/output compare, PWM or one-pulse mode output. This gives up to 12 input captures/output compares/PWMs on the largest packages.

The TIM2 and TIM3 general-purpose timers can work together or with the TIM1 advancedcontrol timer via the Timer Link feature for synchronization or event chaining.

TIM2 and TIM3 both have independent DMA request generation.

These timers are capable of handling quadrature (incremental) encoder signals and the digital outputs from 1 to 3 hall-effect sensors.

Their counters can be frozen in debug mode.

### **TIM14**

This timer is based on a 16-bit auto-reload upcounter and a 16-bit prescaler.

TIM14 features one single channel for input capture/output compare, PWM or one-pulse mode output.

Its counter can be frozen in debug mode.

### TIM16 and TIM17

Both timers are based on a 16-bit auto-reload upcounter and a 16-bit prescaler.

They each have a single channel for input capture/output compare, PWM or one-pulse mode output.



| Table 5. 51 WJZI 040X0 05AKT IIIP   |        | ueu)   |
|-------------------------------------|--------|--------|
| USART modes/features <sup>(1)</sup> | USART1 | USART2 |
| Modbus communication                | Х      | -      |
| Auto baud rate detection            | Х      | -      |
| Driver Enable                       | Х      | Х      |
|                                     |        |        |

 Table 9. STM32F048x6 USART implementation (continued)

1. X = supported.

# 3.16 Serial peripheral interface (SPI) / Inter-integrated sound interface (I<sup>2</sup>S)

Up to two SPIs are able to communicate up to 18 Mbit/s in slave and master modes in fullduplex and half-duplex communication modes. The 3-bit prescaler gives 8 master mode frequencies and the frame size is configurable from 4 bits to 16 bits.

One standard I<sup>2</sup>S interface (multiplexed with SPI1) supporting four different audio standards can operate as master or slave at half-duplex communication mode. It can be configured to transfer 16 and 24 or 32 bits with 16-bit or 32-bit data resolution and synchronized by a specific signal. Audio sampling frequency from 8 kHz up to 192 kHz can be set by an 8-bit programmable linear prescaler. When operating in master mode, it can output a clock for an external audio component at 256 times the sampling frequency.

| SPI features <sup>(1)</sup> | SPI1 | SPI2 |
|-----------------------------|------|------|
| Hardware CRC calculation    | Х    | Х    |
| Rx/Tx FIFO                  | Х    | Х    |
| NSS pulse mode              | Х    | Х    |
| I <sup>2</sup> S mode       | Х    | -    |
| TI mode                     | Х    | Х    |

Table 10. STM32F048x6 SPI/I<sup>2</sup>S implementation

1. X = supported.

# 3.17 High-definition multimedia interface (HDMI) - consumer electronics control (CEC)

The device embeds a HDMI-CEC controller that provides hardware support for the Consumer Electronics Control (CEC) protocol (Supplement 1 to the HDMI standard).

This protocol provides high-level control functions between all audiovisual products in an environment. It is specified to operate at low speeds with minimum processing and memory overhead. It has a clock domain independent from the CPU clock, allowing the HDMI\_CEC controller to wakeup the MCU from Stop mode on data reception.

## 3.18 Universal serial bus (USB)

The STM32F048x6 embeds a full-speed USB device peripheral compliant with the USB specification version 2.0. The internal USB PHY supports USB FS signaling, embedded DP



| Pir      | n numb  | pers     |                                      |             |               |       | Pin functions        |                         |
|----------|---------|----------|--------------------------------------|-------------|---------------|-------|----------------------|-------------------------|
| UFQFPN48 | WLCSP36 | UFQFPN28 | Pin name<br>(function upon<br>reset) | Pin<br>type | I/O structure | Notes | Alternate function   | Additional<br>functions |
| 47       | -       | -        | VSS                                  | S           | -             | -     | Ground               |                         |
| 48       | A5      | -        | VDD                                  | S           | -             | -     | Digital power supply |                         |

Table 12. STM32F048x6 pin definitions (continued)

PC13, PC14 and PC15 are supplied through the power switch. Since the switch only sinks a limited amount of current (3 mA), the use of GPIOs PC13 to PC15 in output mode is limited: - The speed should not exceed 2 MHz with a maximum load of 30 pF. - These GPIOs must not be used as current sources (e.g. to drive an LED). 1.

After the first RTC domain power-up, PC13, PC14 and PC15 operate as GPIOs. Their function then depends on the content of the RTC registers which are not reset by the system reset. For details on how to manage these GPIOs, refer to the RTC domain and RTC register descriptions in the reference manual.

Distinct VSSA pin is only available on 48-pin packages. On all other packages, the pin number corresponds to the VSS pin to which VSSA pad of the silicon die is connected. 3.

4. This pin is powered by  $V_{DDA}$ .

5. Pin pair PA11/12 can be remapped instead of pin pair PA9/10 using SYSCFG\_CFGR1 register.

6. After reset, these pins are configured as SWDIO and SWCLK alternate functions, and the internal pull-up on the SWDIO pin and the internal pull-down on the SWCLK pin are activated.



## 5 Memory mapping







| Symbol                               | Ratings                                                                         | Max.                 | Unit |
|--------------------------------------|---------------------------------------------------------------------------------|----------------------|------|
| ΣI <sub>VDD</sub>                    | Total current into sum of all VDD power lines (source) <sup>(1)</sup>           | 120                  |      |
| ΣI <sub>VSS</sub>                    | Total current out of sum of all VSS ground lines (sink) <sup>(1)</sup>          | -120                 |      |
| I <sub>VDD(PIN)</sub>                | Maximum current into each VDD power pin (source) <sup>(1)</sup>                 | 100                  |      |
| I <sub>VSS(PIN)</sub>                | Maximum current out of each VSS ground pin (sink) <sup>(1)</sup>                | -100                 |      |
|                                      | Output current sunk by any I/O and control pin                                  | 25                   |      |
| IO(PIN)                              | Output current source by any I/O and control pin                                | -25                  |      |
|                                      | Total output current sunk by sum of all I/Os and control pins <sup>(2)</sup>    | 80                   |      |
| ΣΙ <sub>ΙΟ(ΡΙΝ)</sub>                | Total output current sourced by sum of all I/Os and control pins <sup>(2)</sup> | -80                  | mA   |
|                                      | Total output current sourced by sum of all I/Os supplied by VDDIO2              | -40                  |      |
|                                      | Injected current on POR, FT and FTf pins                                        | -5/+0 <sup>(4)</sup> |      |
| I <sub>INJ(PIN)</sub> <sup>(3)</sup> | Injected current on TC and RST pin                                              | ± 5                  |      |
|                                      | Injected current on TTa pins <sup>(5)</sup>                                     | ± 5                  |      |
| ΣΙ <sub>INJ(PIN)</sub>               | Total injected current (sum of all I/O and control pins) <sup>(6)</sup>         | ± 25                 | 1    |

#### Table 18. Current characteristics

1. All main power (VDD, VDDA) and ground (VSS, VSSA) pins must always be connected to the external power supply, in the permitted range.

2. This current consumption must be correctly distributed over all I/Os and control pins. The total output current must not be sunk/sourced between two consecutive power supply pins referring to high pin count QFP packages.

3. A positive injection is induced by  $V_{IN} > V_{DDIOx}$  while a negative injection is induced by  $V_{IN} < V_{SS}$ .  $I_{INJ(PIN)}$  must never be exceeded. Refer to *Table 17: Voltage characteristics* for the maximum allowed input voltage values.

4. Positive injection is not possible on these I/Os and does not occur for input voltages lower than the specified maximum value.

5. On these I/Os, a positive injection is induced by  $V_{IN} > V_{DDA}$ . Negative injection disturbs the analog performance of the device. See note <sup>(2)</sup> below *Table 54: ADC accuracy*.

6. When several inputs are submitted to a current injection, the maximum  $\Sigma I_{INJ(PIN)}$  is the absolute sum of the positive and negative injected currents (instantaneous values).

### Table 19. Thermal characteristics

| Symbol           | Ratings                      | Value       | Unit |
|------------------|------------------------------|-------------|------|
| T <sub>STG</sub> | Storage temperature range    | –65 to +150 | °C   |
| TJ               | Maximum junction temperature | 150         | °C   |



| Symbol | Devementer            | 4       | Typical con<br>Run r   | sumption in<br>node     | Typical con<br>Sleep   | l Init                  |      |
|--------|-----------------------|---------|------------------------|-------------------------|------------------------|-------------------------|------|
|        | Parameter             | IHCLK   | Peripherals<br>enabled | Peripherals<br>disabled | Peripherals<br>enabled | Peripherals<br>disabled | Unit |
|        |                       | 48 MHz  | 19.8                   | 12.0                    | 11.5                   | 3.1                     |      |
|        |                       | 36 MHz  | 15.0                   | 9.3                     | 8.7                    | 2.6                     |      |
|        |                       | 32 MHz  | 13.5                   | 8.4                     | 7.8                    | 2.4                     |      |
|        | Current               | 24 MHz  | 10.2                   | 6.5                     | 6.0                    | 1.8                     |      |
| I      | consumption           | 16 MHz  | 7.1                    | 4.6                     | 4.2                    | 1.4                     | m۸   |
| 'DD    | from V <sub>DD</sub>  | 8 MHz   | 3.9                    | 2.6                     | 2.3                    | 0.8                     | ma   |
|        | suppiy                | 4 MHz   | 2.3                    | 1.5                     | 1.3                    | 0.5                     |      |
|        |                       | 2 MHz   | 1.4                    | 1.0                     | 0.9                    | 0.5                     |      |
|        |                       | 1 MHz   | 1.0                    | 0.8                     | 0.6                    | 0.4                     |      |
|        |                       | 500 kHz | 0.8                    | 0.6                     | 0.5                    | 0.4                     |      |
|        |                       | 48 MHz  |                        | 14                      | 16                     |                         |      |
|        |                       | 36 MHz  | 115                    |                         |                        |                         |      |
|        |                       | 32 MHz  | 105                    |                         |                        |                         |      |
|        | Current               | 24 MHz  |                        | 8                       | 3                      |                         |      |
|        | consumption           | 16 MHz  |                        | 6                       | 1                      |                         |      |
| 'DDA   | from V <sub>DDA</sub> | 8 MHz   |                        |                         | 1                      |                         | μΑ   |
|        | Suppry                | 4 MHz   |                        |                         | 1                      |                         |      |
|        |                       | 2 MHz   |                        |                         | 1                      |                         |      |
|        |                       | 1 MHz   |                        |                         | 1                      |                         |      |
|        |                       | 500 kHz |                        | ,                       | 1                      |                         |      |

### Table 27. Typical current consumption, code executing from Flash memory, running from HSE 8 MHz crystal

## I/O system current consumption

The current consumption of the I/O system has two components: static and dynamic.

## I/O static current consumption

All the I/Os used as inputs with pull-up generate current consumption when the pin is externally held low. The value of this current consumption can be simply computed by using the pull-up/pull-down resistors values given in *Table 47: I/O static characteristics*.

For the output pins, any external pull-down or external load must also be considered to estimate the current consumption.

Additional I/O current consumption is due to I/Os configured as inputs if an intermediate voltage level is externally applied. This current consumption is caused by the input Schmitt



## High-speed internal 14 MHz (HSI14) RC oscillator (dedicated to ADC)

| Symbol                  | Parameter                                                | Conditions                     | Min                 | Тур                                                    | Мах                | Unit |  |
|-------------------------|----------------------------------------------------------|--------------------------------|---------------------|--------------------------------------------------------|--------------------|------|--|
| f <sub>HSI14</sub>      | Frequency                                                | -                              | -                   | 14                                                     | -                  | MHz  |  |
| TRIM                    | HSI14 user-trimming step                                 | -                              | -                   | -                                                      | 1 <sup>(2)</sup>   | %    |  |
| DuCy <sub>(HSI14)</sub> | Duty cycle                                               | -                              | 45 <sup>(2)</sup>   | -                                                      | 55 <sup>(2)</sup>  | %    |  |
|                         |                                                          | T <sub>A</sub> = -40 to 105 °C | -4.2 <sup>(3)</sup> | -                                                      | 5.1 <sup>(3)</sup> | %    |  |
| ACC                     | Accuracy of the HSI14<br>oscillator (factory calibrated) | T <sub>A</sub> = −10 to 85 °C  | -3.2 <sup>(3)</sup> | -                                                      | 3.1 <sup>(3)</sup> | %    |  |
| ACC <sub>HSI14</sub>    |                                                          | T <sub>A</sub> = 0 to 70 °C    | -2.5 <sup>(3)</sup> | -                                                      | 2.3 <sup>(3)</sup> | %    |  |
|                         |                                                          | T <sub>A</sub> = 25 °C         | -1                  | $\begin{array}{c c c c c c c c c c c c c c c c c c c $ |                    |      |  |
| t <sub>su(HSI14)</sub>  | HSI14 oscillator startup time                            | -                              | 1 <sup>(2)</sup>    | -                                                      | 2 <sup>(2)</sup>   | μs   |  |
| I <sub>DDA(HSI14)</sub> | HSI14 oscillator power<br>consumption                    | -                              | -                   | 100                                                    | 150 <sup>(2)</sup> | μA   |  |

## Table 36. HSI14 oscillator characteristics<sup>(1)</sup>

1. V<sub>DDA</sub> = 3.3 V, T<sub>A</sub> = –40 to 105  $^\circ\text{C}$  unless otherwise specified.

2. Guaranteed by design, not tested in production.

3. Data based on characterization results, not tested in production.



## Figure 16. HSI14 oscillator accuracy characterization results



| Symbol                | Ratings                                               | Conditions                                         | Packages | Class | Maximum<br>value <sup>(1)</sup> | Unit |  |  |  |
|-----------------------|-------------------------------------------------------|----------------------------------------------------|----------|-------|---------------------------------|------|--|--|--|
| V <sub>ESD(HBM)</sub> | Electrostatic discharge voltage (human body model)    | $T_A$ = +25 °C, conforming<br>to JESD22-A114       | All      | 2     | 2000                            | V    |  |  |  |
| V <sub>ESD(CDM)</sub> | Electrostatic discharge voltage (charge device model) | $T_A$ = +25 °C, conforming<br>to ANSI/ESD STM5.3.1 | All      | C4    | 500                             | V    |  |  |  |

Table 44. ESD absolute maximum ratings

1. Data based on characterization results, not tested in production.

## Static latch-up

Two complementary static tests are required on six parts to assess the latch-up performance:

- A supply overvoltage is applied to each power supply pin.
- A current injection is applied to each input, output and configurable I/O pin.

These tests are compliant with EIA/JESD 78A IC latch-up standard.

## Table 45. Electrical sensitivities

| Symbol | Parameter             | Conditions                                    | Class      |
|--------|-----------------------|-----------------------------------------------|------------|
| LU     | Static latch-up class | $T_A = +105 \text{ °C conforming to JESD78A}$ | II level A |

## 6.3.12 I/O current injection characteristics

As a general rule, current injection to the I/O pins, due to external voltage below  $V_{SS}$  or above  $V_{DDIOx}$  (for standard, 3.3 V-capable I/O pins) should be avoided during normal product operation. However, in order to give an indication of the robustness of the microcontroller in cases when abnormal injection accidentally happens, susceptibility tests are performed on a sample basis during device characterization.

## Functional susceptibility to I/O current injection

While a simple application is executed on the device, the device is stressed by injecting current into the I/O pins programmed in floating input mode. While current is injected into the I/O pin, one at a time, the device is checked for functional failures.

The failure is indicated by an out of range parameter: ADC error above a certain limit (higher than 5 LSB TUE), out of conventional limits of induced leakage current on adjacent pins (out of the -5  $\mu$ A/+0  $\mu$ A range) or other functional failure (for example reset occurrence or oscillator frequency deviation).

The characterization results are given in Table 46.

Negative induced leakage current is caused by negative injection and positive induced leakage current is caused by positive injection.



## **Output driving current**

The GPIOs (general purpose input/outputs) can sink or source up to +/-8 mA, and sink or source up to +/- 20 mA (with a relaxed  $V_{OL}/V_{OH}$ ).

In the user application, the number of I/O pins which can drive current must be limited to respect the absolute maximum rating specified in Section 6.2:

- The sum of the currents sourced by all the I/Os on V<sub>DDIOx</sub>, plus the maximum consumption of the MCU sourced on V<sub>DD</sub>, cannot exceed the absolute maximum rating ΣI<sub>VDD</sub> (see *Table 17: Voltage characteristics*).
- The sum of the currents sunk by all the I/Os on V<sub>SS</sub>, plus the maximum consumption of the MCU sunk on V<sub>SS</sub>, cannot exceed the absolute maximum rating ΣI<sub>VSS</sub> (see *Table 17: Voltage characteristics*).

## **Output voltage levels**

Unless otherwise specified, the parameters given in the table below are derived from tests performed under the ambient temperature and supply voltage conditions summarized in *Table 20: General operating conditions*. All I/Os are CMOS- and TTL-compliant (FT, TTa or TC unless otherwise specified).

| Symbol                            | Parameter                                      | Conditions                                              | Min                     | Max                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Unit |
|-----------------------------------|------------------------------------------------|---------------------------------------------------------|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| V <sub>OL</sub>                   | Output low level voltage for an I/O pin        | CMOS port <sup>(2)</sup>                                | -                       | 0.4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |      |
| V <sub>OH</sub>                   | Output high level voltage for an I/O pin       | I <sub>IO</sub>   = 8 mA<br>V <sub>DDIOx</sub> ≥ 2.7 V  | V <sub>DDIOx</sub> -0.4 | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | V    |
| V <sub>OL</sub>                   | Output low level voltage for an I/O pin        | TTL port <sup>(2)</sup>                                 | -                       | 0.4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |      |
| V <sub>OH</sub>                   | Output high level voltage for an I/O pin       | I <sub>IO</sub>   = 8 mA<br>V <sub>DDIOx</sub> ≥ 2.7 V  | 2.4                     | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | V    |
| V <sub>OL</sub> <sup>(3)</sup>    | Output low level voltage for an I/O pin        | I <sub>IO</sub>   = 20 mA                               | -                       | 1.3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | V    |
| V <sub>OH</sub> <sup>(3)</sup>    | Output high level voltage for an I/O pin       | V <sub>DDIOx</sub> ≥2.7 V                               | V <sub>DDIOx</sub> -1.3 | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | v    |
| V <sub>OL</sub> <sup>(3)</sup>    | Output low level voltage for an I/O pin        | I <sub>IO</sub>   = 6 mA                                | -                       | 0.4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | V    |
| V <sub>OH</sub> <sup>(3)</sup>    | Output high level voltage for an I/O pin       | V <sub>DDIOx</sub> ≥ 2 V                                | V <sub>DDIOx</sub> -0.4 | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | v    |
| V <sub>OL</sub> <sup>(4)</sup>    | Output low level voltage for an I/O pin        | II I = 4 mA                                             | -                       | 0.4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | V    |
| V <sub>OH</sub> <sup>(4)</sup>    | Output high level voltage for an I/O pin       | 1 <sub> 0</sub>   – 4 mA                                | V <sub>DDIOx</sub> -0.4 | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | V    |
| V <sub>OLFm+</sub> <sup>(3)</sup> | Output low level voltage for an FTf I/O pin in | I <sub>IO</sub>   = 20 mA<br>V <sub>DDIOx</sub> ≥ 2.7 V | -                       | 0.4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | V    |
|                                   |                                                | I <sub>IO</sub>   = 10 mA                               | -                       | Min         Max           -         0.4           'DDIOx-0.4         -           -         0.4           2.4         -           -         1.3           'DDIOx-1.3         -           -         0.4           'DDIOx-0.4         -           -         0.4           -         0.4 | V    |

## Table 48. Output voltage characteristics<sup>(1)</sup>

 The I<sub>IO</sub> current sourced or sunk by the device must always respect the absolute maximum rating specified in Table 17: Voltage characteristics, and the sum of the currents sourced or sunk by all the I/Os (I/O ports and control pins) must always respect the absolute maximum ratings ΣI<sub>IO</sub>.

2. TTL and CMOS outputs are compatible with JEDEC standards JESD36 and JESD52.

3. Data based on characterization results. Not tested in production.

4. Data based on characterization results. Not tested in production.





| Symbol                 | Parameter                                       | Conditions        | Min                                       | Тур                | Max                                         | Unit |
|------------------------|-------------------------------------------------|-------------------|-------------------------------------------|--------------------|---------------------------------------------|------|
| V <sub>IL(NPOR)</sub>  | NPOR Input low level voltage                    | -                 | -                                         | -                  | 0.475 V <sub>DDA</sub> - 0.2 <sup>(1)</sup> |      |
| V <sub>IH(NPOR)</sub>  | NPOR Input high level voltage                   | -                 | 0.5 V <sub>DDA</sub> + 0.2 <sup>(1)</sup> | -                  | -                                           | V    |
| V <sub>hys(NPOR)</sub> | NPOR Schmitt trigger voltage<br>hysteresis      | -                 | -                                         | 100 <sup>(1)</sup> | -                                           | mV   |
| R <sub>PU</sub>        | Weak pull-up equivalent resistor <sup>(2)</sup> | $V_{IN} = V_{SS}$ | 25                                        | 40                 | 55                                          | kΩ   |

Table 51. NPOR pin characteristics

1. Guaranteed by design, not tested in production.

2. The pull-up is designed with a true resistance in series with a switchable PMOS. This PMOS contribution to the series resistance is minimal ( $\sim$ 10% order).

## 6.3.15 12-bit ADC characteristics

Unless otherwise specified, the parameters given in *Table 52* are derived from tests performed under the conditions summarized in *Table 20: General operating conditions*.

Note: It is recommended to perform a calibration after each power-up.

| Symbol                           | Parameter                                     | Conditions                                            | Min   | Тур | Max              | Unit               |
|----------------------------------|-----------------------------------------------|-------------------------------------------------------|-------|-----|------------------|--------------------|
| V <sub>DDA</sub>                 | Analog supply voltage for<br>ADC ON           | -                                                     | 2.4   | -   | 3.6              | V                  |
| I <sub>DDA (ADC)</sub>           | Current consumption of the ADC <sup>(1)</sup> | V <sub>DDA</sub> = 3.3 V                              | -     | 0.9 | -                | mA                 |
| f <sub>ADC</sub>                 | ADC clock frequency                           | -                                                     | 0.6   | -   | 14               | MHz                |
| f <sub>S</sub> <sup>(2)</sup>    | Sampling rate                                 | 12-bit resolution                                     | 0.043 | -   | 1                | MHz                |
| f <sub>TRIG</sub> <sup>(2)</sup> | External trigger frequency                    | f <sub>ADC</sub> = 14 MHz,<br>12-bit resolution       | -     | -   | 823              | kHz                |
|                                  |                                               | 12-bit resolution                                     | -     | -   | 17               | 1/f <sub>ADC</sub> |
| V <sub>AIN</sub>                 | Conversion voltage range                      | -                                                     | 0     | -   | V <sub>DDA</sub> | V                  |
| R <sub>AIN</sub> <sup>(2)</sup>  | External input impedance                      | See <i>Equation 1</i> and <i>Table 53</i> for details | -     | -   | 50               | kΩ                 |
| R <sub>ADC</sub> <sup>(2)</sup>  | Sampling switch resistance                    | -                                                     | -     | -   | 1                | kΩ                 |
| C <sub>ADC</sub> <sup>(2)</sup>  | Internal sample and hold capacitor            | -                                                     | -     | -   | 8                | pF                 |
| ↓ (2)(3)                         | Calibration time                              | f <sub>ADC</sub> = 14 MHz                             |       | 5.9 |                  | μs                 |
| <sup>L</sup> CAL                 |                                               | -                                                     |       | 83  |                  | 1/f <sub>ADC</sub> |

Table 52. ADC characteristics



| Symbol                                 | Parameter                        | Conditions                                      | Min                                                                        | Тур   | Max                                               | Unit                       |
|----------------------------------------|----------------------------------|-------------------------------------------------|----------------------------------------------------------------------------|-------|---------------------------------------------------|----------------------------|
| W <sub>LATENCY</sub> <sup>(2)(4)</sup> | ADC_DR register ready latency    | ADC clock = HSI14                               | 1.5 ADC<br>cycles + 2<br>f <sub>PCLK</sub> cycles                          | -     | 1.5 ADC<br>cycles + 3<br>f <sub>PCLK</sub> cycles | -                          |
|                                        |                                  | ADC clock = PCLK/2                              | -                                                                          | 4.5   | -                                                 | f <sub>PCLK</sub><br>cycle |
|                                        |                                  | ADC clock = PCLK/4                              | -                                                                          | 8.5   | -                                                 | f <sub>PCLK</sub><br>cycle |
| t <sub>latr</sub> (2)                  |                                  | $f_{ADC} = f_{PCLK}/2 = 14 \text{ MHz}$         |                                                                            | 0.196 |                                                   | μs                         |
|                                        | Trigger conversion latency       | f <sub>ADC</sub> = f <sub>PCLK</sub> /2         | 5.5                                                                        |       |                                                   | 1/f <sub>PCLK</sub>        |
|                                        |                                  | $f_{ADC} = f_{PCLK}/4 = 12 \text{ MHz}$         | 0.219                                                                      |       |                                                   | μs                         |
|                                        |                                  | f <sub>ADC</sub> = f <sub>PCLK</sub> /4         | 10.5                                                                       |       |                                                   | 1/f <sub>PCLK</sub>        |
|                                        |                                  | f <sub>ADC</sub> = f <sub>HSI14</sub> = 14 MHz  | 0.179                                                                      | -     | 0.250                                             | μs                         |
| Jitter <sub>ADC</sub>                  | ADC jitter on trigger conversion | f <sub>ADC</sub> = f <sub>HSI14</sub>           | -                                                                          | 1     | -                                                 | 1/f <sub>HSI14</sub>       |
| + (2)                                  | Sampling time                    | f <sub>ADC</sub> = 14 MHz                       | 0.107                                                                      | -     | 17.1                                              | μs                         |
| LS'-7                                  |                                  | -                                               | 1.5                                                                        | -     | 239.5                                             | 1/f <sub>ADC</sub>         |
| t <sub>STAB</sub> <sup>(2)</sup>       | Stabilization time               | -                                               |                                                                            | 14    |                                                   | 1/f <sub>ADC</sub>         |
| t <sub>CONV</sub> <sup>(2)</sup>       | Total conversion time            | f <sub>ADC</sub> = 14 MHz,<br>12-bit resolution | 1                                                                          | -     | 18                                                | μs                         |
|                                        | (including sampling time)        | 12-bit resolution                               | 14 to 252 (t <sub>S</sub> for sampling +12.5 for successive approximation) |       |                                                   | 1/f <sub>ADC</sub>         |

 Table 52. ADC characteristics (continued)

1. During conversion of the sampled value (12.5 x ADC clock period), an additional consumption of 100  $\mu$ A on I<sub>DDA</sub> and 60  $\mu$ A on I<sub>DD</sub> should be taken into account.

2. Guaranteed by design, not tested in production.

3. Specified value includes only ADC timing. It does not include the latency of the register access.

4. This parameter specify latency for transfer of the conversion result to the ADC\_DR register. EOC flag is set at this time.

## Equation 1: R<sub>AIN</sub> max formula

$$R_{AIN} < \frac{T_{S}}{f_{ADC} \times C_{ADC} \times \ln(2^{N+2})} - R_{ADC}$$

The formula above (*Equation 1*) is used to determine the maximum external impedance allowed for an error below 1/4 of LSB. Here N = 12 (from 12-bit resolution).

| T <sub>s</sub> (cycles) | t <sub>S</sub> (μs) | R <sub>AIN</sub> max (kΩ) <sup>(1)</sup> |
|-------------------------|---------------------|------------------------------------------|
| 1.5                     | 0.11                | 0.4                                      |
| 7.5                     | 0.54                | 5.9                                      |
| 13.5                    | 0.96                | 11.4                                     |

## Table 53. $R_{AIN}$ max for $f_{ADC}$ = 14 MHz



## 6.3.16 Temperature sensor characteristics

| Symbol                             | Parameter                                      | Min  | Тур  | Max  | Unit  |
|------------------------------------|------------------------------------------------|------|------|------|-------|
| T <sub>L</sub> <sup>(1)</sup>      | V <sub>SENSE</sub> linearity with temperature  | -    | ± 1  | ± 2  | °C    |
| Avg_Slope <sup>(1)</sup>           | Average slope                                  | 4.0  | 4.3  | 4.6  | mV/°C |
| V <sub>30</sub>                    | Voltage at 30 °C (± 5 °C) <sup>(2)</sup>       | 1.34 | 1.43 | 1.52 | V     |
| t <sub>START</sub> <sup>(1)</sup>  | ADC_IN16 buffer startup time                   | -    | -    | 10   | μs    |
| t <sub>S_temp</sub> <sup>(1)</sup> | ADC sampling time when reading the temperature | 4    | -    | -    | μs    |

1. Guaranteed by design, not tested in production.

2. Measured at  $V_{DDA}$  = 3.3 V ± 10 mV. The  $V_{30}$  ADC conversion result is stored in the TS\_CAL1 byte. Refer to Table 2: Temperature sensor calibration values.

## 6.3.17 V<sub>BAT</sub> monitoring characteristics

| Symbol                             | Parameter                                    | Min | Тур    | Мах | Unit |
|------------------------------------|----------------------------------------------|-----|--------|-----|------|
| R                                  | Resistor bridge for V <sub>BAT</sub>         | -   | 2 x 50 | -   | kΩ   |
| Q                                  | Ratio on V <sub>BAT</sub> measurement        | -   | 2      | -   | -    |
| Er <sup>(1)</sup>                  | Error on Q                                   | -1  | -      | +1  | %    |
| t <sub>S_vbat</sub> <sup>(1)</sup> | ADC sampling time when reading the $V_{BAT}$ | 4   | -      | -   | μs   |

## Table 56. V<sub>BAT</sub> monitoring characteristics

1. Guaranteed by design, not tested in production.

## 6.3.18 Timer characteristics

The parameters given in the following tables are guaranteed by design.

Refer to Section 6.3.13: I/O port characteristics for details on the input/output alternate function characteristics (output compare, input capture, external clock, PWM output).

| Symbol                 | Parameter                        | Conditions                    | Min | Тур                     | Max | Unit                 |
|------------------------|----------------------------------|-------------------------------|-----|-------------------------|-----|----------------------|
| t <sub>res(TIM)</sub>  | Timer resolution time            | -                             | -   | 1                       | -   | t <sub>TIMxCLK</sub> |
|                        |                                  | f <sub>TIMxCLK</sub> = 48 MHz | -   | 20.8                    | -   | ns                   |
| f <sub>EXT</sub>       | Timer external clock             | -                             | -   | f <sub>TIMxCLK</sub> /2 | -   | MHz                  |
|                        | CH4                              | f <sub>TIMxCLK</sub> = 48 MHz | -   | 24                      | -   | MHz                  |
| t <sub>MAX_COUNT</sub> | 16-bit timer maximum             | -                             | -   | 2 <sup>16</sup>         | -   | t <sub>TIMxCLK</sub> |
|                        | period                           | f <sub>TIMxCLK</sub> = 48 MHz | -   | 1365                    | -   | μs                   |
|                        | 32-bit counter<br>maximum period | -                             | -   | 2 <sup>32</sup>         | -   | t <sub>TIMxCLK</sub> |
|                        |                                  | f <sub>TIMxCLK</sub> = 48 MHz | -   | 89.48                   | -   | S                    |

| Table 57. | TIMx | characteristics |
|-----------|------|-----------------|
|-----------|------|-----------------|



| Symbol          | Parameter                                                        | Min               | Max                | Unit |
|-----------------|------------------------------------------------------------------|-------------------|--------------------|------|
| t <sub>AF</sub> | Maximum width of spikes that are suppressed by the analog filter | 50 <sup>(2)</sup> | 260 <sup>(3)</sup> | ns   |

Table 60. I<sup>2</sup>C analog filter characteristics<sup>(1)</sup>

1. Guaranteed by design, not tested in production.

2. Spikes with widths below  $t_{AF(min)}$  are filtered.

3. Spikes with widths above  $t_{AF(max)}$  are not filtered

## SPI/I<sup>2</sup>S characteristics

Unless otherwise specified, the parameters given in *Table 61* for SPI or in *Table 62* for  $I^2S$  are derived from tests performed under the ambient temperature,  $f_{PCLKx}$  frequency and supply voltage conditions summarized in *Table 20: General operating conditions*.

Refer to Section 6.3.13: I/O port characteristics for more details on the input/output alternate function characteristics (NSS, SCK, MOSI, MISO for SPI and WS, CK, SD for I<sup>2</sup>S).

| Symbol                                       | Parameter                        | Conditions                                            | Min         | Max         | Unit |  |
|----------------------------------------------|----------------------------------|-------------------------------------------------------|-------------|-------------|------|--|
| f <sub>SCK</sub>                             | SDI clock froguency              | Master mode                                           | -           | 18          |      |  |
| 1/t <sub>c(SCK)</sub>                        |                                  | Slave mode                                            | -           | 18          |      |  |
| $t_{r(SCK)} \ t_{f(SCK)}$                    | SPI clock rise and fall time     | Capacitive load: C = 15 pF                            | -           | 6           | ns   |  |
| t <sub>su(NSS)</sub>                         | NSS setup time                   | ISS setup time Slave mode                             |             | -           |      |  |
| t <sub>h(NSS)</sub>                          | NSS hold time                    | Slave mode                                            | 2Tpclk + 10 | -           |      |  |
| t <sub>w(SCKH)</sub><br>t <sub>w(SCKL)</sub> | SCK high and low time            | Master mode, f <sub>PCLK</sub> = 36 MHz,<br>presc = 4 | Tpclk/2 -2  | Tpclk/2 + 1 |      |  |
| t <sub>su(MI)</sub>                          | Data input setup time            | Master mode                                           | 4           | -           |      |  |
| t <sub>su(SI)</sub>                          |                                  | Slave mode                                            | 5           | -           |      |  |
| t <sub>h(MI)</sub>                           | Data input hold time             | Master mode                                           | 4           | -           |      |  |
| t <sub>h(SI)</sub>                           |                                  | Slave mode                                            | 5           | -           | ns   |  |
| t <sub>a(SO)</sub> <sup>(2)</sup>            | Data output access time          | Slave mode, f <sub>PCLK</sub> = 20 MHz                | 0           | 3Tpclk      |      |  |
| t <sub>dis(SO)</sub> <sup>(3)</sup>          | Data output disable time         | Slave mode                                            | 0           | 18          |      |  |
| t <sub>v(SO)</sub>                           | Data output valid time           | Slave mode (after enable edge)                        | -           | 22.5        |      |  |
| t <sub>v(MO)</sub>                           | Data output valid time           | Master mode (after enable edge)                       | -           | 6           |      |  |
| t <sub>h(SO)</sub>                           | Data output hold time            | Slave mode (after enable edge)                        | 11.5        | -           |      |  |
| t <sub>h(MO)</sub>                           |                                  | Master mode (after enable edge)                       | 2           | -           |      |  |
| DuCy(SCK)                                    | SPI slave input clock duty cycle | Slave mode                                            | 25          | 75          | %    |  |

| Table 61 | . SPI | characteristics <sup>(1</sup> | ) |
|----------|-------|-------------------------------|---|
|----------|-------|-------------------------------|---|

1. Data based on characterization results, not tested in production.

2. Min time is for the minimum time to drive the output and the max time is for the maximum time to validate the data.

3. Min time is for the minimum time to invalidate the output and the max time is for the maximum time to put the data in Hi-Z



| Symbol |     | millimeters |       | inches <sup>(1)</sup> |        |        |  |
|--------|-----|-------------|-------|-----------------------|--------|--------|--|
|        | Min | Тур         | Max   | Min                   | Тур    | Max    |  |
| F      | -   | 0.3025      | -     | -                     | 0.0119 | -      |  |
| G      | -   | 0.3515      | -     | -                     | 0.0138 | -      |  |
| aaa    | -   | -           | 0.100 | -                     | -      | 0.0039 |  |
| bbb    | -   | -           | 0.100 | -                     | -      | 0.0039 |  |
| ссс    | -   | -           | 0.100 | -                     | -      | 0.0039 |  |
| ddd    | -   | -           | 0.050 | -                     | -      | 0.0020 |  |
| eee    | -   | -           | 0.050 | -                     | -      | 0.0020 |  |

Table 65. WLCSP36 package mechanical data (continued)

1. Values in inches are converted from mm and rounded to 4 decimal digits.

2. Back side coating.

3. Dimension is measured at the maximum bump diameter parallel to primary datum Z.



## Figure 33. Recommended pad footprint for WLCSP36 package

## Table 66. WLCSP36 recommended PCB design rules

| Dimension      | Recommended values                            |  |  |
|----------------|-----------------------------------------------|--|--|
| Pitch          | 0.4 mm                                        |  |  |
| Dpad           | 260 μm max. (circular)<br>220 μm recommended  |  |  |
| Dsm            | 300 μm min. (for 260 μm diameter pad)         |  |  |
| PCB pad design | Non-solder mask defined via underbump allowed |  |  |



## 7.3 UFQFPN28 package information

UFQFPN28 is a 28-lead, 4x4 mm, 0.5 mm pitch, ultra-thin fine-pitch quad flat package.





1. Drawing is not to scale.

| Symbol |       |       | inches |        |        |        |
|--------|-------|-------|--------|--------|--------|--------|
| Symbol | Min   | Тур   | Мах    | Min    | Тур    | Мах    |
| А      | 0.500 | 0.550 | 0.600  | 0.0197 | 0.0217 | 0.0236 |
| A1     | -     | 0.000 | 0.050  | -      | 0.0000 | 0.0020 |
| D      | 3.900 | 4.000 | 4.100  | 0.1535 | 0.1575 | 0.1614 |
| D1     | 2.900 | 3.000 | 3.100  | 0.1142 | 0.1181 | 0.1220 |
| E      | 3.900 | 4.000 | 4.100  | 0.1535 | 0.1575 | 0.1614 |
| E1     | 2.900 | 3.000 | 3.100  | 0.1142 | 0.1181 | 0.1220 |
| L      | 0.300 | 0.400 | 0.500  | 0.0118 | 0.0157 | 0.0197 |
| L1     | 0.250 | 0.350 | 0.450  | 0.0098 | 0.0138 | 0.0177 |
| Т      | -     | 0.152 | -      | -      | 0.0060 | -      |
| b      | 0.200 | 0.250 | 0.300  | 0.0079 | 0.0098 | 0.0118 |
| е      | -     | 0.500 | -      | -      | 0.0197 | -      |

Table 67. UFQFPN28 package mechanical data<sup>(1)</sup>



## **Device marking**

The following figure gives an example of topside marking orientation versus pin 1 identifier location.

Other optional marking or inset/upset marks, which identify the parts throughout supply chain operations, are not indicated below.





 Parts marked as "ES", "E" or accompanied by an Engineering Sample notification letter, are not yet qualified and therefore not yet ready to be used in production and any consequences deriving from such usage will not be at ST charge. In no event, ST will be liable for any customer usage of these engineering samples in production. ST Quality has to be contacted prior to any decision to use these Engineering Samples to run qualification activity.



# 8 Ordering information

For a list of available options (memory, package, and so on) or for further information on any aspect of this device, please contact your nearest ST sales office.

| Table 69. Orde                              | ring info | orma   | tion s | chem | e |   |   |     |
|---------------------------------------------|-----------|--------|--------|------|---|---|---|-----|
| Example:                                    | STM32     | F      | 048    | C    | 6 | T | 6 | xxx |
| Device family                               |           |        |        |      |   |   |   |     |
| STM32 = ARM-based 32-bit microcontroller    |           |        |        |      |   |   |   |     |
|                                             |           |        |        |      |   |   |   |     |
| Product type                                |           |        |        |      |   |   |   |     |
| F = General-purpose                         |           |        |        |      |   |   |   |     |
|                                             |           |        |        |      |   |   |   |     |
| Sub-family                                  |           |        |        |      |   |   |   |     |
| 048 = STM32F048xx                           |           |        |        |      |   |   |   |     |
|                                             |           |        |        |      |   |   |   |     |
| Pin count                                   |           |        |        |      |   |   |   |     |
| G = 28 pins                                 |           |        |        |      |   |   |   |     |
| T = 36 pins                                 |           |        |        |      |   |   |   |     |
| C = 48 pins                                 |           |        |        |      |   |   |   |     |
| User code memory size                       |           |        |        |      |   |   |   |     |
| 6 = 32 Kbyte                                |           |        |        |      |   |   |   |     |
|                                             |           |        |        |      |   |   |   |     |
| Package                                     |           |        |        |      |   |   |   |     |
| U = UFQFPN                                  |           |        |        |      |   |   |   |     |
| Y = WLCSP                                   |           |        |        |      |   |   |   |     |
|                                             |           |        |        |      |   |   |   |     |
| Temperature range                           |           |        |        |      |   |   |   |     |
| 6 = -40 to 85 °C                            |           |        |        |      |   |   |   |     |
| 7 = -40 to 105 °C                           |           |        |        |      |   |   |   |     |
| Ontions                                     |           |        |        |      |   |   |   |     |
| xxx = code ID of programmed parts (include  | s nacking | 1 tvnc | 2)     |      |   |   |   |     |
| with the second of programmed parts (moldad | o puoning | , ypc  | • )    |      |   |   |   |     |

TR = tape and reel packing blank = tray packing



| Date        | Revision | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|-------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 10-Jan-2017 | 6        | <ul> <li>Section 6: Electrical characteristics:</li> <li>Table 34: LSE oscillator characteristics (f<sub>LSE</sub> = 32.768 kHz) - information on configuring different drive capabilities removed. See the corresponding reference manual.</li> <li>Table 22: Embedded internal reference voltage - V<sub>REFINT</sub> values</li> <li>Figure 24: SPI timing diagram - slave mode and CPHA = 0 and Figure 25: SPI timing diagram - slave mode and CPHA = 1 enhanced and corrected</li> <li>Section 8: Ordering information:</li> <li>The name of the section changed from the previous "Part numbering"</li> </ul> |

| Table 70. Document revision history (continued | Table 70 | Document | revision | historv | (continued |
|------------------------------------------------|----------|----------|----------|---------|------------|
|------------------------------------------------|----------|----------|----------|---------|------------|



#### IMPORTANT NOTICE – PLEASE READ CAREFULLY

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2017 STMicroelectronics – All rights reserved

