

#### Welcome to E-XFL.COM

### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

# Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

### Details

E·XF

| Product Status             | Active                                                                       |
|----------------------------|------------------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M3                                                              |
| Core Size                  | 32-Bit Single-Core                                                           |
| Speed                      | 67MHz                                                                        |
| Connectivity               | CANbus, I <sup>2</sup> C, LINbus, SPI, UART/USART, USB                       |
| Peripherals                | CapSense, DMA, LCD, POR, PWM, WDT                                            |
| Number of I/O              | 38                                                                           |
| Program Memory Size        | 128KB (128K x 8)                                                             |
| Program Memory Type        | FLASH                                                                        |
| EEPROM Size                | 2K x 8                                                                       |
| RAM Size                   | 32K x 8                                                                      |
| Voltage - Supply (Vcc/Vdd) | 1.71V ~ 5.5V                                                                 |
| Data Converters            | A/D 2x12b; D/A 4x8b                                                          |
| Oscillator Type            | Internal                                                                     |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                            |
| Mounting Type              | Surface Mount                                                                |
| Package / Case             | 68-VFQFN Exposed Pad                                                         |
| Supplier Device Package    | 68-QFN (8x8)                                                                 |
| Purchase URL               | https://www.e-xfl.com/product-detail/infineon-technologies/cy8c5667lti-lp009 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



# 5.5 Nonvolatile Latches (NVLs)

PSoC has a 4-byte array of nonvolatile latches (NVLs) that are used to configure the device at reset. The NVL register map is shown in Table 5-3.

| Table 5-2. | Device | Configuration | NVL | Register | Мар |
|------------|--------|---------------|-----|----------|-----|
|------------|--------|---------------|-----|----------|-----|

| Register Address | 7             | 6         | 5                  | 4       | 3            | 2            | 1            | 0        |
|------------------|---------------|-----------|--------------------|---------|--------------|--------------|--------------|----------|
| 0x00             | PRT3RDM[1:0]  |           | PRT2RDM[1:0] PRT1I |         | RDM[1:0]     | PRT0RDM[1:0] |              |          |
| 0x01             | PRT12RDM[1:0] |           | PRT6R              | DM[1:0] | PRT5RDM[1:0] |              | PRT4RDM[1:0] |          |
| 0x02             | XRESMEN       | DBGEN     |                    |         |              | PRT15        | 5RDM[1:0]    |          |
| 0x03             |               | DIG_PHS_I | DLY[3:0] ECCE      |         | ECCEN        | DPS[1:0]     |              | CFGSPEED |

The details for individual fields and their factory default settings are shown in Table 5-3:.

# Table 5-3. Fields and Factory Default Settings

| Field            | Description                                                                                                                                         | Settings                                                                                                                      |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|
| PRTxRDM[1:0]     | Controls reset drive mode of the corresponding I/O port.<br>See "Reset Configuration" on page 38. All pins of the port<br>are set to the same mode. | 00b (default) - high impedance analog<br>01b - high impedance digital<br>10b - resistive pull up<br>11b - resistive pull down |
| XRESMEN          | Controls whether pin P1[2] is used as a GPIO or as an external reset. P1[2] is generally used as a GPIO, and not as an external reset.              | 0 (default) - GPIO<br>1 - external reset                                                                                      |
| DBGEN            | Debug Enable allows access to the debug system, for third-party programmers.                                                                        | 0 - access disabled<br>1 (default) - access enabled                                                                           |
| CFGSPEED         | Controls the speed of the IMO-based clock during the device boot process, for faster boot or low-power operation                                    | 0 (default) - 12 MHz IMO<br>1 - 48 MHz IMO                                                                                    |
| DPS[1:0]         | Controls the usage of various P1 pins as a debug port.<br>See "Programming, Debug Interfaces, Resources" on<br>page 61.                             | 00b - 5-wire JTAG<br>01b (default) - 4-wire JTAG<br>10b - SWD<br>11b - debug ports disabled                                   |
| ECCEN            | Controls whether ECC flash is used for ECC or for general configuration and data storage. See "Flash Program Memory" on page 19.                    | 0 - ECC disabled<br>1 (default) - ECC enabled                                                                                 |
| DIG_PHS_DLY[3:0] | Selects the digital clock phase delay.                                                                                                              | See the TRM for details.                                                                                                      |

Although PSoC Creator provides support for modifying the device configuration NVLs, the number of NVL erase/write cycles is limited – see "Nonvolatile Latches (NVL)" on page 109.



# 6.2.1 Power Modes

PSoC 5LP devices have four different power modes, as shown in Table 6-2 and Table 6-3. The power modes allow a design to easily provide required functionality and processing power while simultaneously minimizing power consumption and maximizing battery life in low power and portable devices.

PSoC 5LP power modes, in order of decreasing power consumption are:

- Active
- Alternate Active
- Sleep
- Hibernate

### Table 6-2. Power Modes

Active is the main processing mode. Its functionality is configurable. Each power controllable subsystem is enabled or disabled by using separate power configuration template registers. In alternate active mode, fewer subsystems are enabled, reducing power. In sleep mode most resources are disabled regardless of the template settings. Sleep mode is optimized to provide timed sleep intervals and Real Time Clock functionality. The lowest power mode is hibernate, which retains register and SRAM state, but no clocks, and allows wakeup only from I/O pins. Figure 6-5 illustrates the allowable transitions between power modes. Sleep and hibernate modes should not be entered until all VDDIO supplies are at valid voltage levels.

| Power Modes         | Description                                                                                                                                                                                                                       | <b>Entry Condition</b>                     | Wakeup Source                                           | Active Clocks      | Regulator                                                                                                                         |
|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|---------------------------------------------------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------|
| Active              | Primary mode of operation,<br>all peripherals available<br>(programmable)                                                                                                                                                         | Wakeup, reset,<br>manual register<br>entry | Any interrupt                                           | Any (programmable) | All regulators available.<br>Digital and analog<br>regulators can be disabled<br>if external regulation used.                     |
| Alternate<br>Active | Similar to Active mode, and is<br>typically configured to have<br>fewer peripherals active to<br>reduce power. One possible<br>configuration is to use the<br>UDBs for processing, with the<br>CPU turned off                     | Manual register<br>entry                   | Any interrupt                                           | Any (programmable) | All regulators available.<br>Digital and analog<br>regulators can be disabled<br>if external regulation used.                     |
| Sleep               | All subsystems automatically disabled                                                                                                                                                                                             | Manual register<br>entry                   | Comparator,<br>PICU, I <sup>2</sup> C, RTC,<br>CTW, LVD | ILO/kHzECO         | Both digital and analog<br>regulators buzzed.<br>Digital and analog<br>regulators can be disabled<br>if external regulation used. |
| Hibernate           | All subsystems automatically<br>disabled<br>Lowest power consuming<br>mode with all peripherals and<br>internal regulators disabled,<br>except hibernate regulator is<br>enabled<br>Configuration and memory<br>contents retained | Manual register<br>entry                   | PICU                                                    |                    | Only hibernate regulator<br>active.                                                                                               |

### Table 6-3. Power Modes Wakeup Time and Power Consumption

| Sleep<br>Modes      | Wakeup<br>Time | Current<br>(Typ)      | Code<br>Execution | Digital<br>Resources | Analog<br>Resources | Clock Sources<br>Available | Wakeup Sources                                          | Reset<br>Sources  |
|---------------------|----------------|-----------------------|-------------------|----------------------|---------------------|----------------------------|---------------------------------------------------------|-------------------|
| Active              | -              | 3.1 mA <sup>[8]</sup> | Yes               | All                  | All                 | All                        | -                                                       | All               |
| Alternate<br>Active | _              | -                     | User<br>defined   | All                  | All                 | All                        | -                                                       | All               |
| Sleep               | <25 µs         | 2 µA                  | No                | l <sup>2</sup> C     | Comparator          | ILO/kHzECO                 | Comparator,<br>PICU, I <sup>2</sup> C, RTC,<br>CTW, LVD | XRES, LVD,<br>WDR |
| Hibernate           | <200 µs        | 300 nA                | No                | None                 | None                | None                       | PICU                                                    | XRES              |

Note

8. Bus clock off. Execute from CPU instruction buffer at 6 MHz. See Table 11-2 on page 67.



| -                       | 0                    |   |
|-------------------------|----------------------|---|
| Digital Input Path      | Naming Convention    | 7 |
| PRT[x]CTL               | 'x' = Port Number    |   |
| PRT[x]DBL_SYNC_IN       | 'y' = Pin Number     |   |
| PRT[x]PS                |                      |   |
| Digital System Input    |                      |   |
|                         |                      |   |
| PICU[x]INTTYPE[y]       | $\neg$               |   |
| PICU[x]INTSTAT          | Input Buffer Disable |   |
| Pin Interrupt Signal    | )T                   |   |
|                         |                      |   |
|                         |                      |   |
|                         |                      |   |
| Digital Output Path     |                      | 7 |
| PRTIXISLW               |                      |   |
|                         |                      |   |
|                         |                      |   |
| Digital System Output   |                      |   |
| PRTIXIBYP               | Vd <u>d</u> io 주     |   |
|                         |                      |   |
| PRT[x]DM2               |                      |   |
|                         |                      |   |
|                         |                      |   |
| Bidirectional Control   |                      |   |
|                         |                      |   |
|                         |                      |   |
|                         |                      |   |
|                         |                      | _ |
| Analog                  |                      |   |
|                         |                      |   |
| Capsense Global Control |                      |   |
| CAPS[x]CFG1             | Switches             |   |
| PRT[x]AG                |                      |   |
| Analog Global           |                      |   |
|                         |                      |   |
|                         |                      |   |
|                         |                      |   |
| L CD                    |                      | 7 |
|                         |                      |   |
| L                       | Display              |   |
| _PRT[x]LCD_COM_SEG      |                      |   |
| _PRT[x]LCD_EN           |                      |   |
| LCD Bias Bus 5          |                      |   |
| $\sim$ $\prime$         |                      |   |

Figure 6-9. GPIO Block Diagram



Digital System Interconnect (DSI) - Digital signals from Universal Digital Blocks (UDBs), fixed function peripherals, I/O pins, interrupts, DMA, and other system core signals are attached to the Digital System Interconnect to implement full featured device connectivity. The DSI allows any digital function to any pin or other feature routability when used with the Universal Digital Block array.

### Figure 7-1. CY8C56LP Digital Programmable Architecture



# 7.1 Example Peripherals

The flexibility of the CY8C56LP family's Universal Digital Blocks (UDBs) and Analog Blocks allow the user to create a wide range of components (peripherals). The most common peripherals were built and characterized by Cypress and are shown in the PSoC Creator component catalog, however, users may also create their own custom components using PSoC Creator. Using PSoC Creator, users may also create their own components for reuse within their organization, for example sensor interfaces, proprietary algorithms, and display interfaces.

The number of components available through PSoC Creator is too numerous to list in the datasheet, and the list is always growing. An example of a component available for use in CY8C56LP family, but, not explicitly called out in this datasheet is the UART component.

### 7.1.1 Example Digital Components

The following is a sample of the digital components available in PSoC Creator for the CY8C56LP family. The exact amount of hardware resources (UDBs, routing, RAM, flash) used by a component varies with the features selected in PSoC Creator for the component.

- Communications
  - □ I<sup>2</sup>C
  - D UART
  - SPI
- Functions
  - EMIF
  - PWMs

- Timers
- Counters
- Logic
  - NOT
  - ם OR
  - XOR
  - AND

### 7.1.2 Example Analog Components

The following is a sample of the analog components available in PSoC Creator for the CY8C56LP family. The exact amount of hardware resources (SC/CT blocks, routing, RAM, flash) used by a component varies with the features selected in PSoC Creator for the component.

- Amplifiers
- □ TIA
- D PGA
- □ opamp
- ADCs
- Delta-Sigma
- Successive Approximation (SAR)
- DACs
  - Current
  - Voltage
  - □ PWM
- Comparators
- Mixers

### 7.1.3 Example System Function Components

The following is a sample of the system function components available in PSoC Creator for the CY8C56LP family. The exact amount of hardware resources (UDBs, DFB taps, SC/CT blocks, routing, RAM, flash) used by a component varies with the features selected in PSoC Creator for the component.

- CapSense
- LCD Drive
- LCD Control
- Filters
- 7.1.4 Designing with PSoC Creator

### 7.1.4.1 More Than a Typical IDE

A successful design tool allows for the rapid development and deployment of both simple and complex designs. It reduces or eliminates any learning curve. It makes the integration of a new design into the production stream straightforward.

PSoC Creator is that design tool.

PSoC Creator is a full featured Integrated Development Environment (IDE) for hardware and software design. It is optimized specifically for PSoC devices and combines a modern, powerful software development platform with a sophisticated graphical design tool. This unique combination of tools makes PSoC Creator the most flexible embedded design platform available.



Graphical design entry simplifies the task of configuring a particular part. You can select the required functionality from an extensive catalog of components and place it in your design. All components are parameterized and have an editor dialog that allows you to tailor functionality to your needs.

PSoC Creator automatically configures clocks and routes the I/O to the selected pins and then generates APIs to give the application complete control over the hardware. Changing the PSoC device configuration is as simple as adding a new component, setting its parameters, and rebuilding the project.

At any stage of development you are free to change the hardware configuration and even the target processor. To retarget your application (hardware and software) to new devices, even from 8- to 32-bit families, just select the new device and rebuild.

You also have the ability to change the C compiler and evaluate an alternative. Components are designed for portability and are validated against all devices, from all families, and against all supported tool chains Switching compilers is as easy as editing the from the project options and rebuilding the application with no errors from the generated APIs or boot code.

### 7.1.4.2 Component Catalog

The component catalog is a repository of reusable design elements that select device functionality and customize your PSoC device. It is populated with an impressive selection of content; from simple primitives such as logic gates and device registers, through the digital timers, counters and PWMs, plus analog components such as ADCs, DACs, and filters, and communication protocols, such as I<sup>2</sup>C, USB, and CAN. See "Example Peripherals" section on page 39 for more details about available peripherals. All content is fully characterized and carefully documented in datasheets with code examples, AC/DC specifications, and user code ready APIs.

### 7.1.4.3 Design Reuse

The symbol editor gives you the ability to develop reusable components that can significantly reduce future design time. Just draw a symbol and associate that symbol with your proven design. PSoC Creator allows for the placement of the new symbol anywhere in the component catalog along with the content provided by Cypress. You can then reuse your content as many times as you want, and in any number of projects, without ever having to revisit the details of the implementation.

### 7.1.4.4 Software Development

Anchoring the tool is a modern, highly customizable user interface. It includes project management and integrated editors for C and assembler source code, as well the design entry tools.

Project build control leverages compiler technology from top commercial vendors such as ARM® Limited, Keil<sup>™</sup>, and CodeSourcery (GNU). Free versions of Keil C51 and GNU C Compiler (GCC) for ARM, with no restrictions on code size or end product distribution, are included with the tool distribution. Upgrading to more optimizing compilers is a snap with support for the professional Keil C51 product and ARM RealView<sup>™</sup> compiler.

# 7.1.4.5 Nonintrusive Debugging

With JTAG (4-wire) and SWD (2-wire) debug connectivity available on all devices, the PSoC Creator debugger offers full control over the target device with minimum intrusion. Breakpoints and code execution commands are all readily available from toolbar buttons and an impressive lineup of windows—register, locals, watch, call stack, memory and peripherals—make for an unparalleled level of visibility into the system.

PSoC Creator contains all the tools necessary to complete a design, and then to maintain and extend that design for years to come. All steps of the design flow are carefully integrated and optimized for ease-of-use and to maximize productivity.

# 7.2 Universal Digital Block

The Universal Digital Block (UDB) represents an evolutionary step to the next generation of PSoC embedded digital peripheral functionality. The architecture in first generation PSoC digital blocks provides coarse programmability in which a few fixed functions with a small number of options are available. The new UDB architecture is the optimal balance between configuration granularity and efficient implementation. A cornerstone of this approach is to provide the ability to customize the devices digital operation to match application requirements.

To achieve this, UDBs consist of a combination of uncommitted logic (PLD), structured logic (Datapath), and a flexible routing scheme to provide interconnect between these elements, I/O connections, and other peripherals. UDB functionality ranges from simple self contained functions that are implemented in one UDB, or even a portion of a UDB (unused resources are available for other functions), to more complex functions that require multiple UDBs. Examples of basic functions are timers, counters, CRC generators, PWMs, dead band generators, and communications functions, such as UARTs, SPI, and I<sup>2</sup>C. Also, the PLD blocks and connectivity provide full featured general purpose programmable logic within the limits of the available resources.

### Figure 7-2. UDB Block Diagram





# 7.9 Digital Filter Block

Some devices in the CY8C56LP family of devices have a dedicated HW accelerator block used for digital filtering. The DFB has a dedicated multiplier and accumulator that calculates a 24-bit by 24-bit multiply accumulate in one system clock cycle. This enables the mapping of a direct form FIR filter that approaches a computation rate of one FIR tap for each clock cycle. The MCU can implement any of the functions performed by this block, but at a slower rate that consumes significant MCU bandwidth.

The PSoC Creator interface provides a wizard to implement FIR and IIR digital filters with coefficients for LPF, BPF, HPF, Notch and arbitrary shape filters. 64 pairs of data and coefficients are stored. This enables a 64 tap FIR filter or up to 4 16 tap filters of either FIR or IIR formulation.





The typical use model is for data to be supplied to the DFB over the system bus from another on-chip system data source such as an ADC. The data typically passes through main memory or is directly transferred from another chip resource through DMA. The DFB processes this data and passes the result to another on chip resource such as a DAC or main memory through DMA on the system bus.

Data movement in or out of the DFB is typically controlled by the system DMA controller but can be moved directly by the MCU.

# 8. Analog Subsystem

The analog programmable system creates application specific combinations of both standard and advanced analog signal processing blocks. These blocks are then interconnected to each other and also to any pin on the device, providing a high level of design flexibility and IP security. The features of the analog subsystem are outlined here to provide an overview of capabilities and architecture.

- Flexible, configurable analog routing architecture provided by analog globals, analog mux bus, and analog local buses
- High resolution Delta-Sigma ADC
- Two successive approximation (SAR) ADCs
- Four 8-bit DACs that provide either voltage or current output
- Four comparators with optional connection to configurable LUT outputs
- Four configurable switched capacitor/continuos time (SC/CT) blocks for functions that include opamp, unity gain buffer, programmable gain amplifier, transimpedance amplifier, and mixer
- Four opamps for internal use and connection to GPIO that can be used as high current output buffers
- CapSense subsystem to enable capacitive touch sensing
- Precision reference for generating an accurate analog voltage for internal analog blocks



# 8.2 Delta-sigma ADC

Some CY8C36 devices offer a delta-sigma ADC. This ADC offers differential input, high resolution and excellent linearity, making it a good ADC choice for measurement applications. The converter can be configured to output 12-bit resolution at data rates of up to 192 ksps. At a fixed clock rate, resolution can be traded for faster data rates as shown in Table 8-1 and Figure 8-3.

Table 8-1. Delta-sigma ADC Performance

| Bits | Maximum Sample Rate<br>(sps) | SINAD (dB) |  |  |
|------|------------------------------|------------|--|--|
| 12   | 192 k                        | 66         |  |  |
| 8    | 384 k                        | 43         |  |  |

Figure 8-3. Delta-sigma ADC Sample Rates, Range = ±1.024 V



### 8.2.1 Functional Description

The ADC connects and configures three basic components, input buffer, delta-sigma modulator, and decimator. The basic block diagram is shown in Figure 8-4. The signal from the input muxes is delivered to the delta-sigma modulator either directly or through the input buffer. The delta-sigma modulator performs the actual analog to digital conversion. The modulator over-samples the input and generates a serial data stream output. This high speed data stream is not useful for most applications without some type of post processing, and so is passed to the decimator through the Analog Interface block. The decimator converts the high speed serial data stream into parallel ADC results. The modulator/decimator frequency response is  $[(\sin x)/x]^4$ .





Resolution and sample rate are controlled by the Decimator. Data is pipelined in the decimator; the output is a function of the last four samples. When the input multiplexer is switched, the output data is not valid until after the fourth sample after the switch.

### 8.2.2 Operational Modes

The ADC can be configured by the user to operate in one of four modes: Single Sample, Multi Sample, Continuous, or Multi Sample (Turbo). All four modes are started by either a write to the start bit in a control register or an assertion of the Start of Conversion (SoC) signal. When the conversion is complete, a status bit is set and the output signal End of Conversion (EoC) asserts high and remains high until the value is read by either the DMA controller or the CPU.

### 8.2.2.1 Single Sample

In Single Sample mode, the ADC performs one sample conversion on a trigger. In this mode, the ADC stays in standby state waiting for the SoC signal to be asserted. When SoC is signaled the ADC performs four successive conversions. The first three conversions prime the decimator. The ADC result is valid and available after the fourth conversion, at which time the EoC signal is generated. To detect the end of conversion, the system may poll a control register for status or configure the external EoC signal to generate an interrupt or invoke a DMA request. When the transfer is done the ADC reenters the standby state where it stays until another SoC event.

### 8.2.2.2 Continuous

Continuous sample mode is used to take multiple successive samples of a single input signal. Multiplexing multiple inputs should not be done with this mode. There is a latency of three conversion times before the first conversion result is available. This is the time required to prime the decimator. After the first result, successive conversions are available at the selected sample rate.

### 8.2.2.3 Multi Sample

Multi sample mode is similar to continuous mode except that the ADC is reset between samples. This mode is useful when the input is switched between multiple signals. The decimator is re-primed between each sample so that previous samples do not affect the current conversion. Upon completion of a sample, the next sample is automatically initiated. The results can be transferred using either firmware polling, interrupt, or DMA.

More information on output formats is provided in the Technical Reference Manual.



### 8.2.3 Start of Conversion Input

The SoC signal is used to start an ADC conversion. A digital clock or UDB output can be used to drive this input. It can be used when the sampling period must be longer than the ADC conversion time or when the ADC must be synchronized to other hardware. This signal is optional and does not need to be connected if ADC is running in a continuous mode.

### 8.2.4 End of Conversion Output

The EoC signal goes high at the end of each ADC conversion. This signal may be used to trigger either an interrupt or DMA request.

### 8.3 Successive Approximation ADCs

The CY8C56LP family of devices has one or two Successive Approximation (SAR) ADCs, depending on device selected. These ADCs are 12-bit at up to 1 Msps, with single-ended or differential inputs, making them useful for a wide variety of sampling and control applications.

### 8.3.1 Functional Description

In a SAR ADC an analog input signal is sampled and compared with the output of a DAC. A binary search algorithm is applied to the DAC and used to determine the output bits in succession from MSB to LSB. A block diagram of one SAR ADC is shown in Figure 8-5.

### Figure 8-5. SAR ADC Block Diagram



The input is connected to the analog globals and muxes. The frequency of the clock is 18 times the sample rate; the clock rate ranges from 1 to 18 MHz.

### 8.3.2 Conversion Signals

Writing a start bit or assertion of a Start of Frame (SOF) signal is used to start a conversion. SOF can be used in applications where the sampling period is longer than the conversion time, or when the ADC needs to be synchronized to other hardware. This signal is optional and does not need to be connected if the SAR ADC is running in a continuous mode. A digital clock or UDB output can be used to drive this input. When the SAR is first powered up or awakened from any of the sleeping modes, there is a power up wait time of 10 µs before it is ready to start the first conversion.

When the conversion is complete, a status bit is set and the output signal End of Frame (EOF) asserts and remains asserted until the value is read by either the DMA controller or the CPU. The EOF signal may be used to trigger an interrupt or a DMA request.

### 8.3.3 Operational Modes

A ONE\_SHOT control bit is used to set the SAR ADC conversion mode to either continuous or one conversion per SOF signal. DMA transfer of continuous samples, without CPU intervention, is supported.

### 8.4 Comparators

The CY8C56LP family of devices contains four comparators. Comparators have these features:

- Input offset factory trimmed to less than 5 mV
- Rail-to-rail common mode input range (V<sub>SSA</sub> to V<sub>DDA</sub>)
- Speed and power can be traded off by using one of three modes: fast, slow, or ultra low power
- Comparator outputs can be routed to look up tables to perform simple logic functions and then can also be routed to digital blocks
- The positive input of the comparators may be optionally passed through a low pass filter. Two filters are provided
- Comparator inputs can be connections to GPIO, DAC outputs and SC block outputs

### 8.4.1 Input and Output Interface

The positive and negative inputs to the comparators come from the analog global buses, the analog mux line, the analog local bus and precision reference through multiplexers. The output from each comparator could be routed to any of the two input LUTs. The output of that LUT is routed to the UDB Digital System Interface.





# 11.4 Inputs and Outputs

Specifications are valid for –40 °C  $\leq$  T<sub>A</sub>  $\leq$  105 °C and T<sub>J</sub>  $\leq$  120 °C, except where noted. Specifications are valid for 1.71 V to 5.5 V, except where noted. Unless otherwise specified, all charts and graphs show typical values.

When the power supplies ramp up, there are low-impedance connections between each GPIO pin and its  $V_{DDIO}$  supply. This causes the pin voltages to track  $V_{DDIO}$  until both  $V_{DDIO}$  and  $V_{DDA}$  reach the IPOR voltage, which can be as high as 1.45 V. At that point the low-impedance connections no longer exist, and the pins change to their normal NVL settings.

Also, if  $V_{DDA}$  is less than  $V_{DDIO}$ , a low-impedance path may exist between a GPIO and  $V_{DDA}$ , causing the GPIO to track  $V_{DDA}$  until  $V_{DDA}$  becomes greater than or equal to  $V_{DDIO}$ .

### 11.4.1 GPIO

## Table 11-8. GPIO DC Specifications

| Parameter       | Description                                                   | Conditions                                           | Min                           | Тур | Max                   | Units |
|-----------------|---------------------------------------------------------------|------------------------------------------------------|-------------------------------|-----|-----------------------|-------|
| V <sub>IH</sub> | Input voltage high threshold                                  | CMOS Input, PRT[x]CTL = 0                            | $0.7\times V_{DDIO}$          | -   | _                     | V     |
| V <sub>IL</sub> | Input voltage low threshold                                   | CMOS Input, PRT[x]CTL = 0                            | -                             | _   | $0.3 \times V_{DDIO}$ | V     |
| V <sub>IH</sub> | Input voltage high threshold                                  | LVTTL Input, PRT[x]CTL = 1,V <sub>DDIO</sub> < 2.7 V | $0.7 	ext{ x V}_{	ext{DDIO}}$ | _   | _                     | V     |
| V <sub>IH</sub> | Input voltage high threshold                                  | LVTTL Input, PRT[x]CTL = 1, $V_{DDIO} \ge 2.7 V$     | 2.0                           | _   | -                     | V     |
| V <sub>IL</sub> | Input voltage low threshold                                   | LVTTL Input, PRT[x]CTL = 1,V <sub>DDIO</sub> < 2.7 V | _                             | _   | $0.3 \times V_{DDIO}$ | V     |
| V <sub>IL</sub> | Input voltage low threshold                                   | LVTTL Input, PRT[x]CTL = 1, $V_{DDIO} \ge 2.7 V$     | _                             | _   | 0.8                   | V     |
| V <sub>OH</sub> | Output voltage high                                           | I <sub>OH</sub> = 4 mA at 3.3 V <sub>DDIO</sub>      | $V_{DDIO} - 0.6$              | -   | _                     | V     |
|                 |                                                               | I <sub>OH</sub> = 1 mA at 1.8 V <sub>DDIO</sub>      | $V_{DDIO} - 0.5$              | _   | _                     | V     |
| V <sub>OL</sub> | Output voltage low                                            | I <sub>OL</sub> = 8 mA at 3.3 V <sub>DDIO</sub>      | _                             | _   | 0.6                   | V     |
|                 |                                                               | I <sub>OL</sub> = 3 mA at 3.3 V <sub>DDIO</sub>      | _                             | -   | 0.4                   | V     |
|                 |                                                               | I <sub>OL</sub> = 4 mA at 1.8 V <sub>DDIO</sub>      | -                             | _   | 0.6                   | V     |
| Rpullup         | Pull up resistor                                              |                                                      | 3.5                           | 5.6 | 8.5                   | kΩ    |
| Rpulldown       | Pull down resistor                                            |                                                      | 3.5                           | 5.6 | 8.5                   | kΩ    |
| I <sub>IL</sub> | Input leakage current<br>(absolute value) <sup>[34]</sup>     | 25 °C, V <sub>DDIO</sub> = 3.0 V                     | _                             | _   | 2                     | nA    |
| C <sub>IN</sub> | Input capacitance <sup>[34]</sup>                             | P0.0, P0.1, P0.2, P3.6, P3.7                         | -                             | 17  | 20                    | pF    |
|                 |                                                               | P0.3, P0.4, P3.0, P3.1, P3.2                         | _                             | 10  | 15                    | pF    |
|                 |                                                               | P0.6, P0.7, P15.0, P15.6, P15.7 <sup>[35]</sup>      | -                             | 7   | 12                    | pF    |
|                 |                                                               | All other GPIOs                                      | -                             | 5   | 9                     | pF    |
| V <sub>H</sub>  | Input voltage hysteresis<br>(Schmitt–Trigger) <sup>[34]</sup> |                                                      | _                             | 40  | -                     | mV    |
| Idiode          | Current through protection diode to $V_{DDIO}$ and $V_{SSIO}$ |                                                      | -                             | -   | 100                   | μΑ    |
| Rglobal         | Resistance pin to analog<br>global bus                        | 25 °C, V <sub>DDIO</sub> = 3.0 V                     | -                             | 320 | -                     | Ω     |
| Rmux            | Resistance pin to analog mux bus                              | 25 °C, V <sub>DDIO</sub> = 3.0 V                     | -                             | 220 | -                     | Ω     |

Notes

34. Based on device characterization (Not production tested).

35. For information on designing with PSoC oscillators, refer to the application note, AN54439 - PSoC® 3 and PSoC 5 External Oscillator.



## Table 11-21. Delta-sigma ADC AC Specifications

| Parameter      | Description                                                       | Conditions                                   | Min | Тур | Max    | Units   |  |  |
|----------------|-------------------------------------------------------------------|----------------------------------------------|-----|-----|--------|---------|--|--|
|                | Startup time                                                      |                                              | -   | -   | 4      | Samples |  |  |
| THD            | Total harmonic distortion <sup>[44]</sup>                         | Buffer gain = 1, 12-bit,<br>Range = ±1.024 V | _   | -   | 0.0032 | %       |  |  |
| 12-Bit Resolu  | 12-Bit Resolution Mode                                            |                                              |     |     |        |         |  |  |
| SR12           | Sample rate, continuous, high power <sup>[44]</sup>               | Range = ±1.024 V, unbuffered                 | 4   | -   | 192    | ksps    |  |  |
| BW12           | Input bandwidth at max sample rate <sup>[44]</sup>                | Range = ±1.024 V, unbuffered                 | _   | 44  | _      | kHz     |  |  |
| SINAD12int     | Signal to noise ratio, 12-bit, internal reference <sup>[44]</sup> | Range = ±1.024 V, unbuffered                 | 66  | -   | _      | dB      |  |  |
| 8-Bit Resoluti | 8-Bit Resolution Mode                                             |                                              |     |     |        |         |  |  |
| SR8            | Sample rate, continuous, high power <sup>[44]</sup>               | Range = ±1.024 V, unbuffered                 | 8   | -   | 384    | ksps    |  |  |
| BW8            | Input bandwidth at max sample rate <sup>[44]</sup>                | Range = ±1.024 V, unbuffered                 | _   | 88  | _      | kHz     |  |  |
| SINAD8int      | Signal to noise ratio, 8-bit, internal reference <sup>[44]</sup>  | Range = ±1.024 V, unbuffered                 | 43  | -   | -      | dB      |  |  |

## Table 11-22. Delta-sigma ADC Sample Rates, Range = ±1.024 V

| Resolution, | Conti | nuous  | Multi-Sample |       |  |
|-------------|-------|--------|--------------|-------|--|
| Bits        | Min   | Max    | Min          | Max   |  |
| 8           | 8000  | 384000 | 1911         | 91701 |  |
| 9           | 6400  | 307200 | 1543         | 74024 |  |
| 10          | 5566  | 267130 | 1348         | 64673 |  |
| 11          | 4741  | 227555 | 1154         | 55351 |  |
| 12          | 4000  | 192000 | 978          | 46900 |  |

# Figure 11-33. Delta-sigma ADC IDD vs sps, Range = $\pm$ 1.024 V, Continuous Sample Mode, Input Buffer Bypassed



Note 44. Based on device characterization (Not production tested).



# Table 11-30. IDAC DC Specifications (continued)

| Parameter       | Description                          | Conditions                                                                                      | Min | Тур  | Max | Units |
|-----------------|--------------------------------------|-------------------------------------------------------------------------------------------------|-----|------|-----|-------|
| DNL             | Differential nonlinearity            | Sink mode, range = 255 $\mu$ A,<br>Rload = 2.4 kΩ, Cload = 15 pF                                | _   | ±0.3 | ±1  | LSB   |
|                 |                                      | Source mode, range = 255 $\mu$ A,<br>Rload = 2.4 k $\Omega$ , Cload = 15 pF                     | _   | ±0.3 | ±1  | LSB   |
|                 |                                      | Source mode, range = 31.875 $\mu$ A,<br>Rload = 20 k $\Omega$ , Cload = 15 pF <sup>[55]</sup>   | _   | ±0.2 | ±1  | LSB   |
|                 |                                      | Sink mode, range = 31.875 $\mu$ A,<br>Rload = 20 k $\Omega$ , Cload = 15 pF <sup>[55]</sup>     | _   | ±0.2 | ±1  | LSB   |
|                 |                                      | Source mode, range = 2.0 4 mA,<br>Rload = 600 $\Omega$ , Cload = 15 pF <sup>[55]</sup>          | _   | ±0.2 | ±1  | LSB   |
|                 |                                      | Sink mode, range = 2.0 4 mA,<br>Rload = 600 $\Omega$ , Cload = 15 pF <sup>[55]</sup>            | _   | ±0.2 | ±1  | LSB   |
| Vcompliance     | Dropout voltage, source or sink mode | Voltage headroom at max current, Rload to $V_{DDA}$ or Rload to $V_{SSA},$ Vdiff from $V_{DDA}$ | 1   | -    | -   | V     |
| I <sub>DD</sub> | Operating current, code = 0          | Slow mode, source mode, range = 31.875 µA                                                       | -   | 44   | 100 | μA    |
|                 |                                      | Slow mode, source mode, range = 255 μA,                                                         | _   | 33   | 100 | μA    |
|                 |                                      | Slow mode, source mode, range = 2.04 mA                                                         | -   | 33   | 100 | μA    |
|                 |                                      | Slow mode, sink mode, range =<br>31.875 μΑ                                                      | -   | 36   | 100 | μA    |
|                 |                                      | Slow mode, sink mode, range =<br>255 μA                                                         | -   | 33   | 100 | μA    |
|                 |                                      | Slow mode, sink mode, range = 2.04 mA                                                           | -   | 33   | 100 | μA    |
|                 |                                      | Fast mode, source mode, range =<br>31.875 μΑ                                                    | -   | 310  | 500 | μA    |
|                 |                                      | Fast mode, source mode, range =<br>255 μA                                                       | -   | 305  | 500 | μA    |
|                 |                                      | Fast mode, source mode, range = 2.04 mA                                                         | -   | 305  | 500 | μA    |
|                 |                                      | Fast mode, sink mode, range =<br>31.875 μΑ                                                      | -   | 310  | 500 | μA    |
|                 |                                      | Fast mode, sink mode, range =<br>255 μA                                                         | _   | 300  | 500 | μA    |
|                 |                                      | Fast mode, sink mode, range = 2.04 mA                                                           | -   | 300  | 500 | μA    |



# 11.5.8 Voltage Digital to Analog Converter (VDAC)

See the VDAC component datasheet in PSoC Creator for full electrical specifications and APIs.

Unless otherwise specified, all charts and graphs show typical values.

# Table 11-32. VDAC DC Specifications

| Parameter        | Description                               | Conditions                        | Min | Тур  | Max  | Units   |
|------------------|-------------------------------------------|-----------------------------------|-----|------|------|---------|
|                  | Resolution                                |                                   | _   | 8    | -    | bits    |
| INL1             | Integral nonlinearity                     | 1 V scale                         | -   | ±2.1 | ±2.5 | LSB     |
| INL4             | Integral nonlinearity <sup>[57]</sup>     | 4 V scale                         | -   | ±2.1 | ±2.5 | LSB     |
| DNL1             | Differential nonlinearity                 | 1 V scale                         | -   | ±0.3 | ±1   | LSB     |
| DNL4             | Differential nonlinearity <sup>[57]</sup> | 4 V scale                         | -   | ±0.3 | ±1   | LSB     |
| Rout             | Output resistance                         | 1 V scale                         | -   | 4    | -    | kΩ      |
|                  |                                           | 4 V scale                         | -   | 16   | -    | kΩ      |
| V <sub>OUT</sub> | Output voltage range, code = 255          | 1 V scale                         | -   | 1.02 | -    | V       |
|                  |                                           | 4 V scale, V <sub>DDA</sub> = 5 V | -   | 4.08 | -    | V       |
|                  | Monotonicity                              |                                   | -   | -    | Yes  | -       |
| V <sub>OS</sub>  | Zero scale error                          |                                   | -   | 0    | ±0.9 | LSB     |
| Eg               | Gain error                                | 1 V scale                         | -   | -    | ±2.5 | %       |
|                  |                                           | 4 V scale                         | -   | -    | ±2.5 | %       |
| TC_Eg            | Temperature coefficient, gain error       | 1 V scale                         | -   | -    | 0.03 | %FSR/°C |
|                  |                                           | 4 V scale                         | -   | -    | 0.03 | %FSR/°C |
| I <sub>DD</sub>  | Operating current <sup>[57]</sup>         | Slow mode                         | -   | -    | 100  | μA      |
|                  |                                           | Fast mode                         | _   | -    | 500  | μA      |

# Figure 11-56. VDAC INL vs Input Code, 1 V Mode



# Figure 11-57. VDAC DNL vs Input Code, 1 V Mode



Note 57. Based on device characterization (Not production tested).



# 11.5.11 Programmable Gain Amplifier

The PGA is created using a SC/CT analog block; see the PGA component datasheet in PSoC Creator for full electrical specifications and APIs.

Unless otherwise specified, operating conditions are:

- Operating temperature = 25 °C for typical values
- Unless otherwise specified, all charts and graphs show typical values

## Table 11-38. PGA DC Specifications

| Parameter | Description                                    | Conditions                                                                        | Min                    | Тур | Max                     | Units       |
|-----------|------------------------------------------------|-----------------------------------------------------------------------------------|------------------------|-----|-------------------------|-------------|
| Vin       | Input voltage range                            | Power mode = minimum                                                              | Vssa                   | -   | V <sub>DDA</sub>        | V           |
| Vos       | Input offset voltage                           | Power mode = high,<br>gain = 1                                                    | -                      | _   | 10                      | mV          |
| TCVos     | Input offset voltage drift<br>with temperature | Power mode = high,<br>gain = 1                                                    | -                      | _   | ±30                     | µV/°C       |
| Ge1       | Gain error, gain = 1                           |                                                                                   | -                      | -   | ±0.15                   | %           |
| Ge16      | Gain error, gain = 16                          |                                                                                   | -                      | _   | ±2.5                    | %           |
| Ge50      | Gain error, gain = 50                          |                                                                                   | _                      | _   | ±5                      | %           |
| Vonl      | DC output nonlinearity                         | Gain = 1                                                                          | -                      | _   | ±0.01                   | % of<br>FSR |
| Cin       | Input capacitance                              |                                                                                   | _                      | _   | 7                       | pF          |
| Voh       | Output voltage swing                           | Power mode = high,<br>gain = 1, Rload = 100 k $\Omega$<br>to V <sub>DDA</sub> / 2 | V <sub>DDA</sub> -0.15 | -   | -                       | V           |
| Vol       | Output voltage swing                           | Power mode = high,<br>gain = 1, Rload = 100 k $\Omega$<br>to V <sub>DDA</sub> / 2 | -                      | -   | V <sub>SSA</sub> + 0.15 | V           |
| Vsrc      | Output voltage under load                      | lload = 250 µA, V <sub>DDA</sub> ≥ 2.7 V, power mode = high                       | -                      | -   | 300                     | mV          |
| ldd       | Operating current <sup>[61]</sup>              | Power mode = high                                                                 | -                      | 1.5 | 1.65                    | mA          |
| PSRR      | Power supply rejection ratio                   |                                                                                   | 48                     | -   | -                       | dB          |

Figure 11-68. PGA Voffset Histogram, 4096 samples/ 1024 parts



### Note

61. Based on device characterization (Not production tested).



## Table 11-46. Counter AC Specifications<sup>[65]</sup>

| Parameter | Description                        | Conditions | Min | Тур | Max   | Units |
|-----------|------------------------------------|------------|-----|-----|-------|-------|
|           | Operating frequency                |            | DC  | _   | 80.01 | MHz   |
|           | Capture pulse <sup>[66]</sup>      |            | 15  | -   | -     | ns    |
|           | Resolution <sup>[66]</sup>         |            | 15  | -   | -     | ns    |
|           | Pulse width <sup>[66]</sup>        |            | 15  | _   | _     | ns    |
|           | Pulse width (external)             |            | 30  |     |       | ns    |
|           | Enable pulse width <sup>[66]</sup> |            | 15  | _   | _     | ns    |
|           | Enable pulse width (external)      |            | 30  | _   | _     | ns    |
|           | Reset pulse width <sup>[66]</sup>  |            | 15  | _   | _     | ns    |
|           | Reset pulse width (external)       |            | 30  | _   | -     | ns    |

### 11.6.3 Pulse Width Modulation

The following specifications apply to the Timer/Counter/PWM peripheral, in PWM mode. PWM components can also be implemented in UDBs; for more information, see the PWM component datasheet in PSoC Creator.

# Table 11-47. PWM DC Specifications<sup>[65]</sup>

| Parameter | Description               | Conditions                                  | Min | Тур | Max | Units |
|-----------|---------------------------|---------------------------------------------|-----|-----|-----|-------|
|           | Block current consumption | 16-bit PWM, at listed input clock frequency | -   | _   | -   | μA    |
|           | 3 MHz                     |                                             | -   | 15  | _   | μA    |
|           | 12 MHz                    |                                             | -   | 60  | -   | μA    |
|           | 48 MHz                    |                                             | _   | 260 | _   | μA    |
|           | 80 MHz                    |                                             | -   | 360 | _   | μA    |

# Table 11-48. PWM AC Specifications<sup>[65]</sup>

| Parameter | Description                        | Conditions | Min | Тур | Max   | Units |
|-----------|------------------------------------|------------|-----|-----|-------|-------|
|           | Operating frequency                |            | DC  | -   | 80.01 | MHz   |
|           | Pulse width <sup>[66]</sup>        |            | 15  | _   | -     | ns    |
|           | Pulse width (external)             |            | 30  | _   | _     | ns    |
|           | Kill pulse width <sup>[66]</sup>   |            | 15  | -   | -     | ns    |
|           | Kill pulse width (external)        |            | 30  | _   | -     | ns    |
|           | Enable pulse width <sup>[66]</sup> |            | 15  | _   | _     | ns    |
|           | Enable pulse width (external)      |            | 30  | _   | _     | ns    |
|           | Reset pulse width <sup>[66]</sup>  |            | 15  | _   | _     | ns    |
|           | Reset pulse width (external)       |            | 30  | _   | _     | ns    |

# 11.6.4 <sup>2</sup>C

# Table 11-49. Fixed I<sup>2</sup>C DC Specifications<sup>[65]</sup>

| Parameter | Description               | Conditions                       | Min | Тур | Max | Units |
|-----------|---------------------------|----------------------------------|-----|-----|-----|-------|
|           | Block current consumption | Enabled, configured for 100 kbps | _   | _   | 250 | μA    |
|           |                           | Enabled, configured for 400 kbps | _   | _   | 260 | μA    |

### Notes

65. Based on device characterization (Not production tested).
 66. For correct operation, the minimum Timer/Counter/PWM input pulse width is the period of bus clock.



# 11.8.3 Interrupt Controller

# Table 11-71. Interrupt Controller AC Specifications

| Parameter | Description                                                                                           | Conditions | Min | Тур | Max | Units   |
|-----------|-------------------------------------------------------------------------------------------------------|------------|-----|-----|-----|---------|
|           | Delay from interrupt signal input to ISR code execution from main line code <sup>[80]</sup>           |            | -   | -   | 12  | Tcy CPU |
|           | Delay from interrupt signal input to ISR code execution from ISR code (tail-chaining) <sup>[80]</sup> |            | _   | _   | 6   | Tcy CPU |

# 11.8.4 JTAG Interface



# Figure 11-74. JTAG Interface Timing

# Table 11-72. JTAG Interface AC Specifications<sup>[81]</sup>

| Parameter   | Description                  | Conditions                                                 | Min      | Тур | Max                | Units |
|-------------|------------------------------|------------------------------------------------------------|----------|-----|--------------------|-------|
| f_TCK       | TCK frequency                | $3.3 \text{ V} \leq \text{V}_{DDD} \leq 5 \text{ V}$       | -        | -   | 12 <sup>[82]</sup> | MHz   |
|             |                              | $1.71 \text{ V} \le \text{V}_{\text{DDD}} < 3.3 \text{ V}$ | -        | -   | 7 <sup>[82]</sup>  | MHz   |
| T_TDI_setup | TDI setup before TCK high    |                                                            | (T/10)-5 | -   | -                  | ns    |
| T_TMS_setup | TMS setup before TCK high    |                                                            | T/4      | -   | -                  |       |
| T_TDI_hold  | TDI, TMS hold after TCK high | T = 1/f_TCK max                                            | T/4      | _   | -                  |       |
| T_TDO_valid | TCK low to TDO valid         | T = 1/f_TCK max                                            | -        | -   | 2T/5               |       |
| T_TDO_hold  | TDO hold after TCK high      | T = 1/f_TCK max                                            | T/4      | _   | -                  |       |
| T_nTRST     | Minimum nTRST pulse width    | f_TCK = 2 MHz                                              | 8        | _   | -                  | ns    |

### Notes

<sup>80.</sup> ARM Cortex-M3 NVIC spec. Visit www.arm.com for detailed documentation about the Cortex-M3 CPU.

Based on device characterization (Not production tested).
 f\_TCK must also be no more than 1/3 CPU clock frequency.



## 11.8.5 SWD Interface



# Table 11-73. SWD Interface AC Specifications<sup>[83]</sup>

| Parameter    | Description                         | Conditions                                                 | Min | Тур | Max                 | Units |
|--------------|-------------------------------------|------------------------------------------------------------|-----|-----|---------------------|-------|
| f_SWDCK      | SWDCLK frequency                    | $3.3~V \le V_{DDD} \le 5~V$                                | -   | -   | 12 <sup>[84]</sup>  | MHz   |
|              |                                     | $1.71 \text{ V} \le \text{V}_{\text{DDD}} < 3.3 \text{ V}$ | -   | -   | 7 <sup>[84]</sup>   | MHz   |
|              |                                     | 1.71 V $\leq$ V_{DDD} < 3.3 V, SWD over USBIO pins         | -   | _   | 5.5 <sup>[84]</sup> | MHz   |
| T_SWDI_setup | SWDIO input setup before SWDCK high | T = 1/f_SWDCK max                                          | T/4 | -   | -                   |       |
| T_SWDI_hold  | SWDIO input hold after SWDCK high   | T = 1/f_SWDCK max                                          | T/4 | -   | -                   |       |
| T_SWDO_valid | SWDCK high to SWDIO output          | T = 1/f_SWDCK max                                          | -   | -   | T/2                 |       |
| T_SWDO_hold  | SWDIO output hold after SWDCK high  | T = 1/f_SWDCK max                                          | 1   | -   | -                   | ns    |

### 11.8.6 TPIU Interface

# Table 11-74. TPIU Interface AC Specifications<sup>[83]</sup>

| Parameter | Description                    | Conditions | Min | Тур | Max                | Units |
|-----------|--------------------------------|------------|-----|-----|--------------------|-------|
|           | TRACEPORT (TRACECLK) frequency |            | -   | -   | 33 <sup>[85]</sup> | MHz   |
|           | SWV bit rate                   |            | _   | -   | 33 <sup>[85]</sup> | Mbit  |

Notes

83. Based on device characterization (Not production tested).

84. f\_SWDCK must also be no more than 1/3 CPU clock frequency.

85. TRACEPORT signal frequency and bit rate are limited by GPIO output frequency, see Table 11-9 on page 76.



# 11.9 Clocking

Specifications are valid for –40 °C  $\leq$  T<sub>A</sub>  $\leq$  105 °C and T<sub>J</sub>  $\leq$  120 °C, except where noted. Specifications are valid for 1.71 V to 5.5 V, except where noted. Unless otherwise specified, all charts and graphs show typical values.

11.9.1 Internal Main Oscillator

Table 11-75. IMO DC Specifications<sup>[86]</sup>

| Parameter | Description           | Conditions                         | Min | Тур | Max | Units |
|-----------|-----------------------|------------------------------------|-----|-----|-----|-------|
|           | Supply current        |                                    |     |     |     |       |
|           | 74.7 MHz              |                                    | -   | -   | 730 | μA    |
|           | 62.6 MHz              |                                    | -   | -   | 600 | μA    |
|           | 48 MHz                |                                    | -   | -   | 500 | μA    |
| Icc_imo   | 24 MHz – USB mode     | With oscillator locking to USB bus | -   | -   | 500 | μA    |
|           | 24 MHz – non USB mode |                                    | -   | -   | 300 | μA    |
|           | 12 MHz                |                                    | -   | -   | 200 | μA    |
|           | 6 MHz                 |                                    | -   | _   | 180 | μA    |
|           | 3 MHz                 |                                    | -   | -   | 150 | μA    |

## Figure 11-76. IMO Current vs. Frequency





# 13. Packaging

# Table 13-1. Package Characteristics

| Parameter       | Description                          | Conditions    | Min | Тур  | Max | Units   |
|-----------------|--------------------------------------|---------------|-----|------|-----|---------|
| T <sub>A</sub>  | Operating ambient temperature        |               | -40 | 25   | 105 | °C      |
| TJ              | Operating junction temperature       |               | -40 | -    | 120 | °C      |
| T <sub>JA</sub> | Package $\theta_{JA}$ (68-pin QFN)   |               | -   | 15   | -   | °C/Watt |
| T <sub>JA</sub> | Package $\theta_{JA}$ (100-pin TQFP) |               | -   | 34   | -   | °C/Watt |
| T <sub>JC</sub> | Package $\theta_{JC}$ (68-pin QFN)   |               | -   | 13   | -   | °C/Watt |
| T <sub>JC</sub> | Package $\theta_{JC}$ (100-pin TQFP) |               | -   | 10   | -   | °C/Watt |
| T <sub>A</sub>  | Operating ambient temperature        | For CSP parts | -40 | 25   | 85  | °C      |
| TJ              | Operating junction temperature       | For CSP parts | -40 | -    | 100 | °C      |
| T <sub>JA</sub> | Package $\theta_{JA}$ (99-ball CSP)  |               |     | 16.5 |     | °C/Watt |
| T <sub>Jc</sub> | Package $\theta_{JC}$ (99-ball CSP)  |               | -   | 0.1  | -   | °C/Watt |

# Table 13-2. Solder Reflow Peak Temperature

| Package      | Maximum Peak<br>Temperature | Maximum Time at<br>Peak Temperature |
|--------------|-----------------------------|-------------------------------------|
| 68-pin QFN   | 260 °C                      | 30 seconds                          |
| 100-pin TQFP | 260 °C                      | 30 seconds                          |
| 99-pin CSP   | 255 °C                      | 30 seconds                          |

# Table 13-3. Package Moisture Sensitivity Level (MSL), IPC/JEDEC J-STD-2

| Package      | MSL   |
|--------------|-------|
| 68-pin QFN   | MSL 3 |
| 100-pin TQFP | MSL 3 |
| 99-pin CSP   | MSL 1 |



| Acronym | Description                                                  |
|---------|--------------------------------------------------------------|
| PHUB    | peripheral hub                                               |
| PHY     | physical layer                                               |
| PICU    | port interrupt control unit                                  |
| PLA     | programmable logic array                                     |
| PLD     | programmable logic device, see also PAL                      |
| PLL     | phase-locked loop                                            |
| PMDD    | package material declaration datasheet                       |
| POR     | power-on reset                                               |
| PRES    | precise low-voltage reset                                    |
| PRS     | pseudo random sequence                                       |
| PS      | port read data register                                      |
| PSoC®   | Programmable System-on-Chip™                                 |
| PSRR    | power supply rejection ratio                                 |
| PWM     | pulse-width modulator                                        |
| RAM     | random-access memory                                         |
| RISC    | reduced-instruction-set computing                            |
| RMS     | root-mean-square                                             |
| RTC     | real-time clock                                              |
| RTL     | register transfer language                                   |
| RTR     | remote transmission request                                  |
| RX      | receive                                                      |
| SAR     | successive approximation register                            |
| SC/CT   | switched capacitor/continuous time                           |
| SCL     | I <sup>2</sup> C serial clock                                |
| SDA     | I <sup>2</sup> C serial data                                 |
| S/H     | sample and hold                                              |
| SIO     | special input/output, GPIO with advanced features. See GPIO. |
| SNR     | signal-to-noise ratio                                        |
| SOC     | start of conversion                                          |
| SOF     | start of frame                                               |
| SPI     | Serial Peripheral Interface, a communications protocol       |
| SR      | slew rate                                                    |
| SRAM    | static random access memory                                  |
| SRES    | software reset                                               |
| SWD     | serial wire debug, a test protocol                           |
| SWV     | single-wire viewer                                           |
| TD      | transaction descriptor, see also DMA                         |
| THD     | total harmonic distortion                                    |

# Table 14-1. Acronyms Used in this Document (continued)

# Table 14-1. Acronyms Used in this Document (continued)

| Acronym | Description                                                            |
|---------|------------------------------------------------------------------------|
| TIA     | transimpedance amplifier                                               |
| TRM     | technical reference manual                                             |
| TTL     | transistor-transistor logic                                            |
| ТΧ      | transmit                                                               |
| UART    | Universal Asynchronous Transmitter Receiver, a communications protocol |
| UDB     | universal digital block                                                |
| USB     | Universal Serial Bus                                                   |
| USBIO   | USB input/output, PSoC pins used to connect to a USB port              |
| VDAC    | voltage DAC, see also DAC, IDAC                                        |
| WDT     | watchdog timer                                                         |
| WOL     | write once latch, see also NVL                                         |
| WRES    | watchdog timer reset                                                   |
| XRES    | external reset pin                                                     |
| XTAL    | crystal                                                                |



# **15. Document Conventions**

# 15.1 Units of Measure

# Table 15-1. Units of Measure

| Symbol | Unit of Measure        |
|--------|------------------------|
| °C     | degrees Celsius        |
| dB     | decibels               |
| fF     | femtofarads            |
| Hz     | hertz                  |
| KB     | 1024 bytes             |
| kbps   | kilobits per second    |
| Khr    | kilohours              |
| kHz    | kilohertz              |
| kΩ     | kilohms                |
| ksps   | kilosamples per second |
| LSB    | least significant bit  |
| Mbps   | megabits per second    |
| MHz    | megahertz              |
| MΩ     | megaohms               |
| Msps   | megasamples per second |
| μA     | microamperes           |
| μF     | microfarads            |
| μH     | microhenrys            |
| μs     | microseconds           |
| μV     | microvolts             |
| μW     | microwatts             |
| mA     | milliamperes           |
| ms     | milliseconds           |
| mV     | millivolts             |
| nA     | nanoamperes            |
| ns     | nanoseconds            |
| nV     | nanovolts              |
| Ω      | ohms                   |
| pF     | picofarads             |
| ppm    | parts per million      |
| ps     | picoseconds            |
| s      | seconds                |
| sps    | samples per second     |
| sqrtHz | square root of hertz   |
| V      | volts                  |