



Welcome to E-XFL.COM

#### Understanding <u>Embedded - DSP (Digital</u> <u>Signal Processors)</u>

Embedded - DSP (Digital Signal Processors) are specialized microprocessors designed to perform complex mathematical computations on digital signals in real-time. Unlike general-purpose processors, DSPs are optimized for high-speed numeric processing tasks, making them ideal for applications that require efficient and precise manipulation of digital data. These processors are fundamental in converting and processing signals in various forms, including audio, video, and communication signals, ensuring that data is accurately interpreted and utilized in embedded systems.

#### Applications of <u>Embedded - DSP (Digital</u> <u>Signal Processors)</u>

#### Details

| Product Status          | Obsolete                                                                       |
|-------------------------|--------------------------------------------------------------------------------|
| Туре                    | SC3850 Quad Core                                                               |
| Interface               | Ethernet, I <sup>2</sup> C, PCI, RGMII, Serial RapidIO, SGMII, SPI, UART/USART |
| Clock Rate              | 1GHz                                                                           |
| Non-Volatile Memory     | ROM (96kB)                                                                     |
| On-Chip RAM             | 576kB                                                                          |
| Voltage - I/O           | 2.50V                                                                          |
| Voltage - Core          | 1.00V                                                                          |
| Operating Temperature   | -40°C ~ 105°C (TJ)                                                             |
| Mounting Type           | Surface Mount                                                                  |
| Package / Case          | 783-BBGA, FCBGA                                                                |
| Supplier Device Package | 783-FCPBGA (29x29)                                                             |
| Purchase URL            | https://www.e-xfl.com/product-detail/nxp-semiconductors/msc8254tag1000b        |
|                         |                                                                                |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# **Table of Contents**

| 1 | Pin A | ssignment4                                             |
|---|-------|--------------------------------------------------------|
|   | 1.1   | FC-PBGA Ball Layout Diagram                            |
|   | 1.2   | Signal List By Ball Location                           |
| 2 | Elect | rical Characteristics                                  |
|   | 2.1   | Maximum Ratings                                        |
|   | 2.2   | Recommended Operating Conditions                       |
|   | 2.3   | Thermal Characteristics                                |
|   | 2.4   | CLKIN Requirements                                     |
|   | 2.5   | DC Electrical Characteristics                          |
|   | 2.6   | AC Timing Characteristics                              |
| 3 | Hard  | ware Design Considerations54                           |
|   | 3.1   | Power Supply Ramp-Up Sequence                          |
|   | 3.2   | PLL Power Supply Design Considerations                 |
|   | 3.3   | Clock and Timing Signal Board Layout Considerations 58 |
|   | 3.4   | SGMII AC-Coupled Serial Link Connection Example58      |
|   | 3.5   | Connectivity Guidelines                                |
|   | 3.6   | Guide to Selecting Connections for Remote Power        |
|   |       | Supply Sensing64                                       |
| 4 | Orde  | ring Information65                                     |
| 5 | Pack  | age Information                                        |
| 6 | Produ | uct Documentation                                      |
| 7 | Revis | sion History                                           |

### List of Figures

| Figure 1. | MSC8254 Block Diagram 3                                 |
|-----------|---------------------------------------------------------|
| Figure 2. | StarCore SC3850 DSP Subsystem Block Diagram 3           |
| Figure 3. | MSC8254 FC-PBGA Package, Top View 4                     |
| Figure 4. | Differential Voltage Definitions for Transmitter or     |
|           | Receiver                                                |
| Figure 5. | Receiver of SerDes Reference Clocks                     |
| Figure 6. | SerDes Transmitter and Receiver Reference Circuits . 31 |
| Figure 7. | Differential Reference Clock Input DC Requirements      |
|           | (External DC-Coupled) 31                                |
| Figure 8. | Differential Reference Clock Input DC Requirements      |
|           | (External AC-Coupled) 32                                |
| Figure 9. | Single-Ended Reference Clock Input DC Requirements 32   |

| Figure 10.SGMII Transmitter DC Measurement Circuit                     | 35 |
|------------------------------------------------------------------------|----|
| Figure 11.DDR2 and DDR3 SDRAM Interface Input Timing                   |    |
| Diagram                                                                | 38 |
| Figure 12.MCK to MDQS Timing                                           | 39 |
| Figure 13.DDR SDRAM Output Timing                                      | 40 |
| Figure 14.DDR2 and DDR3 Controller Bus AC Test Load                    | 40 |
| Figure 15.DDR2 and DDR3 SDRAM Differential Timing                      |    |
| Specifications.                                                        | 40 |
| Figure 16.Differential Measurement Points for Rise and Fall Time       | 42 |
| Figure 17.Single-Ended Measurement Points for Rise and Fall Tin        | ne |
| Matching                                                               | 42 |
| Figure 18. Single Frequency Sinusoidal Jitter Limits                   | 44 |
| Figure 19.SGMII AC Test/Measurement Load                               | 45 |
| Figure 20.TDM Receive Signals                                          | 46 |
| Figure 21.TDM Transmit Signals                                         | 47 |
| Figure 22.TDM AC Test Load                                             | 47 |
| Figure 23.Timer AC Test Load                                           | 47 |
| Figure 24.MII Management Interface Timing                              | 48 |
| Figure 25.RGMII AC Timing and Multiplexing                             | 49 |
| Figure 26.SPI AC Test Load                                             | 50 |
| Figure 27.SPI AC Timing in Slave Mode (External Clock)                 | 50 |
| Figure 28.SPI AC Timing in Master Mode (Internal Clock)                | 51 |
| Figure 29.Test Clock Input Timing                                      | 52 |
| Figure 30.Boundary Scan (JTAG) Timing                                  | 53 |
| Figure 31.Test Access Port Timing                                      | 53 |
| Figure 32.TRST Timing                                                  | 53 |
| Figure 33. Supply Ramp-Up Sequence with V <sub>DD</sub> Ramping Before |    |
| V <sub>DDIO</sub> and CLKIN Starting With V <sub>DDIO</sub>            | 54 |
| Figure 34.Supply Ramp-Up Sequence                                      | 56 |
| Figure 35.Reset Connection in Functional Application                   | 56 |
| Figure 36.Reset Connection in Debugger Application                     | 56 |
| Figure 37.PLL Supplies                                                 | 57 |
| Figure 38.SerDes PLL Supplies                                          | 57 |
| Figure 39.4-Wire AC-Coupled SGMII Serial Link Connection               |    |
| Example.                                                               | 58 |
| Figure 40.MSC8254 Mechanical Information, 783-ball FC-PBGA             |    |
| Package                                                                | 66 |
| -                                                                      |    |

# 1.2 Signal List By Ball Location

Table 1 presents the signal list sorted by ball number. When designing a board, make sure that the power rail for each signal is appropriately considered. The specified power rail must be tied to the voltage level specified in this document if any of the related signal functions are used (active)

**Note:** The information in Table 1 and Table 2 distinguishes among three concepts. First, the power pins are the balls of the device package used to supply specific power levels for different device subsystems (as opposed to signals). Second, the power rails are the electrical lines on the board that transfer power from the voltage regulators to the device. They are indicated here as the reference power rails for signal lines; therefore, the actual power inputs are listed as N/A with regard to the power rails. Third, symbols used in these tables are the names for the voltage levels (absolute, recommended, and so on) and not the power supplies themselves.

| Ball Number | Signal Name <sup>1,2</sup> | Pin Type <sup>10</sup> | Power Rail<br>Name |
|-------------|----------------------------|------------------------|--------------------|
| A2          | M2DQS3                     | I/O                    | GVDD2              |
| A3          | M2DQS3                     | I/O                    | GVDD2              |
| A4          | M2ECC0                     | I/O                    | GVDD2              |
| A5          | M2DQS8                     | I/O                    | GVDD2              |
| A6          | M2DQS8                     | I/O                    | GVDD2              |
| A7          | M2A5                       | 0                      | GVDD2              |
| A8          | M2CK1                      | 0                      | GVDD2              |
| A9          | M2CK1                      | 0                      | GVDD2              |
| A10         | M2CS0                      | 0                      | GVDD2              |
| A11         | M2BA0                      | 0                      | GVDD2              |
| A12         | M2CAS                      | 0                      | GVDD2              |
| A13         | M2DQ34                     | I/O                    | GVDD2              |
| A14         | M2DQS4                     | I/O                    | GVDD2              |
| A15         | M2DQS4                     | I/O                    | GVDD2              |
| A16         | M2DQ50                     | I/O                    | GVDD2              |
| A17         | M2DQS6                     | I/O                    | GVDD2              |
| A18         | M2DQS6                     | I/O                    | GVDD2              |
| A19         | M2DQ48                     | I/O                    | GVDD2              |
| A20         | M2DQ49                     | I/O                    | GVDD2              |
| A21         | VSS                        | Ground                 | N/A                |
| A22         | Reserved                   | NC                     | _                  |
| A23         | SXPVDD1                    | Power                  | N/A                |
| A24         | SXPVSS1                    | Ground                 | N/A                |
| A25         | Reserved                   | NC                     | —                  |
| A26         | Reserved                   | NC                     | —                  |
| A27         | SXCVDD1                    | Power                  | N/A                |
| A28         | SXCVSS1                    | Ground                 | N/A                |
| B1          | M2DQ24                     | I/O                    | GVDD2              |
| B2          | GVDD2                      | Power                  | N/A                |
| B3          | M2DQ25                     | I/O                    | GVDD2              |
| B4          | VSS                        | Ground                 | N/A                |
| B5          | GVDD2                      | Power                  | N/A                |
| B6          | M2ECC1                     | I/O                    | GVDD2              |
| B7          | VSS                        | Ground                 | N/A                |
| B8          | GVDD2                      | Power                  | N/A                |

### Table 1. Signal List by Ball Number

| Ball Number | Signal Name <sup>1,2</sup> Pin Type <sup>10</sup> |        | Power Rail<br>Name |  |
|-------------|---------------------------------------------------|--------|--------------------|--|
| H25         | SXCVSS1                                           | Ground | N/A                |  |
| H26         | SXCVDD1                                           | Power  | N/A                |  |
| H27         | SR1_RXD3/SG2_RX <sup>4</sup>                      | I      | SXCVDD1            |  |
| H28         | SR1_RXD3/SG2_RX <sup>4</sup>                      | I      | SXCVDD1            |  |
| J1          | M2DQS1                                            | I/O    | GVDD2              |  |
| J2          | M2DQS1                                            | I/O    | GVDD2              |  |
| J3          | M2DQ10                                            | I/O    | GVDD2              |  |
| J4          | M2DQ11                                            | I/O    | GVDD2              |  |
| J5          | M2DQ14                                            | I/O    | GVDD2              |  |
| J6          | M2DQ23                                            | I/O    | GVDD2              |  |
| J7          | M2ODT0                                            | 0      | GVDD2              |  |
| J8          | M2A12                                             | 0      | GVDD2              |  |
| J9          | M2A14                                             | 0      | GVDD2              |  |
| J10         | VSS                                               | Ground | N/A                |  |
| J11         | GVDD2                                             | Power  | N/A                |  |
| J12         | VSS                                               | Ground | N/A                |  |
| J13         | GVDD2                                             | Power  | N/A                |  |
| J14         | VSS                                               | Ground | N/A                |  |
| J15         | GVDD2                                             | Power  | N/A                |  |
| J16         | VSS                                               | Ground | N/A                |  |
| J17         | GVDD2                                             | Power  | N/A                |  |
| J18         | VSS                                               | Ground | N/A                |  |
| J19         | GVDD2                                             | Power  | N/A                |  |
| J20         | Reserved                                          | NC     | _                  |  |
| J21         | Reserved                                          | NC     | —                  |  |
| J22         | Reserved                                          | NC     | —                  |  |
| J23         | SXPVDD1                                           | Power  | N/A                |  |
| J24         | SXPVSS1                                           | Ground | N/A                |  |
| J25         | SXCVDD1                                           | Power  | N/A                |  |
| J26         | SXCVSS1                                           | Ground | N/A                |  |
| J27         | SXCVDD1                                           | Power  | N/A                |  |
| J28         | SXCVSS1                                           | Ground | N/A                |  |
| K1          | VSS                                               | Ground | N/A                |  |
| K2          | GVDD2                                             | Power  | N/A                |  |
| K3          | M2DM1                                             | 0      | GVDD2              |  |
| K4          | VSS                                               | Ground | N/A                |  |
| K5          | GVDD2                                             | Power  | N/A                |  |
| K6          | M2DQ0                                             | I/O    | GVDD2              |  |
| K7          | VSS                                               | Ground | N/A                |  |
| K8          | GVDD2                                             | Power  | N/A                |  |
| K9          | M2DQ5                                             | I/O    | GVDD2              |  |
| K10         | VSS                                               | Ground | N/A                |  |
| K11         | VDD                                               | Power  | N/A                |  |
| K12         | VSS                                               | Ground | N/A                |  |
| K13         | VDD                                               | Power  | N/A                |  |
| K14         | VSS                                               | Ground | N/A                |  |

| Ball Number | Signal Name <sup>1,2</sup>           | Signal Name <sup>1,2</sup> Pin Type <sup>10</sup> P |         |
|-------------|--------------------------------------|-----------------------------------------------------|---------|
| N23         | SR2_TXD2/PE_TXD2/SG1_TX <sup>4</sup> | 0                                                   | SXPVDD2 |
| N24         | SR2_TXD2/PE_TXD2/SG1_TX <sup>4</sup> | 0                                                   | SXPVDD2 |
| N25         | SXCVDD2                              | Power                                               | N/A     |
| N26         | SXCVSS2                              | Ground                                              | N/A     |
| N27         | SR2_RXD2/PE_RXD2/SG1_RX <sup>4</sup> | I                                                   | SXCVDD2 |
| N28         | SR2_RXD2/PE_RXD2/SG1_RX <sup>4</sup> | I                                                   | SXCVDD2 |
| P1          | CLKIN                                | I                                                   | QVDD    |
| P2          | EE0                                  | I                                                   | QVDD    |
| P3          | QVDD                                 | Power                                               | N/A     |
| P4          | VSS                                  | Ground                                              | N/A     |
| P5          | STOP_BS                              | I                                                   | QVDD    |
| P6          | QVDD                                 | Power                                               | N/A     |
| P7          | VSS                                  | Ground                                              | N/A     |
| P8          | PLL0_AVDD <sup>9</sup>               | Power                                               | VDD     |
| P9          | PLL2_AVDD <sup>9</sup>               | Power                                               | VDD     |
| P10         | VSS                                  | Ground                                              | N/A     |
| P11         | VDD                                  | Power                                               | N/A     |
| P12         | VSS                                  | Ground                                              | N/A     |
| P13         | VDD                                  | Power                                               | N/A     |
| P14         | VSS                                  | Ground                                              | N/A     |
| P15         | VSS                                  | Ground                                              | N/A     |
| P16         | VSS                                  | Ground                                              | N/A     |
| P17         | VSS                                  | Ground                                              | N/A     |
| P18         | VSS                                  | Ground                                              | N/A     |
| P19         | VDD                                  | Power                                               | N/A     |
| P20         | Reserved                             | NC                                                  | _       |
| P21         | Reserved                             | NC                                                  | _       |
| P22         | Reserved                             | NC                                                  | _       |
| P23         | SXPVDD2                              | Power                                               | N/A     |
| P24         | SXPVSS2                              | Ground                                              | N/A     |
| P25         | SR2_PLL_AGND <sup>9</sup>            | Ground                                              | SXCVSS2 |
| P26         | SR2_PLL_AVDD <sup>9</sup>            | Power                                               | SXCVDD2 |
| P27         | SXCVSS2                              | Ground                                              | N/A     |
| P28         | SXCVDD2                              | Power                                               | N/A     |
| R1          | VSS                                  | Ground                                              | N/A     |
| R2          | NMI                                  | I                                                   | QVDD    |
| R3          | NMI_OUT <sup>6</sup>                 | 0                                                   | QVDD    |
| R4          | HRESET <sup>6,7</sup>                | I/O                                                 | QVDD    |
| R5          | INT_OUT <sup>6</sup>                 | 0                                                   | QVDD    |
| R6          | EE1                                  | 0                                                   | QVDD    |
| R7          | VSS                                  | Ground                                              | N/A     |
| R8          | PLL1_AVDD <sup>9</sup>               | Power                                               | VDD     |
| R9          | VSS                                  | Ground                                              | N/A     |
| R10         | VDD                                  | Power                                               | N/A     |
| R11         | VSS                                  | Non-user                                            | N/A     |
| R12         | VDD                                  | Power                                               | N/A     |

| Ball Number | ber Signal Name <sup>1,2</sup> Pin Type <sup>10</sup> |        | Power Rail<br>Name |  |
|-------------|-------------------------------------------------------|--------|--------------------|--|
| AE9         | M1A8                                                  | 0      | GVDD1              |  |
| AE10        | GVDD1                                                 | Power  | N/A                |  |
| AE11        | VSS                                                   | Ground | N/A                |  |
| AE12        | M1A0                                                  | 0      | GVDD1              |  |
| AE13        | GVDD1                                                 | Power  | N/A                |  |
| AE14        | VSS                                                   | Ground | N/A                |  |
| AE15        | M1DQ39                                                | I/O    | GVDD1              |  |
| AE16        | GVDD1                                                 | Power  | N/A                |  |
| AE17        | VSS                                                   | Ground | N/A                |  |
| AE18        | M1DQ54                                                | I/O    | GVDD1              |  |
| AE19        | GVDD1                                                 | Power  | N/A                |  |
| AE20        | VSS                                                   | Ground | N/A                |  |
| AE21        | GPIO29/UART_TXD <sup>5,8</sup>                        | I/O    | NVDD               |  |
| AE22        | TDM1TCK/GE2_RX_CLK <sup>3</sup>                       | I      | NVDD               |  |
| AE23        | TDM1RSN/GE2_RX_CTL <sup>3</sup>                       | I/O    | NVDD               |  |
| AE24        | VSS                                                   | Ground | N/A                |  |
| AE25        | TDM3RCK/GE1_GTX_CLK <sup>3</sup>                      | I/O    | NVDD               |  |
| AE26        | TDM3TSN/GE1_RX_CLK <sup>3</sup>                       | I/O    | NVDD               |  |
| AE27        | TDM2RSN/GE1_TD2 <sup>3</sup>                          | I/O    | NVDD               |  |
| AE28        | TDM2RDT/GE1_TD1 <sup>3</sup>                          | I/O    | NVDD               |  |
| AF1         | M1DQ28                                                | I/O    | GVDD1              |  |
| AF2         | M1DM3                                                 | 0      | GVDD1              |  |
| AF3         | M1DQ26                                                | I/O    | GVDD1              |  |
| AF4         | M1ECC4                                                | I/O    | GVDD1              |  |
| AF5         | M1DM8                                                 | 0      | GVDD1              |  |
| AF6         | M1ECC2                                                | I/O    | GVDD1              |  |
| AF7         | M1CKE1                                                | 0      | GVDD1              |  |
| AF8         | M1CK0                                                 | 0      | GVDD1              |  |
| AF9         | M1CK0                                                 | 0      | GVDD1              |  |
| AF10        | M1BA1                                                 | 0      | GVDD1              |  |
| AF11        | M1A1                                                  | 0      | GVDD1              |  |
| AF12        | MIWE                                                  | 0      | GVDD1              |  |
| AF13        | M1DQ37                                                | I/O    | GVDD1              |  |
| AF14        | M1DM4                                                 | 0      | GVDD1              |  |
| AF15        | M1DQ36                                                | I/O    | GVDD1              |  |
| AF16        | M1DQ32                                                | I/O    | GVDD1              |  |
| AF17        | M1DQ55                                                | I/O    | GVDD1              |  |
| AF18        | M1DM6                                                 | 0      | GVDD1              |  |
| AF19        | M1DQ53                                                | I/O    | GVDD1              |  |
| AF20        | M1DQ52                                                | I/O    | GVDD1              |  |
| AF21        | GPIO28/UART_RXD <sup>5,8</sup>                        | I/O    | NVDD               |  |
| AF22        | TDM0RSN/GE2_TD2 <sup>3</sup>                          | I/O    | NVDD               |  |
| AF23        | TDM0TDT/GE2_TD3 <sup>3</sup>                          | I/O    | NVDD               |  |
| AF24        | NVDD                                                  | Power  | N/A                |  |
| AF25        | TDM2TSN/GE1_TX_CTL <sup>3</sup>                       | I/O    | NVDD               |  |
| AF26        | GE1_RX_CTL                                            | Ι      | NVDD               |  |

| Ball Number                                                                                      | Signal Name <sup>1,2</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Pin Type <sup>10</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Power Rail<br>Name                                                               |
|--------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|
| AH17                                                                                             | M1DQS6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | I/O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | GVDD1                                                                            |
| AH18                                                                                             | M1DQS6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | I/O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | GVDD1                                                                            |
| AH19                                                                                             | M1DQ48                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | I/O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | GVDD1                                                                            |
| AH20                                                                                             | M1DQ49                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | I/O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | GVDD1                                                                            |
| AH21                                                                                             | VSS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | N/A                                                                              |
| AH22                                                                                             | TDM0RCK/GE2_RD2 <sup>3</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | I/O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | NVDD                                                                             |
| AH23                                                                                             | TDM0RDT/GE2_RD3 <sup>3</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | I/O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | NVDD                                                                             |
| AH24                                                                                             | TDM0TSN/GE2_RD0 <sup>3</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | I/O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | NVDD                                                                             |
| AH25                                                                                             | TDM1RCK/GE2_RD1 <sup>3</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | I/O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | NVDD                                                                             |
| AH26                                                                                             | TDM3TDT/GE1_RD3 <sup>3</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | I/O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | NVDD                                                                             |
| AH27                                                                                             | TDM3TCK/GE1_RD2 <sup>3</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | I                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | NVDD                                                                             |
| AH28                                                                                             | VSS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | N/A                                                                              |
| Notes: 1. Re<br>for<br>un<br>2. Sig<br>3. Se<br>4. Se<br>5. Se<br>ch<br>6. Op<br>7. Int<br>8. Fo | eserved signals should be disconnected for compatibility with future revisions of the<br>manufacturing and test purposes only. The assigned signal name is used to indica<br>connected (Reserved), pulled down (VSS), or pulled up (VDD).<br>gnal function during power-on reset is determined by the RCW source type.<br>election of TDM versus RGMII functionality is determined by the RCW bit values.<br>election of RapidIO, SGMII, and PCI Express functionality is determined by the RCW<br>election of the GPIO function and other functions is done by GPIO register setup. For<br>apter in the <i>MSC8254 Reference Manual</i> .<br>ben-drain signal.<br>ernal 20 KΩ pull-up resistor.<br>r signals with GPIO functionality, the open-drain and internal 20 KΩ pull-up resisto<br>portaming. See the <i>GPIO</i> chapter of the <i>MSC8254 Reference Manual</i> for configur | device. Non-user signate whether the signate whether the signate whether the signate whether the signate of the | gnals are reserved<br>al must be<br>ils, see the <i>GPIO</i><br>by GPIO register |

Connect to power supply via external filter. See Section 3.2, *PLL Power Supply Design Considerations* for details.
 Pin types are: Ground = all VSS connections; Power = all VDD connections; I = Input; O = Output; I/O = Input/Output; NC =

not connected.

# 2.2 Recommended Operating Conditions

Table 3 lists recommended operating conditions. Proper device operation outside of these conditions is not guaranteed.

| Rating                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Symbol               | Min                     | Nominal                | Мах                     | Unit        |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|-------------------------|------------------------|-------------------------|-------------|
| Core supply voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | V <sub>DD</sub>      | 0.97                    | 1.0                    | 1.05                    | V           |
| M3 memory supply voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | V <sub>DDM3</sub>    | 0.97                    | 1.0                    | 1.05                    | V           |
| DDR memory supply voltage DDR2 mode DDR3 mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | V <sub>DDDDR</sub>   | 1.7<br>1.425            | 1.8<br>1.5             | 1.9<br>1.575            | V<br>V      |
| DDR reference voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | MV <sub>REF</sub>    | $0.49 \times V_{DDDDR}$ | $0.5 \times V_{DDDDR}$ | $0.51 \times V_{DDDDR}$ | V           |
| I/O voltage excluding DDR and<br>RapidIO lines                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | V <sub>DDIO</sub>    | 2.375                   | 2.5                    | 2.625                   | V           |
| Rapid I/O pad voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | V <sub>DDSXP</sub>   | 0.97                    | 1.0                    | 1.05                    | V           |
| Rapid I/O core voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | V <sub>DDSXC</sub>   | 0.97                    | 1.0                    | 1.05                    | V           |
| Operating temperature range:<br>• Standard<br>• Higher<br>• Extended                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | TJ<br>TJ<br>TA<br>TJ | 0<br>0<br>-40           |                        | 90<br>105<br><br>105    | သံ သံ<br>သံ |
| Typical power:<br>• 1 GHz at 1.0 V <sup>1</sup><br>• 800 MHz at 1.0 V <sup>2</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Ρ                    |                         | 4.77<br>4.4            |                         | W<br>W      |
| <ol> <li>Notes: 1. The typical power values are derived for a device running under the following conditions.         <ul> <li>Four cores running at 1 GHz, Core voltage at 1V, 75% utilization (50% control/50% DSP).</li> <li>A single 64 bit DDR3 running at 800 MHz, 50% utilization (50% reads/50% writes).</li> <li>M3 Memory 50% utilized, PCI Express controller disabled, TDM enabled 20% loading, Serial RapidIO controller disabled, 1 RGMII at 1 Gbps 50% loading.</li> <li>A junction temperature of 60°C.</li> </ul> </li> <li>The typical power values are derived for a device running under the following conditions.         <ul> <li>Four cores running at 800 MHz, Core voltage at 1V, 75% utilization (50% control/50% DSP).</li> <li>A single 64 bit DDR3 running at 800 MHz, 50% utilization (50% reads/50% writes).</li> </ul> </li> </ol> |                      |                         |                        |                         |             |

| Table 3. Recommended | I Operating | Conditions |
|----------------------|-------------|------------|
|----------------------|-------------|------------|

M3 Memory 50% utilized, PCI Express controller disabled, TDM enabled 20% loading, Serial RapidIO controller disabled, 1 RGMII at 1 Gbps 50% loading.

A junction temperature of 60°C.

# 2.5 DC Electrical Characteristics

This section describes the DC electrical characteristics for the MSC8254.

# 2.5.1 DDR SDRAM DC Electrical Characteristics

This section describes the DC electrical specifications for the DDR SDRAM interface of the MSC8254.

Note: DDR2 SDRAM uses  $V_{DDDDR}(typ) = 1.8 V$  and DDR3 SDRAM uses  $V_{DDDDR}(typ) = 1.5 V$ .

## 2.5.1.1 DDR2 (1.8 V) SDRAM DC Electrical Characteristics

Table 6 provides the recommended operating conditions for the DDR SDRAM controller when interfacing to DDR2 SDRAM.

Note: At recommended operating conditions (see Table 3) with  $V_{DDDDR} = 1.8$  V.

| Parameter/Condition                                                                                                                                                                                                                                                                                                                                                                                                                            | Symbol            | Min                       | Мах                       | Unit | Notes   |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|---------------------------|---------------------------|------|---------|--|
| I/O reference voltage                                                                                                                                                                                                                                                                                                                                                                                                                          | MV <sub>REF</sub> | $0.49 \times V_{DDDDR}$   | $0.51 	imes V_{DDDDR}$    | V    | 2, 3, 4 |  |
| Input high voltage                                                                                                                                                                                                                                                                                                                                                                                                                             | V <sub>IH</sub>   | MV <sub>REF</sub> + 0.125 | V <sub>DDDDR</sub> + 0.3  | V    | 5       |  |
| Input low voltage                                                                                                                                                                                                                                                                                                                                                                                                                              | V <sub>IL</sub>   | -0.3                      | MV <sub>REF</sub> – 0.125 | V    | 5       |  |
| I/O leakage current                                                                                                                                                                                                                                                                                                                                                                                                                            | I <sub>OZ</sub>   | -50                       | 50                        | μΑ   | 6       |  |
| Output high current (V <sub>OUT</sub> (VOH) = 1.37 V)                                                                                                                                                                                                                                                                                                                                                                                          | I <sub>OH</sub>   | -13.4                     | —                         | mA   | 7       |  |
| Output low current (V <sub>OUT</sub> (VOL) = 0.33 V)                                                                                                                                                                                                                                                                                                                                                                                           | I <sub>OL</sub>   | 13.4                      | —                         | mA   | 7       |  |
| <ol> <li>Notes: 1. V<sub>DDDDR</sub> is expected to be within 50 mV of the DRAM V<sub>DD</sub> supply voltage at all times. The DRAM and memory controller can use the same or different sources.</li> <li>MV<sub>REF</sub> is expected to be equal to 0.5 × V<sub>DDDDR</sub> and to track V<sub>DDDDR</sub> DC variations as measured at the receiver. Peak-to-peak noise on MV<sub>REF</sub> may not exceed ±2% of the DC value.</li> </ol> |                   |                           |                           |      |         |  |

### Table 6. DDR2 SDRAM Interface DC Electrical Characteristics

V<sub>TT</sub> is not applied directly to the device. It is the supply to which far end signal termination is made and is expected to be equal to MV<sub>REF</sub> with a minimum value of MV<sub>REF</sub> – 0.4 and a maximum value of MV<sub>REF</sub> + 0.04 V. V<sub>TT</sub> should track variations in the DC-level of MV<sub>REF</sub>.

4. The voltage regulator for  $MV_{REF}$  must be able to supply up to 300  $\mu$ A.

5. Input capacitance load for DQ, DQS, and DQS signals are available in the IBIS models.

6. Output leakage is measured with all outputs are disabled,  $0 V \le V_{OUT} \le V_{DDDDR}$ .

7. Refer to the IBIS model for the complete output IV curve characteristics.

## 2.5.1.2 DDR3 (1.5V) SDRAM DC Electrical Characteristics

Table 7 provides the recommended operating conditions for the DDR SDRAM controller when interfacing to DDR3 SDRAM.

Note: At recommended operating conditions (see Table 3) with  $V_{DDDDR} = 1.5$  V.

| Parameter/Condition   | Symbol            | Min                       | Мах                       | Unit | Notes |
|-----------------------|-------------------|---------------------------|---------------------------|------|-------|
| I/O reference voltage | MV <sub>REF</sub> | $0.49 \times V_{DDDDR}$   | $0.51 \times V_{DDDDR}$   | V    | 2,3,4 |
| Input high voltage    | V <sub>IH</sub>   | MV <sub>REF</sub> + 0.100 | V <sub>DDDDR</sub>        | V    | 5     |
| Input low voltage     | V <sub>IL</sub>   | GND                       | MV <sub>REF</sub> – 0.100 | V    | 5     |
| I/O leakage current   | I <sub>OZ</sub>   | -50                       | 50                        | μA   | 6     |

Notes: 1. V<sub>DDDDR</sub> is expected to be within 50 mV of the DRAM V<sub>DD</sub> at all times. The DRAM and memory controller can use the same or different sources.

2.  $MV_{REF}$  is expected to be equal to  $0.5 \times V_{DDDDR}$ , and to track  $V_{DDDDR}$  DC variations as measured at the receiver. Peak-to-peak noise on  $MV_{REF}$  may not exceed ±1% of the DC value.

 V<sub>TT</sub> is not applied directly to the device. It is the supply to which far end signal termination is made and is expected to be equal to MV<sub>REF</sub> with a minimum value of MV<sub>REF</sub> – 0.4 and a maximum value of MV<sub>REF</sub> + 0.04 V. V<sub>TT</sub> should track variations in the DC-level of MV<sub>REF</sub>.

- 4. The voltage regulator for MV<sub>REF</sub> must be <u>able</u> to supply up to 250  $\mu$ A.
- 5. Input capacitance load for DQ, DQS, and DQS signals are available in the IBIS models.
- **6.** Output leakage is measured with all outputs are disabled,  $0 V \le V_{OUT} \le V_{DDDDR}$ .

### 2.5.1.3 DDR2/DDR3 SDRAM Capacitance

Table 8 provides the DDR controller interface capacitance for DDR2 and DDR3 memory.

**Note:** At recommended operating conditions (see Table 3) with V<sub>DDDDR</sub> = 1.8 V for DDR2 memory or V<sub>DDDDR</sub> = 1.5 V for DDR3 memory.

#### Table 8. DDR2/DDR3 SDRAM Capacitance

| Parameter                                              | Symbol           | Min | Мах | Unit |
|--------------------------------------------------------|------------------|-----|-----|------|
| I/O capacitance: DQ, DQS, DQS                          | C <sub>IO</sub>  | 6   | 8   | pF   |
| Delta I/O capacitance: DQ, DQS, DQS                    | C <sub>DIO</sub> | —   | 0.5 | pF   |
| Note: Guaranteed by FAB process and micro-construction | n.               |     |     |      |

# 2.5.4 RGMII and Other Interface DC Electrical Characteristics

Table 17 describes the DC electrical characteristics for the following interfaces:

- RGMII Ethernet
- SPI
- TDM
- GPIO
- UART
- TIMER
- EE
- I<sup>2</sup>C
- Interrupts (IRQn, NMI\_OUT, INT\_OUT)
- Clock and resets (CLKIN, PORESET, HRESET, SRESET)
- DMA External Request
- JTAG signals

### Table 17. 2.5 V I/O DC Electrical Characteristics

| Characteristic                                                                                                                                                                                                                                                                     | Symbol          | Min       | Max         | Unit | Notes |  |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----------|-------------|------|-------|--|--|
| Input high voltage                                                                                                                                                                                                                                                                 | V <sub>IH</sub> | 1.7       | —           | V    | 1     |  |  |
| Input low voltage                                                                                                                                                                                                                                                                  | V <sub>IL</sub> | —         | 0.7         | V    | 1     |  |  |
| Input high current (V <sub>IN</sub> = V <sub>DDIO</sub> )                                                                                                                                                                                                                          | I <sub>IN</sub> | —         | 30          | μΑ   | 2     |  |  |
| Output high voltage ( $V_{DDIO} = min$ , $I_{OH} = -1.0 mA$ )                                                                                                                                                                                                                      | V <sub>OH</sub> | 2.0       | VDDIO + 0.3 | V    | 1     |  |  |
| Output low voltage (V <sub>DDIO</sub> = min, I <sub>OL</sub> = 1.0 mA)                                                                                                                                                                                                             | V <sub>OL</sub> | GND – 0.3 | 0.40        | V    | 1     |  |  |
| <ol> <li>Notes: 1. The min V<sub>IL</sub> and max V<sub>IH</sub> values are based on the respective min and max V<sub>IN</sub> values listed in Table 3.</li> <li>2. The symbol V<sub>IN</sub> represents the input voltage of the supply. It is referenced in Table 3.</li> </ol> |                 |           |             |      |       |  |  |

# 2.6.2.2 PCI Express AC Physical Layer Specifications

The AC requirements for PCI Express implementations have separate requirements for the Tx and Rx lines. The MSC8254 supports a 2.5 Gbps PCI Express interface defined by the *PCI Express Base Specification, Revision 1.0a*. The transmitter specifications are defined in Table 25 and the receiver specifications are defined in Table 26. The parameters are specified at the component pins. the AC timing specifications do not include REF\_CLK jitter.

Note: Specifications are valid at the recommended operating conditions listed in Table 3.

### Table 25. PCI Express (2.5 Gbps) Differential Transmitter (Tx) Output AC Specifications

| Parameter                                                                     | Symbol                                       | Min    | Typical | Мах    | Units | Notes |
|-------------------------------------------------------------------------------|----------------------------------------------|--------|---------|--------|-------|-------|
| Unit interval                                                                 | UI                                           | 399.88 | 400.00  | 400.12 | ps    | 1     |
| Minimum Tx eye width                                                          | T <sub>TX-EYE</sub>                          | 0.70   | —       | —      | UI    | 2, 3  |
| Maximum time between the jitter median and maximum deviation from the median. | T <sub>TX-EYE-MEDIAN-</sub><br>to-MAX-JITTER | —      | —       | 0.15   | UI    | 3, 4  |
| AC coupling capacitor                                                         | C <sub>TX</sub>                              | 75     | —       | 200    | nF    | 5     |

Notes: 1. Each UI is 400 ps ± 300 ppm. UI does not account for spread spectrum clock dictated variations. No test load is necessarily associated with this value.

2. The maximum transmitter jitter can be derived as  $T_{TX-MAX-JITTER} = 1 - T_{TX-EYE} = 0.3$  UI.

3. Specified at the measurement point into a timing and voltage compliance test load as shown in Figure 8 and measured over any 250 consecutive Tx UIs. A T<sub>TX-EYE</sub> = 0.70 UI provides for a total sum of deterministic and random jitter budget of T<sub>TX-JITTER-MAX</sub> = 0.30 UI for the transmitter collected over any 250 consecutive Tx UIs. The T<sub>TX-EYE-MEDIAN-to-MAX-JITTER</sub> median is less than half of the total Tx jitter budget collected over any 250 consecutive Tx UIs. It should be noted that the median is not the same as the mean. The jitter median describes the point in time where the number of jitter points on either side is approximately equal as opposed to the averaged time value. Jitter is defined as the measurement variation of the crossing points (V<sub>TX-DIFFp-p</sub> = 0 V) in relation to a recovered Tx UI. A recovered Tx UI is calculated over 3500 consecutive unit intervals of sample data.

4. Jitter is measured using all edges of the 250 consecutive UI in the center of the 3500 UI used for calculating the Tx UI.

5. All transmitters shall be AC-coupled. The AC coupling is required either within the media or within the transmitting component itself. The SerDes transmitter does not have built-in Tx capacitance. An external AC coupling capacitor is required.

### Table 26. PCI Express (2.5 Gbps) Differential Receiver (Rx) Input AC Specifications

| Parameter                                                                     | Symbol                                       | Min    | Typical | Мах    | Units | Notes   |
|-------------------------------------------------------------------------------|----------------------------------------------|--------|---------|--------|-------|---------|
| Unit Interval                                                                 | UI                                           | 399.88 | 400.00  | 400.12 | ps    | 1       |
| Minimum receiver eye width                                                    | T <sub>RX-EYE</sub>                          | 0.4    | —       | —      | UI    | 2, 3, 4 |
| Maximum time between the jitter median and maximum deviation from the median. | T <sub>RX-EYE-MEDIAN-to-MAX</sub><br>-JITTER |        | —       | 0.3    | UI    | 3, 4, 5 |

Notes: 1. Each UI is 400 ps ± 300 ppm. UI does not account for spread spectrum clock dictated variations. No test load is necessarily associated with this value.

2. The maximum interconnect media and transmitter jitter that can be tolerated by the receiver can be derived as  $T_{RX-MAX-JITTER} = 1 - T_{RX-EYE} = 0.6$  UI.

3. Specified at the measurement point and measured over any 250 consecutive UIs. The test load in Figure 8 should be used as the Rx device when taking measurements. If the clocks to the Rx and Tx are not derived from the same reference clock, the Tx UI recovered from 3500 consecutive UI must be used as a reference for the eye diagram.

- 4. A T<sub>RX-EYE</sub> = 0.40 UI provides for a total sum of 0.60 UI deterministic and random jitter budget for the transmitter and interconnect collected any 250 consecutive UIs. The T<sub>RX-EYE-MEDIAN-to-MAX-JITTER</sub> specification ensures a jitter distribution in which the median and the maximum deviation from the median is less than half of the total. UI jitter budget collected over any 250 consecutive Tx UIs. It should be noted that the median is not the same as the mean. The jitter median describes the point in time where the number of jitter points on either side is approximately equal as opposed to the averaged time value. If the clocks to the Rx and Tx are not derived from the same reference clock, the Tx UI recovered from 3500 consecutive UI must be used as the reference for the eye diagram.
- 5. Jitter is defined as the measurement variation of the crossing points (V<sub>RX-DIFFp-p</sub> = 0 V) in relation to a recovered Tx UI. A recovered Tx UI is calculated over 3500 consecutive unit intervals of sample data. Jitter is measured using all edges of the 250 consecutive UI in the center of the 3500 UI used for calculating the Tx UI. It is recommended that the recovered Tx UI is calculated using all edges in the 3500 consecutive UI interval with a fit algorithm using a minimization merit function. Least squares and median deviation fits have worked well with experimental and simulated data.

## 2.6.2.4 SGMII AC Timing Specifications

Note: Specifications are valid at the recommended operating conditions listed in Table 3.

Transmitter and receiver AC characteristics are measured at the transmitter outputs ( $SR[1-2]_TX[n]$  and  $\overline{SR[1-2]_TX}[n]$ ) or at the receiver inputs ( $SR[1-2]_RX[n]$  and  $\overline{SR[1-2]_RX}[n]$ ) as depicted in Figure 19, respectively.



Figure 19. SGMII AC Test/Measurement Load

Table 29 provides the SGMII transmit AC timing specifications. A source synchronous clock is not supported. The AC timing specifications do not include REF\_CLK jitter.

| Parameter                          | Symbol             | Min              | Тур | Мах    | Unit   | Notes |
|------------------------------------|--------------------|------------------|-----|--------|--------|-------|
| Deterministic Jitter               | JD                 | —                | —   | 0.17   | UI p-p | —     |
| Total Jitter                       | JT                 | —                | —   | 0.35   | UI p-p | 2     |
| Unit Interval                      | UI                 | 799.92           | 800 | 800.08 | ps     | 1     |
| Notes: 1. See Figure 18 for single | frequency sinusoid | al jitter limits |     |        |        |       |

Each UI is 800 ps ± 100 ppm.

Table 30 provides the SGMII receiver AC timing specifications. The AC timing specifications do not include REF\_CLK jitter.

**Table 30. SGMII Receive AC Timing Specifications** 

| Parameter                                          | Symbol | Min    | Тур    | Max               | Unit   | Notes |
|----------------------------------------------------|--------|--------|--------|-------------------|--------|-------|
| Deterministic Jitter Tolerance                     | JD     | 0.37   | _      | —                 | UI p-p | 1, 2  |
| Combined Deterministic and Random Jitter Tolerance | JDR    | 0.55   | —      | —                 | UI p-p | 1, 2  |
| Total Jitter Tolerance                             | JT     | 0.65   | —      | —                 | UI p-p | 1,2   |
| Bit Error Ratio                                    | BER    | —      | —      | 10 <sup>-12</sup> | —      | —     |
| Unit Interval                                      | UI     | 799.92 | 800.00 | 800.08            | ps     | 3     |
| Notes: 1 Measured at receiver                      |        |        |        |                   |        |       |

s: 1. Measured at receive

Refer to RapidIO<sup>TM</sup> 1x/4x LP Serial Physical Layer Specification for interpretation of jitter specifications. Also see Figure 18.
 Each UI is 800 ps ± 100 ppm.

# 2.6.5 Ethernet Timing

This section describes the AC electrical characteristics for the Ethernet interface.

There are programmable delay units (PDU) that should be programmed differently for each interface to meet timing. There is a general configuration register 4 (GCR4) used to configure the timing. For additional information, see the *MSC8254 Reference Manual*.

## 2.6.5.1 Management Interface Timing

Table 33 lists the timer input Ethernet controller management interface timing specifications shown in Figure 24.

Table 33. Ethernet Controller Management Interface Timing

|                                          |                     |     |     | r    |
|------------------------------------------|---------------------|-----|-----|------|
| Characteristics                          | Symbol              | Min | Max | Unit |
| GE_MDC frequency                         | f <sub>MDC</sub>    |     | 2.5 | MHz  |
| GE_MDC period                            | t <sub>MDC</sub>    | 400 | -   | ns   |
| GE_MDC clock pulse width high            | t <sub>MDC_H</sub>  | 160 | -   | ns   |
| GE_MDC clock pulse width low             | t <sub>MDC_L</sub>  | 160 | -   | ns   |
| GE_MDC to GE_MDIO delay <sup>2</sup>     | t <sub>MDKHDX</sub> | 10  | 70  | ns   |
| GE_MDIO to GE_MDC rising edge setup time | t <sub>MDDVKH</sub> | 20  | —   | ns   |
| GE_MDC rising edge to GE_MDIO hold time  | t <sub>MDDXKH</sub> | 0   | _   | ns   |
|                                          |                     |     |     |      |

Notes: 1. Program the GE\_MDC frequency (f<sub>MDC</sub>) to a maximum value of 2.5 MHz (400 ns period for t<sub>MDC</sub>). The value depends on the source clock and configuration of MIIMCFG[MCS] and UPSMR[MDCP]. For example, for a source clock of 400 MHz to achieve f<sub>MDC</sub> = 2.5 MHz, program MIIMCFG[MCS] = 0x4 and UPSMR[MDCP] = 0. See the *MSC8254 Reference Manual* for configuration details.

2. The value depends on the source clock. For example, for a source clock of 267 MHz, the delay is 70 ns. For a source clock of 333 MHz, the delay is 58 ns.



Figure 24. MII Management Interface Timing

# 2.6.5.2 RGMII AC Timing Specifications

Table 34 presents the RGMII AC timing specifications for applications requiring an on-board delayed clock.

### Table 34. RGMII at 1 Gbps<sup>2</sup> with On-Board Delay<sup>3</sup> AC Timing Specifications

| Parameter/Condition                                     |                      | Symbol                                                                                                                                                                                                                                                                                       | Min                | Тур          | Max         | Unit       |          |
|---------------------------------------------------------|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|--------------|-------------|------------|----------|
| Data to clock output skew (at transmitter) <sup>4</sup> |                      | t <sub>SKEWT</sub>                                                                                                                                                                                                                                                                           | 0.5                | _            | 0.5         | ns         |          |
| Data to clock input skew (at receiver) <sup>4</sup>     |                      |                                                                                                                                                                                                                                                                                              | t <sub>SKEWR</sub> | 1            | —           | 2.6        | ns       |
| Notes:                                                  | 1.<br>2.<br>3.<br>4. | At recommended operating conditions with $V_{DDIO}$ of 2.5 V ± 5%.<br>RGMII at 100 Mbps support is guaranteed by design.<br>Program GCR4 as 0x00000000.<br>This implies that PC board design requires clocks to be routed such the less than 2.0 ns is added to the associated clock signal. | nat an additiona   | l trace dela | ay of great | er than 1. | 5 ns and |

Table 35 presents the RGMII AC timing specification for applications required non-delayed clock on board.

| Table 35. RGMII at 1 | Gbps <sup>2</sup> with No | On-Board Delay <sup>3</sup> | AC Timing | Specifications |
|----------------------|---------------------------|-----------------------------|-----------|----------------|
|                      |                           |                             |           |                |

| Parameter/Condition                                     |                      |                                                                                                                                                                                                                                                | Symbol            | Min     | Тур  | Max | Unit |
|---------------------------------------------------------|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|---------|------|-----|------|
| Data to clock output skew (at transmitter) <sup>4</sup> |                      | t <sub>SKEWT</sub>                                                                                                                                                                                                                             | -2.6              | —       | -1.0 | ns  |      |
| Data to clock input skew (at receiver) <sup>4</sup>     |                      | t <sub>SKEWR</sub>                                                                                                                                                                                                                             | -0.5              | —       | 0.5  | ns  |      |
| Notes:                                                  | 1.<br>2.<br>3.<br>4. | At recommended operating conditions with $V_{DDIO}$ of 2.5 V ± 5%.<br>RGMII at 100 Mbps support is guaranteed by design.<br>GCR4 should be programmed as 0x000CC330.<br>This implies that PC board design requires clocks to be routed with no | o additional trac | e delay |      |     |      |

Figure 25 shows the RGMII AC timing and multiplexing diagrams.



Figure 25. RGMII AC Timing and Multiplexing

# 3.1.2 Power-On Ramp Time

This section describes the AC electrical specification for the power-on ramp rate requirements for all voltage supplies (including GVDD/SXPVDD/SXCVDD/QVDD/GVDD/NVDD, all VDD supplies, MVREF, and all AVDD supplies). Controlling the power-on ramp time is required to avoid falsely triggering the ESD circuitry. Table 39 defines the power supply ramp time specification.

#### Table 39. Power Supply Ramp Rate

| Parameter           |    |                                                                                                                                                                                                                                                                                                 |                               | Max                            | Unit |  |
|---------------------|----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|--------------------------------|------|--|
| Required ramp rate. |    |                                                                                                                                                                                                                                                                                                 | -                             | 36000                          | V/s  |  |
| Notes:              | 1. | Ramp time is specified as a linear ramp from 10% to 90% of nominal voltage of the specific voltage supply. If the ramp is non-linear (for example, exponential), the maximum rate of change from 200 to 500 mV is the most critical because this range might falsely trigger the ESD circuitry. |                               |                                |      |  |
|                     | 2. | Required over the full recommended operating temperature range (see Table 3).                                                                                                                                                                                                                   |                               |                                |      |  |
|                     | 3. | All supplies must be at their stable values within 50 ms.                                                                                                                                                                                                                                       |                               |                                |      |  |
|                     | 4. | The GVDD pins can be held low on the application board at powerup. If GVDD is not held low voltage level that depends on the board-level impedance-to-ground. If the impedance is hig theoretically, GVDD can rise up close to the VDD levels.                                                  | ow, then GV<br>h (that is, in | /DD will rise<br>finite), then | to a |  |

## 3.1.3 Power Supply Guidelines

Use the following guidelines for power-up sequencing:

- Couple M3VDD with the VDD power rail using an extremely low impedance path.
- Couple inputs PLL1\_AVDD, PLL2\_AVDD and PLL3\_AVDD with the VDD power rail using an RC filter (see Figure 37).
- There is no dependency in power-on/power-off sequence between the GVDD1, GVDD2, NVDD, and QVDD power rails.
- Couple inputs M1VREF and M2VREF with the GVDD1 and GVDD2 power rails, respectively. They should rise at the same time as or after their respective power rail.
- There is no dependency between RapidIO supplies: SXCVDD1, SXCVDD2, SXPVDD1 and SXPVDD2 and other MSC8254 supplies in the power-on/power-off sequence
- Couple inputs SR1\_PLL\_AVDD and SR2\_PLL\_AVDD with SXCVDD1 and SXCVDD2 power rails, respectively, using an RC filter (see Figure 38).

External voltage applied to any input line must not exceed the I/O supply voltage related to this line by more than 0.6 V at any time, including during power-up. Some designs require pull-up voltages applied to selected input lines during power-up for configuration purposes. This is an acceptable exception to the rule during start-up. However, each such input can draw up to 80 mA per input pin per MSC8254 device in the system during power-up. An assertion of the inputs to the high voltage level before power-up should be with slew rate less than 4 V/ns.

The device power rails should rise in the following sequence:

1. VDD (and all coupled supplies)

#### Hardware Design Considerations

2. After the above rails rise to 90% of their nominal voltage, the following I/O power rails may rise in any sequence (see Figure 34): QVDD, NVDD, GVDD1, and GVDD2.



Figure 34. Supply Ramp-Up Sequence

- Notes: 1. If the M3 memory is not used, M3VDD can be tied to GND.
  - 2. If the HSSI port1 is not used, SXCVDD1 and SXPVDD1 must be connected to the designated power supplies.
  - 3. If the HSSI port2 is not used, SXCVDD2 and SXPVDD2 must be connected to the designated power supplies.
  - 4. If the DDR port 1 interface is not used, it is recommended that GVDD1 be left unconnected.
  - 5. If the DDR port 2 interface is not used, it is recommended that GVDD2 be left unconnected.

### 3.1.4 Reset Guidelines

When a debugger is not used, implement the connection scheme shown in Figure 35.



Figure 35. Reset Connection in Functional Application

When a debugger is used, implement the connection scheme shown in Figure 36.



Figure 36. Reset Connection in Debugger Application

# 3.3 Clock and Timing Signal Board Layout Considerations

When laying out the system board, use the following guidelines:

- Keep clock and timing signal paths as short as possible and route with 50  $\Omega$  impedance.
- Use a serial termination resistor placed close to the clock buffer to minimize signal reflection. Use the following equation to compute the resistor value:

Rterm = Rim - Rbuf

where Rim = trace characteristic impedance

Rbuf = clock buffer internal impedance.

# 3.4 SGMII AC-Coupled Serial Link Connection Example

Figure 39 shows an example of a 4-wire AC-coupled serial link connection. For additional layout suggestions, see AN3556 MSC815x High Speed Serial Interface Hardware Design Considerations, available on the Freescale website or from your local sales office or representative.



Figure 39. 4-Wire AC-Coupled SGMII Serial Link Connection Example

# 3.5 Connectivity Guidelines

**Note:** Although the package actually uses a ball grid array, the more conventional term pin is used to denote signal connections in this discussion.

First, select the pin multiplexing mode to allocate the required I/O signals. Then use the guidelines presented in the following subsections for board design and connections. The following conventions are used in describing the connectivity requirements:

- 1. GND indicates using a 10 k $\Omega$  pull-down resistor (recommended) or a direct connection to the ground plane. Direct connections to the ground plane may yield DC current up to 50 mA through the I/O supply that adds to overall power consumption.
- 2.  $V_{DD}$  indicates using a 10 k $\Omega$  pull-up resistor (recommended) or a direct connection to the appropriate power supply. Direct connections to the supply may yield DC current up to 50 mA through the I/O supply that adds to overall power consumption.
- 3. Mandatory use of a pull-up or pull-down resistor is clearly indicated as "pull-up/pull-down." For buses, each pin on the bus should have its own resistor.
- 4. NC indicates "not connected" and means do not connect anything to the pin.
- 5. The phrase "in use" indicates a typical pin connection for the required function.
- **Note:** Please see recommendations #1 and #2 as mandatory pull-down or pull-up connection for unused pins in case of subset interface connection.

#### **DDR Memory Related Pins** 3.5.1

This section discusses the various scenarios that can be used with either of the MSC8254 DDR ports.

The signal names in Table 40, Table 41 and Table 42 are generic names for a DDR SDRAM interface. For actual pin Note: names refer to Table 1.

#### 3.5.1.1 **DDR Interface Is Not Used**

| Signal Name                                                                                                                                                                                                                                                                                                                                                                                      | Pin Connection |  |  |  |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|--|--|--|--|
| MDQ[0-63]                                                                                                                                                                                                                                                                                                                                                                                        | NC             |  |  |  |  |
| MDQS[7-0]                                                                                                                                                                                                                                                                                                                                                                                        | NC             |  |  |  |  |
| MDQS[7-0]                                                                                                                                                                                                                                                                                                                                                                                        | NC             |  |  |  |  |
| MA[15–0]                                                                                                                                                                                                                                                                                                                                                                                         | NC             |  |  |  |  |
| MCK[0-2]                                                                                                                                                                                                                                                                                                                                                                                         | NC             |  |  |  |  |
| MCK[0-2]                                                                                                                                                                                                                                                                                                                                                                                         | NC             |  |  |  |  |
| MCS[1-0]                                                                                                                                                                                                                                                                                                                                                                                         | NC             |  |  |  |  |
| MDM[7-0]                                                                                                                                                                                                                                                                                                                                                                                         | NC             |  |  |  |  |
| MBA[2-0]                                                                                                                                                                                                                                                                                                                                                                                         | NC             |  |  |  |  |
| MCAS                                                                                                                                                                                                                                                                                                                                                                                             | NC             |  |  |  |  |
| MCKE[1-0]                                                                                                                                                                                                                                                                                                                                                                                        | NC             |  |  |  |  |
| MODT[1-0]                                                                                                                                                                                                                                                                                                                                                                                        | NC             |  |  |  |  |
| MMDIC[1-0]                                                                                                                                                                                                                                                                                                                                                                                       | NC             |  |  |  |  |
| MRAS                                                                                                                                                                                                                                                                                                                                                                                             | NC             |  |  |  |  |
| MWE                                                                                                                                                                                                                                                                                                                                                                                              | NC             |  |  |  |  |
| MECC[7-0]                                                                                                                                                                                                                                                                                                                                                                                        | NC             |  |  |  |  |
| MDM8                                                                                                                                                                                                                                                                                                                                                                                             | NC             |  |  |  |  |
| MDQS8                                                                                                                                                                                                                                                                                                                                                                                            | NC             |  |  |  |  |
| MDQS8                                                                                                                                                                                                                                                                                                                                                                                            | NC             |  |  |  |  |
| MAPAR_OUT                                                                                                                                                                                                                                                                                                                                                                                        | NC             |  |  |  |  |
| MAPAR_IN                                                                                                                                                                                                                                                                                                                                                                                         | NC             |  |  |  |  |
| MVREF <sup>3</sup>                                                                                                                                                                                                                                                                                                                                                                               | NC             |  |  |  |  |
| GVDD1/GVDD2 <sup>3</sup>                                                                                                                                                                                                                                                                                                                                                                         | NC             |  |  |  |  |
| <ol> <li>For the signals listed in this table, the initial M stands for M1 or M2 depending on which DDR controller is not used.</li> <li>If the DDR controller is not used, disable the internal DDR clock by setting the appropriate bit in the System Clock Control Register (SCCR) and put all DDR I/O in sleep mode by setting DRx_GCR[DDRx_DOZE] (for DDR controller x). See the</li> </ol> |                |  |  |  |  |

#### Table 40. Connectivity of DDR Related Pins When the DDR Interface Is Not Used

Clocks and General Configuration Registers chapters in the MSC8254 Reference Manual for details.

For MSC8254 Revision 1 silicon, these pins were connected to GND. For newer revisions of the MSC8254, connecting these 3. pins to GND increases device power consumption.

#### How to Reach Us:

Home Page: www.freescale.com

### Web Support:

http://www.freescale.com/support

#### USA/Europe or Locations Not Listed:

Freescale Semiconductor, Inc. Technical Information Center, EL516 2100 East Elliot Road Tempe, Arizona 85284 +1-800-521-6274 or +1-480-768-2130 www.freescale.com/support

#### Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) www.freescale.com/support

#### Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com

#### Asia/Pacific:

Freescale Semiconductor China Ltd. Exchange Building 23F No. 118 Jianguo Road Chaoyang District Beijing 100022 China +86 010 5879 8000 support.asia@freescale.com

#### For Literature Requests Only:

Freescale Semiconductor Literature Distribution Center P.O. Box 5405 Denver, Colorado 80217 +1-800 441-2447 or +1-303-675-2140 Fax: +1-303-675-2150 LDCForFreescaleSemiconductor @hibbertgroup.com

Document Number: MSC8254 Rev. 6 12/2011 Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

RoHS-compliant and/or Pb-free versions of Freescale products have the functionality and electrical characteristics as their non-RoHS-compliant and/or non-Pb-free counterparts. For further information, see http://www.freescale.com or contact your Freescale sales representative.

For information on Freescale's Environmental Products program, go to http://www.freescale.com/epp.

Freescale, the Freescale logo, CodeWarrior, and StarCore are trademarks of Freescale Semiconductor, Inc., Reg. U.S. Pat. & Tm. Off. QUICC Engine is a trademark of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners.

© 2008–2011 Freescale Semiconductor, Inc.

