#### What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. ## Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|-----------------------------------------------------------------------| | Product Status | Active | | Core Processor | ARM® Cortex®-M4 | | Core Size | 32-Bit Single-Core | | Speed | 72MHz | | Connectivity | I <sup>2</sup> C, IrDA, SPI, UART/USART, USB, USB OTG | | Peripherals | DMA, I <sup>2</sup> S, LVD, POR, PWM, WDT | | Number of I/O | 61 | | Program Memory Size | 128KB (128K x 8) | | Program Memory Type | FLASH | | EEPROM Size | 2K x 8 | | RAM Size | 32K x 8 | | Voltage - Supply (Vcc/Vdd) | 1.71V ~ 3.6V | | Data Converters | A/D 35x16b; D/A 1x12b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 121-LFBGA | | Supplier Device Package | 121-MAPBGA (8x8) | | Purchase URL | https://www.e-xfl.com/product-detail/nxp-semiconductors/mk51dx128cmc7 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong ### **3.1.1 Example** This is an example of an operating requirement, which you must meet for the accompanying operating behaviors to be guaranteed: | Symbol | Description | Min. Max. | | Unit | |----------|---------------------------|-----------|-----|------| | $V_{DD}$ | 1.0 V core supply voltage | 0.9 | 1.1 | V | ## 3.2 Definition: Operating behavior An *operating behavior* is a specified value or range of values for a technical characteristic that are guaranteed during operation if you meet the operating requirements and any other specified conditions. ### 3.2.1 Example This is an example of an operating behavior, which is guaranteed if you meet the accompanying operating requirements: | Symbol | Description | Min. | Max. | Unit | |----------|----------------------------------------------|------|------|------| | $I_{WP}$ | Digital I/O weak pullup/<br>pulldown current | 10 | 130 | μΑ | ### 3.3 Definition: Attribute An *attribute* is a specified value or range of values for a technical characteristic that are guaranteed, regardless of whether you meet the operating requirements. ## **3.3.1 Example** This is an example of an attribute: | Symbol | Description | Min. | Max. | Unit | |--------|---------------------------------|------|------|------| | CIN_D | Input capacitance: digital pins | _ | 7 | pF | reminology and guidelines ## 3.6 Relationship between ratings and operating requirements ## 3.7 Guidelines for ratings and operating requirements Follow these guidelines for ratings and operating requirements: - Never exceed any of the chip's ratings. - During normal operation, don't exceed any of the chip's operating requirements. - If you must exceed an operating requirement at times other than during normal operation (for example, during power sequencing), limit the duration as much as possible. ## 3.8 Definition: Typical value A typical value is a specified value for a technical characteristic that: - Lies within the range of values specified by the operating behavior - Given the typical manufacturing process, is representative of that characteristic during operation when you meet the typical-value conditions or other specified conditions Typical values are provided as design guidelines and are neither tested nor guaranteed. ### 5.2.1 Voltage and current operating requirements Table 1. Voltage and current operating requirements | Symbol | Description | Min. | Max. | Unit | Notes | |------------------------------------|---------------------------------------------------------------------------------------------------------|------------------------|----------------------|------|-------| | V <sub>DD</sub> | Supply voltage | 1.71 | 3.6 | V | | | $V_{DDA}$ | Analog supply voltage | 1.71 | 3.6 | ٧ | | | $V_{DD} - V_{DDA}$ | V <sub>DD</sub> -to-V <sub>DDA</sub> differential voltage | -0.1 | 0.1 | ٧ | | | V <sub>SS</sub> – V <sub>SSA</sub> | V <sub>SS</sub> -to-V <sub>SSA</sub> differential voltage | -0.1 | 0.1 | ٧ | | | $V_{BAT}$ | RTC battery supply voltage | 1.71 | 3.6 | V | | | V <sub>IH</sub> | Input high voltage | | | | | | | • 2.7 V ≤ V <sub>DD</sub> ≤ 3.6 V | $0.7 \times V_{DD}$ | _ | V | | | | • 1.7 V ≤ V <sub>DD</sub> ≤ 2.7 V | $0.75 \times V_{DD}$ | _ | V | | | V <sub>IL</sub> | Input low voltage | | | | | | | • 2.7 V ≤ V <sub>DD</sub> ≤ 3.6 V | _ | $0.35 \times V_{DD}$ | V | | | | • 1.7 V ≤ V <sub>DD</sub> ≤ 2.7 V | _ | $0.3 \times V_{DD}$ | V | | | V <sub>HYS</sub> | Input hysteresis | 0.06 × V <sub>DD</sub> | _ | V | | | I <sub>ICDIO</sub> | Digital pin negative DC injection current — single pin | - | | A | 1 | | | • V <sub>IN</sub> < V <sub>SS</sub> -0.3V | -5 | _ | mA | | | I <sub>ICAIO</sub> | Analog <sup>2</sup> , EXTAL, and XTAL pin DC injection current — | | | | 3 | | | single pin | _ | | mA | | | | • V <sub>IN</sub> < V <sub>SS</sub> -0.3V (Negative current injection) | -5 | _ | | | | | • V <sub>IN</sub> > V <sub>DD</sub> +0.3V (Positive current injection) | _ | +5 | | | | I <sub>ICcont</sub> | Contiguous pin DC injection current —regional limit, | | | | | | | includes sum of negative injection currents or sum of positive injection currents of 16 contiguous pins | | | | | | | Negative current injection | -25 | _ | mA | | | | Positive current injection | _ | +25 | | | | V <sub>RAM</sub> | V <sub>DD</sub> voltage required to retain RAM | 1.2 | _ | V | | | | | | | - | | | V <sub>RFVBAT</sub> | V <sub>BAT</sub> voltage required to retain the VBAT register file | V <sub>POR_VBAT</sub> | _ | V | | - All 5 V tolerant digital I/O pins are internally clamped to V<sub>SS</sub> through a ESD protection diode. There is no diode connection to V<sub>DD</sub>. If V<sub>IN</sub> greater than V<sub>DIO\_MIN</sub> (=V<sub>SS</sub>-0.3V) is observed, then there is no need to provide current limiting resistors at the pads. If this limit cannot be observed then a current limiting resistor is required. The negative DC injection current limiting resistor is calculated as R=(V<sub>DIO\_MIN</sub>-V<sub>IN</sub>)/II<sub>IC</sub>I. - 2. Analog pins are defined as pins that do not have an associated general purpose I/O port function. - 3. All analog pins are internally clamped to V<sub>SS</sub> and V<sub>DD</sub> through ESD protection diodes. If V<sub>IN</sub> is greater than V<sub>AIO\_MIN</sub> (=V<sub>SS</sub>-0.3V) and V<sub>IN</sub> is less than V<sub>AIO\_MAX</sub>(=V<sub>DD</sub>+0.3V) is observed, then there is no need to provide current limiting resistors at the pads. If these limits cannot be observed then a current limiting resistor is required. The negative DC injection current limiting resistor is calculated as R=(V<sub>AIO\_MIN</sub>-V<sub>IN</sub>)/II<sub>IC</sub>I. The positive injection current limiting resistor is calculated as R=(V<sub>IN</sub>-V<sub>AIO\_MAX</sub>)/II<sub>IC</sub>I. Select the larger of these two calculated resistances. ## 5.2.2 LVD and POR operating requirements ### Table 2. V<sub>DD</sub> supply LVD and POR operating requirements | Symbol | Description | Min. | Тур. | Max. | Unit | Notes | |--------------------|-------------------------------------------------------------|------|------|------|------|-------| | V <sub>POR</sub> | Falling VDD POR detect voltage | 0.8 | 1.1 | 1.5 | V | | | $V_{LVDH}$ | Falling low-voltage detect threshold — high range (LVDV=01) | 2.48 | 2.56 | 2.64 | V | | | | Low-voltage warning thresholds — high range | | | | | 1 | | $V_{LVW1H}$ | Level 1 falling (LVWV=00) | 2.62 | 2.70 | 2.78 | V | | | $V_{LVW2H}$ | Level 2 falling (LVWV=01) | 2.72 | 2.80 | 2.88 | V | | | $V_{LVW3H}$ | Level 3 falling (LVWV=10) | 2.82 | 2.90 | 2.98 | V | | | $V_{\text{LVW4H}}$ | Level 4 falling (LVWV=11) | 2.92 | 3.00 | 3.08 | V | | | V <sub>HYSH</sub> | Low-voltage inhibit reset/recover hysteresis — high range | _ | ±80 | _ | mV | | | $V_{LVDL}$ | Falling low-voltage detect threshold — low range (LVDV=00) | 1.54 | 1.60 | 1.66 | V | | | | Low-voltage warning thresholds — low range | | | | | 1 | | $V_{LVW1L}$ | Level 1 falling (LVWV=00) | 1.74 | 1.80 | 1.86 | V | | | $V_{LVW2L}$ | Level 2 falling (LVWV=01) | 1.84 | 1.90 | 1.96 | V | | | $V_{\text{LVW3L}}$ | Level 3 falling (LVWV=10) | 1.94 | 2.00 | 2.06 | V | | | $V_{LVW4L}$ | Level 4 falling (LVWV=11) | 2.04 | 2.10 | 2.16 | V | | | V <sub>HYSL</sub> | Low-voltage inhibit reset/recover hysteresis — low range | _ | ±60 | _ | mV | | | $V_{BG}$ | Bandgap voltage reference | 0.97 | 1.00 | 1.03 | V | | | t <sub>LPO</sub> | Internal low power oscillator period — factory trimmed | 900 | 1000 | 1100 | μs | | <sup>1.</sup> Rising thresholds are falling threshold + hysteresis voltage ### Table 3. VBAT power operating requirements | Symbol | Description | Min. | Тур. | Max. | Unit | Notes | |-----------------------|----------------------------------------|------|------|------|------|-------| | V <sub>POR_VBAT</sub> | Falling VBAT supply POR detect voltage | 0.8 | 1.1 | 1.5 | V | | Figure 2. Run mode supply current vs. core frequency Figure 3. VLPR mode supply current vs. core frequency ## 5.2.6 Designing with radiated emissions in mind To find application notes that provide guidance on designing your system to minimize interference from radiated emissions: - 1. Go to www.freescale.com. - 2. Perform a keyword search for "EMC design." ## 5.2.7 Capacitance attributes Table 7. Capacitance attributes | Symbol | Description | Min. | Max. | Unit | |-------------------|---------------------------------|------|------|------| | C <sub>IN_A</sub> | Input capacitance: analog pins | _ | 7 | pF | | C <sub>IN_D</sub> | Input capacitance: digital pins | _ | 7 | pF | K51 Sub-Family Data Sheet, Rev. 3, 11/2012. Table 13. JTAG full voltage range electricals (continued) | Symbol | Description | Min. | Max. | Unit | |--------|----------------------------------------------------|------|------|------| | J5 | Boundary scan input data setup time to TCLK rise | 20 | _ | ns | | J6 | Boundary scan input data hold time after TCLK rise | 0 | _ | ns | | J7 | TCLK low to boundary scan output data valid | _ | 25 | ns | | J8 | TCLK low to boundary scan output high-Z | _ | 25 | ns | | J9 | TMS, TDI input data setup time to TCLK rise | 8 | _ | ns | | J10 | TMS, TDI input data hold time after TCLK rise | 1.4 | _ | ns | | J11 | TCLK low to TDO data valid | _ | 22.1 | ns | | J12 | TCLK low to TDO high-Z | _ | 22.1 | ns | | J13 | TRST assert time | 100 | _ | ns | | J14 | TRST setup time (negation) to TCLK high | 8 | _ | ns | Figure 6. Test clock input timing Figure 7. Boundary scan (JTAG) timing # 6.3.2.1 Oscillator DC electrical specifications Table 15. Oscillator DC electrical specifications | Symbol | Description | Min. | Тур. | Max. | Unit | Notes | |--------------------|------------------------------------------------------------|------|------|------|------|-------| | V <sub>DD</sub> | Supply voltage | 1.71 | _ | 3.6 | V | | | I <sub>DDOSC</sub> | Supply current — low-power mode (HGO=0) | | | | | 1 | | | • 32 kHz | _ | 500 | _ | nA | | | | • 4 MHz | _ | 200 | _ | μΑ | | | | • 8 MHz (RANGE=01) | _ | 300 | _ | μΑ | | | | • 16 MHz | _ | 950 | _ | μΑ | | | | • 24 MHz | _ | 1.2 | _ | mA | | | | • 32 MHz | _ | 1.5 | _ | mA | | | I <sub>DDOSC</sub> | Supply current — high gain mode (HGO=1) | | | | | 1 | | | • 32 kHz | _ | 25 | _ | μΑ | | | | • 4 MHz | _ | 400 | _ | μΑ | | | | • 8 MHz (RANGE=01) | _ | 500 | _ | μA | | | | • 16 MHz | _ | 2.5 | _ | mA | | | | • 24 MHz | _ | 3 | _ | mA | | | | • 32 MHz | _ | 4 | _ | mA | | | C <sub>x</sub> | EXTAL load capacitance | _ | _ | _ | | 2, 3 | | C <sub>y</sub> | XTAL load capacitance | _ | _ | _ | | 2, 3 | | R <sub>F</sub> | Feedback resistor — low-frequency, low-power mode (HGO=0) | _ | _ | _ | ΜΩ | 2, 4 | | | Feedback resistor — low-frequency, high-gain mode (HGO=1) | _ | 10 | _ | MΩ | | | | Feedback resistor — high-frequency, low-power mode (HGO=0) | _ | _ | _ | MΩ | | | | Feedback resistor — high-frequency, high-gain mode (HGO=1) | _ | 1 | _ | ΜΩ | | | R <sub>S</sub> | Series resistor — low-frequency, low-power mode (HGO=0) | _ | _ | _ | kΩ | | | | Series resistor — low-frequency, high-gain mode (HGO=1) | _ | 200 | _ | kΩ | | | | Series resistor — high-frequency, low-power mode (HGO=0) | _ | _ | _ | kΩ | | | | Series resistor — high-frequency, high-gain mode (HGO=1) | | | | | | | | | _ | 0 | _ | kΩ | | Table continues on the next page... 4. Crystal startup time is defined as the time between the oscillator being enabled and the OSCINIT bit in the MCG\_S register being set. #### NOTE The 32 kHz oscillator works in low power mode by default and cannot be moved into high power/gain mode. ### 6.3.3 32 kHz Oscillator Electrical Characteristics This section describes the module electrical characteristics. ## 6.3.3.1 32 kHz oscillator DC electrical specifications Table 17. 32kHz oscillator DC electrical specifications | Symbol | Description | Min. | Тур. | Max. | Unit | |------------------------------|-----------------------------------------------|------|------|------|------| | V <sub>BAT</sub> | Supply voltage | 1.71 | _ | 3.6 | V | | R <sub>F</sub> | Internal feedback resistor | _ | 100 | _ | ΜΩ | | C <sub>para</sub> | Parasitical capacitance of EXTAL32 and XTAL32 | _ | 5 | 7 | pF | | V <sub>pp</sub> <sup>1</sup> | Peak-to-peak amplitude of oscillation | _ | 0.6 | _ | V | <sup>1.</sup> When a crystal is being used with the 32 kHz oscillator, the EXTAL32 and XTAL32 pins should only be connected to required oscillator components and must not be connected to any other devices. ## 6.3.3.2 32kHz oscillator frequency specifications Table 18. 32kHz oscillator frequency specifications | Symbol | Description | Min. | Тур. | Max. | Unit | Notes | |-------------------------|-------------------------------------------|------|--------|-----------|------|-------| | f <sub>osc_lo</sub> | Oscillator crystal | _ | 32.768 | _ | kHz | | | t <sub>start</sub> | Crystal start-up time | _ | 1000 | _ | ms | 1 | | V <sub>ec_extal32</sub> | Externally provided input clock amplitude | 700 | _ | $V_{BAT}$ | mV | 2, 3 | - 1. Proper PC board layout procedures must be followed to achieve specifications. - This specification is for an externally supplied clock driven to EXTAL32 and does not apply to any other clock input. The oscillator remains enabled and XTAL32 must be left unconnected. - 3. The parameter specified is a peak-to-peak value and $V_{IH}$ and $V_{IL}$ specifications do not apply. The voltage of the applied clock must be within the range of $V_{SS}$ to $V_{BAT}$ . ## 6.4 Memories and memory interfaces ## 6.4.1 Flash electrical specifications This section describes the electrical characteristics of the flash memory module. The bytes not assigned to data flash via the FlexNVM partition code are used by the flash memory module to obtain an effective endurance increase for the EEPROM data. The built-in EEPROM record management system raises the number of program/erase cycles that can be attained prior to device wear-out by cycling the EEPROM data through a larger EEPROM NVM storage space. While different partitions of the FlexNVM are available, the intention is that a single choice for the FlexNVM partition code and EEPROM data set size is used throughout the entire lifetime of a given application. The EEPROM endurance equation and graph shown below assume that only one configuration is ever used. Writes\_subsystem = $$\frac{\text{EEPROM} - 2 \times \text{EEESPLIT} \times \text{EEESIZE}}{\text{EEESPLIT} \times \text{EEESIZE}} \times \text{Write\_efficiency} \times \text{n}_{\text{nvmcycd}}$$ #### where - Writes\_subsystem minimum number of writes to each FlexRAM location for subsystem (each subsystem can have different endurance) - EEPROM allocated FlexNVM for each EEPROM subsystem based on DEPART; entered with the Program Partition command - EEESPLIT FlexRAM split factor for subsystem; entered with the Program Partition command - EEESIZE allocated FlexRAM based on DEPART; entered with the Program Partition command - Write\_efficiency - 0.25 for 8-bit writes to FlexRAM - 0.50 for 16-bit or 32-bit writes to FlexRAM - n<sub>nvmcycd</sub> data flash cycling endurance (the following graph assumes 10,000 cycles) ### Typical ADC 16-bit Differential ENOB vs ADC Clock 100Hz, 90% FS Sine Input Figure 13. Typical ENOB vs. ADC\_CLK for 16-bit differential mode Figure 14. Typical ENOB vs. ADC\_CLK for 16-bit single-ended mode # 6.6.1.4 16-bit ADC with PGA characteristics with Chop enabled (ADC\_PGA[PGACHPb] =0) ### Table 27. 16-bit ADC with PGA characteristics | Symbol | Description | Conditions | Min. | Typ. <sup>1</sup> | Max. | Unit | Notes | |----------------------|------------------------------|---------------------------------------------------------------|--------------------------------------------------------------------|------------------------------------|-----------------------|--------|------------------------------------------------------------| | I <sub>DDA_PGA</sub> | Supply current | Low power<br>(ADC_PGA[PGALPb]=0) | _ | 420 | 644 | μA | 2 | | I <sub>DC_PGA</sub> | Input DC current | | $\frac{2}{R_{\text{PGAD}}} \left(\frac{1}{R_{\text{PGAD}}}\right)$ | V <sub>REFPGA</sub> ×0.5<br>(Gain+ | 83)–V <sub>CM</sub> ) | A | 3 | | | | Gain =1, V <sub>REFPGA</sub> =1.2V,<br>V <sub>CM</sub> =0.5V | _ | 1.54 | | μA | | | | | Gain =64, V <sub>REFPGA</sub> =1.2V,<br>V <sub>CM</sub> =0.1V | _ | 0.57 | _ | μA | | | G | Gain <sup>4</sup> | • PGAG=0 | 0.95 | 1 | 1.05 | | $R_{AS} < 100\Omega$ | | | | • PGAG=1 | 1.9 | 2 | 2.1 | | | | | | • PGAG=2 | 3.8 | 4 | 4.2 | | | | | | • PGAG=3 | 7.6 | 8 | 8.4 | | | | | | • PGAG=4 | 15.2 | 16 | 16.6 | | | | | | • PGAG=5 | 30.0 | 31.6 | 33.2 | | | | | | • PGAG=6 | 58.8 | 63.3 | 67.8 | | | | BW | Input signal | 16-bit modes | _ | _ | 4 | kHz | | | | bandwidth | • < 16-bit modes | _ | _ | 40 | kHz | | | PSRR | Power supply rejection ratio | Gain=1 | _ | -84 | _ | dB | $V_{DDA}$ = 3V<br>±100mV,<br>$f_{VDDA}$ = 50Hz,<br>60Hz | | CMRR | Common mode | • Gain=1 | _ | -84 | _ | dB | V <sub>CM</sub> = | | | rejection ratio | • Gain=64 | _ | -85 | _ | dB | 500mVpp,<br>f <sub>VCM</sub> = 50Hz,<br>100Hz | | V <sub>OFS</sub> | Input offset voltage | | _ | 0.2 | _ | mV | Output offset = V <sub>OFS</sub> *(Gain+1) | | $T_{GSW}$ | Gain switching settling time | | _ | _ | 10 | μs | 5 | | dG/dT | Gain drift over full | • Gain=1 | _ | 6 | 10 | ppm/°C | | | | temperature range | • Gain=64 | _ | 31 | 42 | ppm/°C | | | dG/dV <sub>DDA</sub> | Gain drift over | • Gain=1 | _ | 0.07 | 0.21 | %/V | V <sub>DDA</sub> from 1.71 | | | supply voltage | • Gain=64 | | 0.14 | 0.31 | %/V | to 3.6V | | E <sub>IL</sub> | Input leakage error | All modes | | $I_{ln} \times R_{AS}$ | | mV | I <sub>In</sub> = leakage<br>current | | | | | | | | | (refer to the MCU's voltage and current operating ratings) | Table continues on the next page... ### Table 28. Comparator and 6-bit DAC electrical specifications (continued) | Symbol | Description | Min. | Тур. | Max. | Unit | |--------------------|-----------------------------------------------------|-----------------------|------|----------|------------------| | I <sub>DDHS</sub> | Supply current, High-speed mode (EN=1, PMODE=1) | _ | _ | 200 | μΑ | | I <sub>DDLS</sub> | Supply current, low-speed mode (EN=1, PMODE=0) | _ | _ | 20 | μΑ | | V <sub>AIN</sub> | Analog input voltage | V <sub>SS</sub> - 0.3 | _ | $V_{DD}$ | V | | V <sub>AIO</sub> | Analog input offset voltage | _ | _ | 20 | mV | | V <sub>H</sub> | Analog comparator hysteresis <sup>1</sup> | | | | | | | • CR0[HYSTCTR] = 00 | _ | 5 | _ | mV | | | • CR0[HYSTCTR] = 01 | _ | 10 | _ | mV | | | • CR0[HYSTCTR] = 10 | _ | 20 | _ | mV | | | • CR0[HYSTCTR] = 11 | _ | 30 | _ | mV | | V <sub>CMPOh</sub> | Output high | V <sub>DD</sub> – 0.5 | _ | _ | V | | V <sub>CMPOI</sub> | Output low | _ | _ | 0.5 | V | | t <sub>DHS</sub> | Propagation delay, high-speed mode (EN=1, PMODE=1) | 20 | 50 | 200 | ns | | t <sub>DLS</sub> | Propagation delay, low-speed mode (EN=1, PMODE=0) | 80 | 250 | 600 | ns | | | Analog comparator initialization delay <sup>2</sup> | _ | _ | 40 | μs | | I <sub>DAC6b</sub> | 6-bit DAC current adder (enabled) | _ | 7 | _ | μΑ | | INL | 6-bit DAC integral non-linearity | -0.5 | _ | 0.5 | LSB <sup>3</sup> | | DNL | 6-bit DAC differential non-linearity | -0.3 | _ | 0.3 | LSB | <sup>1.</sup> Typical hysteresis is measured with input voltage range limited to 0.6 to V<sub>DD</sub>-0.6V. <sup>2.</sup> Comparator initialization delay is defined as the time between software writes to change control inputs (Writes to DACEN, VRSEL, PSEL, MSEL, VOSEL) and the comparator output settling to a stable level. <sup>3. 1</sup> LSB = V<sub>reference</sub>/64 Figure 17. Typical INL error vs. digital code Table 31. Op-amp electrical specifications (continued) | Symbol | Description | Min. | Тур. | Max. | Unit | |---------------------|---------------------------------------------------------------------------------------------|------|-----------------|------------|--------| | I <sub>BIAS</sub> | Typical input bias current across the following temp range (0–50°C) | _ | ±500 | _ | pA | | I <sub>BIAS</sub> | Typical input bias current across the following temp range (-40–105°C) | _ | ±4 | _ | nA | | V <sub>CML</sub> | Input common mode voltage low | 0 | _ | _ | V | | V <sub>CMH</sub> | Input common mode voltage high | _ | _ | VDD | V | | R <sub>IN</sub> | Input resistance | _ | 500 | _ | ΜΩ | | C <sub>IN</sub> | Input capacitance | _ | 17 <sup>1</sup> | _ | pF | | IX <sub>IN</sub> I | AC input impedance (f <sub>IN</sub> =100kHz) | _ | 50 | _ | MΩ | | CMRR | Input common mode rejection ratio | 60 | _ | _ | dB | | PSRR | Power supply rejection ratio | 60 | _ | _ | dB | | SR | Slew rate (ΔV <sub>IN</sub> =500mV), low-power mode | 0.1 | _ | _ | V/µs | | SR | Slew rate (ΔV <sub>IN</sub> =500mV), high-speed mode | 1.5 | 4 | _ | V/µs | | GBW | Unity gain bandwidth, low-power mode | 0.15 | _ | _ | MHz | | GBW | Unity gain bandwidth, high-speed mode | 1 | _ | _ | MHz | | A <sub>V</sub> | DC open-loop voltage gain | 80 | 90 | _ | dB | | CL(max) | Load capacitance driving capability | _ | 100 | _ | pF | | R <sub>OUT</sub> | Output resistance @ 100 kHz, high speed mode | _ | 1500 | _ | Ω | | V <sub>OUT</sub> | Output voltage range | 0.12 | _ | VDD - 0.12 | V | | I <sub>OUT</sub> | Output load current | _ | ±0.5 | _ | mA | | GM | Gain margin | _ | 20 | _ | dB | | PM | Phase margin | 45 | 56 | _ | deg | | T <sub>settle</sub> | Settling time <sup>2</sup> (Buffer mode, low-power mode) (To<0.1%, V <sub>in</sub> =1.65V) | _ | 5.7 | _ | μs | | T <sub>settle</sub> | Settling time <sup>2</sup> (Buffer mode, high-speed mode) (To<0.1%, V <sub>in</sub> =1.65V) | _ | 3.0 | _ | μs | | Vn | Voltage noise density (noise floor) 1kHz | _ | 350 | _ | nV/√Hz | | Vn | Voltage noise density (noise floor) 10kHz | T - | 90 | _ | nV/√Hz | | | | | | | | <sup>1.</sup> The input capacitance is dependant on the package type used. ## 6.6.5 Transimpedance amplifier electrical specifications — full range Table 32. TRIAMP full range operating requirements | Symbol | Description | Min. | Max. | Unit | Notes | |-----------------|-------------------------|------|-----------------------|------|-------| | $V_{DDA}$ | Supply voltage | 1.71 | 3.6 | ٧ | | | V <sub>IN</sub> | Input voltage range | -0.1 | V <sub>DDA</sub> -1.4 | V | | | C <sub>L</sub> | Output load capacitance | _ | 100 | pf | | <sup>2.</sup> Settling time is measured from the time the Op-amp is enabled until the output settles to within 0.1% of final value. This time includes Op-amp startup time, output slew, and settle time. #### reripheral operating requirements and behaviors Table 44. Master mode DSPI timing (full voltage range) (continued) | Num | Description | Min. | Max. | Unit | Notes | |-----|-------------------------------------|-------------------------------|------|------|-------| | DS4 | DSPI_SCK to DSPI_PCSn invalid delay | (t <sub>BUS</sub> x 2) –<br>4 | _ | ns | 3 | | DS5 | DSPI_SCK to DSPI_SOUT valid | _ | 10 | ns | | | DS6 | DSPI_SCK to DSPI_SOUT invalid | -4.5 | _ | ns | | | DS7 | DSPI_SIN to DSPI_SCK input setup | 20.5 | _ | ns | | | DS8 | DSPI_SCK to DSPI_SIN input hold | 0 | _ | ns | | - 1. The DSPI module can operate across the entire operating voltage for the processor, but to run across the full voltage range the maximum frequency of operation is reduced. - 2. The delay is programmable in SPIx\_CTARn[PSSCK] and SPIx\_CTARn[CSSCK]. - 3. The delay is programmable in SPIx\_CTARn[PASC] and SPIx\_CTARn[ASC]. Figure 21. DSPI classic SPI timing — master mode Table 45. Slave mode DSPI timing (full voltage range) | Num | Description | Min. | Max. | Unit | |------|------------------------------------------|---------------------------|--------------------------|------| | | Operating voltage | 1.71 | 3.6 | V | | | Frequency of operation | _ | 6.25 | MHz | | DS9 | DSPI_SCK input cycle time | 8 x t <sub>BUS</sub> | _ | ns | | DS10 | DSPI_SCK input high/low time | (t <sub>SCK</sub> /2) - 4 | (t <sub>SCK/2)</sub> + 4 | ns | | DS11 | DSPI_SCK to DSPI_SOUT valid | _ | 20 | ns | | DS12 | DSPI_SCK to DSPI_SOUT invalid | 0 | _ | ns | | DS13 | DSPI_SIN to DSPI_SCK input setup | 2 | _ | ns | | DS14 | DSPI_SCK to DSPI_SIN input hold | 7 | _ | ns | | DS15 | DSPI_SS active to DSPI_SOUT driven | _ | 19 | ns | | DS16 | DSPI_SS inactive to DSPI_SOUT not driven | _ | 19 | ns | Table 49. I2S/SAI slave mode timing in VLPR, VLPW, and VLPS modes (full voltage range) (continued) | Num. | Characteristic | Min. | Max. | Unit | |------|----------------------------------------------------------------|------|------|------| | S17 | I2S_RXD setup before I2S_RX_BCLK | 30 | _ | ns | | S18 | I2S_RXD hold after I2S_RX_BCLK | 6.5 | _ | ns | | S19 | I2S_TX_FS input assertion to I2S_TXD output valid <sup>1</sup> | _ | 72 | ns | 1. Applies to first bit in each frame and only if the TCR4[FSE] bit is clear Figure 26. I2S/SAI timing — slave modes ## 6.9 Human-machine interfaces (HMI) ### 6.9.1 TSI electrical specifications Table 50. TSI electrical specifications | Symbol | Description | Min. | Тур. | Max. | Unit | Notes | |---------------------|-------------------------------------------------------------------------------|------|------|------|------|-------| | V <sub>DDTSI</sub> | Operating voltage | 1.71 | _ | 3.6 | V | | | C <sub>ELE</sub> | Target electrode capacitance range | 1 | 20 | 500 | pF | 1 | | f <sub>REFmax</sub> | Reference oscillator frequency | _ | 8 | 15 | MHz | 2, 3 | | f <sub>ELEmax</sub> | Electrode oscillator frequency | _ | 1 | 1.8 | MHz | 2, 4 | | C <sub>REF</sub> | Internal reference capacitor | _ | 1 | _ | pF | | | V <sub>DELTA</sub> | Oscillator delta voltage | _ | 500 | _ | mV | 2, 5 | | I <sub>REF</sub> | Reference oscillator current source base current • 2 µA setting (REFCHRG = 0) | _ | 2 | 3 | μΑ | 2, 6 | | | • 32 μA setting (REFCHRG = 15) | _ | 36 | 50 | | | Table continues on the next page... | 121<br>MAP<br>BGA | 100<br>LQFP | Pin Name | Default | ALT0 | ALT1 | ALT2 | ALT3 | ALT4 | ALT5 | ALT6 | ALT7 | EzPort | |-------------------|-------------|--------------------------------------------------------------------------|--------------------------------------------------------------------------|--------------------------------------------------------------------------|------|------|------|------|------|------|------|--------| | L1 | 19 | PGA1_DP/<br>ADC1_DP0/<br>ADC0_DP3 | PGA1_DP/<br>ADC1_DP0/<br>ADC0_DP3 | PGA1_DP/<br>ADC1_DP0/<br>ADC0_DP3 | | | | | | | | | | L2 | 20 | PGA1_DM/<br>ADC1_DM0/<br>ADC0_DM3 | PGA1_DM/<br>ADC1_DM0/<br>ADC0_DM3 | PGA1_DM/<br>ADC1_DM0/<br>ADC0_DM3 | | | | | | | | | | F5 | 21 | VDDA | VDDA | VDDA | | | | | | | | | | G5 | 22 | VREFH | VREFH | VREFH | | | | | | | | | | G6 | 23 | VREFL | VREFL | VREFL | | | | | | | | | | F6 | 24 | VSSA | VSSA | VSSA | | | | | | | | | | J3 | 25 | ADC1_SE16/<br>OP1_OUT/<br>CMP2_IN2/<br>ADC0_SE22/<br>OP0_DP2/<br>OP1_DP2 | ADC1_SE16/<br>OP1_OUT/<br>CMP2_IN2/<br>ADC0_SE22/<br>OP0_DP2/<br>OP1_DP2 | ADC1_SE16/<br>OP1_OUT/<br>CMP2_IN2/<br>ADC0_SE22/<br>OP0_DP2/<br>OP1_DP2 | | | | | | | | | | Н3 | 26 | ADC0_SE16/<br>OP0_OUT/<br>CMP1_IN2/<br>ADC0_SE21/<br>OP0_DP1/<br>OP1_DP1 | ADC0_SE16/<br>OP0_OUT/<br>CMP1_IN2/<br>ADC0_SE21/<br>OP0_DP1/<br>OP1_DP1 | ADC0_SE16/<br>OP0_OUT/<br>CMP1_IN2/<br>ADC0_SE21/<br>OP0_DP1/<br>OP1_DP1 | | | | | | | | | | L3 | 27 | VREF_OUT/<br>CMP1_IN5/<br>CMP0_IN5/<br>ADC1_SE18 | VREF_OUT/<br>CMP1_IN5/<br>CMP0_IN5/<br>ADC1_SE18 | VREF_OUT/<br>CMP1_IN5/<br>CMP0_IN5/<br>ADC1_SE18 | | | | | | | | | | K3 | 28 | TRI0_OUT/<br>OP1_DM2 | TRI0_OUT/<br>OP1_DM2 | TRIO_OUT/<br>OP1_DM2 | | | | | | | | | | H4 | 29 | TRI0_DM | TRIO_DM | TRI0_DM | | | | | | | | | | J4 | 30 | TRIO_DP | TRIO_DP | TRI0_DP | | | | | | | | | | H5 | 31 | NC | NC | NC | | | | | | | | | | J5 | 32 | NC | NC | NC | | | | | | | | | | H6 | 33 | CMP2_IN5/<br>ADC1_SE22 | CMP2_IN5/<br>ADC1_SE22 | CMP2_IN5/<br>ADC1_SE22 | | | | | | | | | | K5 | 34 | DAC0_OUT/<br>CMP1_IN3/<br>ADC0_SE23/<br>OP0_DP4/<br>OP1_DP4 | DACO_OUT/<br>CMP1_IN3/<br>ADCO_SE23/<br>OPO_DP4/<br>OP1_DP4 | DACO_OUT/<br>CMP1_IN3/<br>ADCO_SE23/<br>OP0_DP4/<br>OP1_DP4 | | | | | | | | | | K4 | 35 | CMP0_IN4/<br>CMP2_IN3/<br>ADC1_SE23/<br>OP0_DP5/<br>OP1_DP5 | CMP0_IN4/<br>CMP2_IN3/<br>ADC1_SE23/<br>OP0_DP5/<br>OP1_DP5 | CMP0_IN4/<br>CMP2_IN3/<br>ADC1_SE23/<br>OP0_DP5/<br>OP1_DP5 | | | | | | | | | | L7 | _ | RTC_<br>WAKEUP_B | RTC_<br>WAKEUP_B | RTC_<br>WAKEUP_B | | | | | | | | | | L4 | 36 | XTAL32 | XTAL32 | XTAL32 | | | | | | | | | | L5 | 37 | EXTAL32 | EXTAL32 | EXTAL32 | | | | | | | | | | 121<br>MAP<br>BGA | 100<br>LQFP | Pin Name | Default | ALT0 | ALT1 | ALT2 | ALT3 | ALT4 | ALT5 | ALT6 | ALT7 | EzPort | |-------------------|-------------|----------|---------|------|------|------|------|------|------|------|------|--------| | B5 | _ | NC | NC | NC | | | | | | | | | | B1 | _ | NC | NC | NC | | | | | | | | | | C2 | 1 | NC | NC | NC | | | | | | | | | | C1 | _ | NC | NC | NC | | | | | | | | | | D2 | _ | NC | NC | NC | | | | | | | | | | D1 | - | NC | NC | NC | | | | | | | | | | E1 | ı | NC | NC | NC | | | | | | | | | ### 8.2 K51 Pinouts The below figure shows the pinout diagram for the devices supported by this document. Many signals may be multiplexed onto a single pin. To determine what signals can be used on which pin, see the previous section. ### nevision History ## Table 52. Revision History (continued) | Rev. No. | Date | Substantial Changes | |----------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2 | 4/2012 | <ul> <li>Replaced TBDs throughout.</li> <li>Updated "Power consumption operating behaviors" table.</li> <li>Updated "ADC electrical specifications" section.</li> <li>Updated "VREF full-range operating behaviors" table.</li> <li>Updated "I2S/SAI Switching Specifications" section.</li> <li>Updated "TSI electrical specifications" table.</li> </ul> | | 3 | 11/2012 | <ul> <li>Updated orderable part numbers.</li> <li>Updated the maximum input voltage (V<sub>ADIN</sub>) specification in the "16-bit ADC operating conditions" section.</li> <li>Updated the maximum I<sub>DDstby</sub> specification in the "USB VREG electrical specifications" section.</li> </ul> |