



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Discontinued at Digi-Key                                                  |
|----------------------------|---------------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M0                                                           |
| Core Size                  | 32-Bit Single-Core                                                        |
| Speed                      | 50MHz                                                                     |
| Connectivity               | I <sup>2</sup> C, Microwire, SmartCard, SPI, SSP, UART/USART, USB         |
| Peripherals                | Brown-out Detect/Reset, POR, WDT                                          |
| Number of I/O              | 26                                                                        |
| Program Memory Size        | 16KB (16K x 8)                                                            |
| Program Memory Type        | FLASH                                                                     |
| EEPROM Size                | -                                                                         |
| RAM Size                   | 6K x 8                                                                    |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V                                                               |
| Data Converters            | A/D 8x10b                                                                 |
| Oscillator Type            | Internal                                                                  |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                         |
| Mounting Type              | Surface Mount                                                             |
| Package / Case             | 32-VQFN Exposed Pad                                                       |
| Supplier Device Package    | 32-HVQFN (7x7)                                                            |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/lpc11u12fhn33-201 |
|                            |                                                                           |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## 6.2 Pin description

<u>Table 3</u> shows all pins and their assigned digital or analog functions ordered by GPIO port number. The default function after reset is listed first. All port pins have internal pull-up resistors enabled after reset with the exception of the true open-drain pins PIO0\_4 and PIO0\_5.

Every port pin has a corresponding IOCON register for programming the digital or analog function, the pull-up/pull-down configuration, the repeater, and the open-drain modes.

The USART, counter/timer, and SSP functions are available on more than one port pin. Table 4 shows how peripheral functions are assigned to port pins.

| Symbol                                        | Pin HVQFN33 | Pin LQFP48 | Ball TFBGA48 |        | Reset<br>state<br>[1] | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                  |
|-----------------------------------------------|-------------|------------|--------------|--------|-----------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RESET/PIO0_0                                  | 2           | 3          | C1           | [2]    | I; PU                 | I    | <b>RESET</b> — External reset input with 20 ns glitch<br>filter. A LOW-going pulse as short as 50 ns on<br>this pin resets the device, causing I/O ports and<br>peripherals to take on their default states, and<br>processor execution to begin at address 0. This<br>pin also serves as the debug select input. LOW<br>level selects the JTAG boundary scan. HIGH<br>level selects the ARM SWD debug mode. |
|                                               |             |            |              |        |                       |      | In deep power-down mode, this pin must be<br>pulled HIGH externally. The RESET pin can be<br>left unconnected or be used as a GPIO pin if an<br>external RESET function is not needed and<br>Deep power-down mode is not used.                                                                                                                                                                               |
|                                               |             |            |              |        | -                     | I/O  | <b>PIO0_0</b> — General purpose digital input/output pin.                                                                                                                                                                                                                                                                                                                                                    |
| PIO0_1/CLKOUT/<br>CT32B0_MAT2/<br>USB_FTOGGLE | 3           | 4          | C2           | [3][4] | I; PU                 | I/O  | <b>PIO0_1</b> — General purpose digital input/output pin. A LOW level on this pin during reset starts the ISP command handler.                                                                                                                                                                                                                                                                               |
|                                               |             |            |              |        | -                     | 0    | CLKOUT — Clockout pin.                                                                                                                                                                                                                                                                                                                                                                                       |
|                                               |             |            |              |        | -                     | 0    | CT32B0_MAT2 — Match output 2 for 32-bit timer 0.                                                                                                                                                                                                                                                                                                                                                             |
|                                               |             |            |              |        | -                     | 0    | <b>USB_FTOGGLE</b> — USB 1 ms Start-of-Frame signal.                                                                                                                                                                                                                                                                                                                                                         |
| PIO0_2/SSEL0/<br>CT16B0_CAP0                  | 8           | 10         | F1           | [3]    | I; PU                 | I/O  | <b>PIO0_2</b> — General purpose digital input/output pin.                                                                                                                                                                                                                                                                                                                                                    |
|                                               |             |            |              |        | -                     | I/O  | SSEL0 — Slave select for SSP0.                                                                                                                                                                                                                                                                                                                                                                               |
|                                               |             |            |              |        | -                     | I    | <b>CT16B0_CAP0</b> — Capture input 0 for 16-bit timer 0.                                                                                                                                                                                                                                                                                                                                                     |
| PIO0_3/USB_VBUS                               | 9           | 14         | H2           | [3]    | I; PU                 | I/O  | <b>PIO0_3</b> — General purpose digital input/output pin.                                                                                                                                                                                                                                                                                                                                                    |
|                                               |             |            |              |        | -                     | I    | <b>USB_VBUS</b> — Monitors the presence of USB bus power.                                                                                                                                                                                                                                                                                                                                                    |

Table 3. Pin description

## 32-bit ARM Cortex-M0 microcontroller

| Symbol                             | Pin HVQFN33 | Pin LQFP48 | Ball TFBGA48 |     | Reset<br>state<br>[1] | Туре | Description                                                                                                                                                                                                                                                         |
|------------------------------------|-------------|------------|--------------|-----|-----------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TMS/PIO0_12/AD1/                   | 22          | 33         | C7           | [7] | I; PU                 | I    | <b>TMS</b> — Test Mode Select for JTAG interface.                                                                                                                                                                                                                   |
| CT32B1_CAP0                        |             |            |              |     | -                     | I/O  | PIO_12 — General purpose digital input/output pin.                                                                                                                                                                                                                  |
|                                    |             |            |              |     | -                     | I    | AD1 — A/D converter, input 1.                                                                                                                                                                                                                                       |
|                                    |             |            |              |     | -                     | I    | CT32B1_CAP0 — Capture input 0 for 32-bit timer 1.                                                                                                                                                                                                                   |
| TDO/PIO0_13/AD2/                   | 23          | 34         | C8           | [7] | I; PU                 | 0    | <b>TDO</b> — Test Data Out for JTAG interface.                                                                                                                                                                                                                      |
| CT32B1_MAT0                        |             |            |              |     | -                     | I/O  | <b>PIO0_13</b> — General purpose digital input/output pin.                                                                                                                                                                                                          |
|                                    |             |            |              |     | -                     | I    | AD2 — A/D converter, input 2.                                                                                                                                                                                                                                       |
|                                    |             |            |              |     | -                     | 0    | CT32B1_MAT0 — Match output 0 for 32-bit timer 1.                                                                                                                                                                                                                    |
| TRST/PIO0_14/AD3/                  | 24          | 35         | B7           | [7] | I; PU                 | I    | <b>TRST</b> — Test Reset for JTAG interface.                                                                                                                                                                                                                        |
| CT32B1_MAT1                        |             |            |              |     | -                     | I/O  | <b>PIO0_14</b> — General purpose digital input/output pin.                                                                                                                                                                                                          |
|                                    |             |            |              |     | -                     | I    | AD3 — A/D converter, input 3.                                                                                                                                                                                                                                       |
|                                    |             |            |              |     | -                     | 0    | CT32B1_MAT1 — Match output 1 for 32-bit timer 1.                                                                                                                                                                                                                    |
| SWDIO/PIO0_15/AD4/                 | 25          | 39         | B6           | [7] | I; PU                 | I/O  | SWDIO — Serial wire debug input/output.                                                                                                                                                                                                                             |
| CT32B1_MAT2                        |             |            |              |     | -                     | I/O  | <b>PIO0_15</b> — General purpose digital input/output pin.                                                                                                                                                                                                          |
|                                    |             |            |              |     | -                     | I    | AD4 — A/D converter, input 4.                                                                                                                                                                                                                                       |
|                                    |             |            |              |     | -                     | 0    | <b>CT32B1_MAT2</b> — Match output 2 for 32-bit timer 1.                                                                                                                                                                                                             |
| PIO0_16/AD5/<br>CT32B1_MAT3/WAKEUP | 26          | 40         | A6           | [7] | I; PU                 | I/O  | <b>PIO0_16</b> — General purpose digital input/output pin.                                                                                                                                                                                                          |
|                                    |             |            |              |     | -                     | I    | AD5 — A/D converter, input 5.                                                                                                                                                                                                                                       |
|                                    |             |            |              |     | -                     | 0    | CT32B1_MAT3 — Match output 3 for 32-bit timer 1.                                                                                                                                                                                                                    |
|                                    |             |            |              |     | -                     | 1    | <b>WAKEUP</b> — Deep power-down mode wake-up<br>pin with 20 ns glitch filter. This pin must be<br>pulled HIGH externally to enter Deep<br>power-down mode and pulled LOW to exit Deep<br>power-down mode. A LOW-going pulse as short<br>as 50 ns wakes up the part. |
| PIO0_17/RTS/<br>CT32B0_CAP0/SCLK   | 30          | 45         | A3           | [3] | I; PU                 | I/O  | <b>PIO0_17</b> — General purpose digital input/output pin.                                                                                                                                                                                                          |
|                                    |             |            |              |     | -                     | 0    | RTS — Request To Send output for USART.                                                                                                                                                                                                                             |
|                                    |             |            |              |     | -                     | I    | <b>CT32B0_CAP0</b> — Capture input 0 for 32-bit timer 0.                                                                                                                                                                                                            |
|                                    |             |            |              |     | -                     | I/O  | <b>SCLK</b> — Serial clock input/output for USART in synchronous mode.                                                                                                                                                                                              |

## Table 3. Pin description ...continued

## 32-bit ARM Cortex-M0 microcontroller

| Symbol                           | Pin HVQFN33 | Pin LQFP48 | Ball TFBGA48 |            | Reset<br>state<br>[1] | Туре | Description                                                |
|----------------------------------|-------------|------------|--------------|------------|-----------------------|------|------------------------------------------------------------|
| PIO1_14/DSR/<br>CT16B0_MAT1/RXD  | -           | 37         | A8           | [3]        | I; PU                 | I/O  | <b>PIO1_14</b> — General purpose digital input/output pin. |
|                                  |             |            |              |            | -                     | I    | <b>DSR</b> — Data Set Ready input for USART.               |
|                                  |             |            |              |            | -                     | 0    | CT16B0_MAT1 — Match output 1 for 16-bit timer 0.           |
|                                  |             |            |              |            | -                     | I    | <b>RXD</b> — Receiver input for USART.                     |
| PIO1_15/DCD/<br>CT16B0_MAT2/SCK1 | 28          | 43         | A4           | [3]        | I; PU                 | I/O  | <b>PIO1_15</b> — General purpose digital input/output pin. |
|                                  |             |            |              |            |                       | I    | <b>DCD</b> — Data Carrier Detect input for USART.          |
|                                  |             |            |              |            | -                     | 0    | <b>CT16B0_MAT2</b> — Match output 2 for 16-bit timer 0.    |
|                                  |             |            |              |            | -                     | I/O  | SCK1 — Serial clock for SSP1.                              |
| PIO1_16/RI/<br>CT16B0_CAP0       | -           | 48         | A2           | [3]        | I; PU                 | I/O  | <b>PIO1_16</b> — General purpose digital input/output pin. |
|                                  |             |            |              |            | -                     | I    | RI — Ring Indicator input for USART.                       |
|                                  |             |            |              |            | -                     | I    | CT16B0_CAP0 — Capture input 0 for 16-bit timer 0.          |
| PIO1_19/DTR/SSEL1                | 1           | 2          | B1           | [3]        | I; PU                 | I/O  | <b>PIO1_19</b> — General purpose digital input/output pin. |
|                                  |             |            |              |            | -                     | 0    | <b>DTR</b> — Data Terminal Ready output for USART.         |
|                                  |             |            |              |            | -                     | I/O  | SSEL1 — Slave select for SSP1.                             |
| PIO1_20/DSR/SCK1                 | -           | 13         | H1           | [3]        | I; PU                 | I/O  | <b>PIO1_20</b> — General purpose digital input/output pin. |
|                                  |             |            |              |            | -                     | I    | <b>DSR</b> — Data Set Ready input for USART.               |
|                                  |             |            |              |            | -                     | I/O  | SCK1 — Serial clock for SSP1.                              |
| PIO1_21/DCD/MISO1                | -           | 26         | G8           | [3]        | I; PU                 | I/O  | <b>PIO1_21</b> — General purpose digital input/output pin. |
|                                  |             |            |              |            | -                     | I    | <b>DCD</b> — Data Carrier Detect input for USART.          |
|                                  |             |            |              |            | -                     | I/O  | MISO1 — Master In Slave Out for SSP1.                      |
| PIO1_22/RI/MOSI1                 | -           | 38         | A7           | [3]        | I; PU                 | I/O  | <b>PIO1_22</b> — General purpose digital input/output pin. |
|                                  |             |            |              |            | -                     | I    | RI — Ring Indicator input for USART.                       |
|                                  |             |            |              |            | -                     | I/O  | MOSI1 — Master Out Slave In for SSP1.                      |
| PIO1_23/CT16B1_MAT1/<br>SSEL1    | -           | 18         | H4           | <u>[3]</u> | I; PU                 | I/O  | <b>PIO1_23</b> — General purpose digital input/output pin. |
|                                  |             |            |              |            | -                     | 0    | <b>CT16B1_MAT1</b> — Match output 1 for 16-bit timer 1.    |
|                                  |             |            |              |            | -                     | I/O  | SSEL1 — Slave select for SSP1.                             |

## Table 3. Pin description ...continued

### 32-bit ARM Cortex-M0 microcontroller

| Symbol                       | Pin HVQFN33 | Pin LQFP48 | Ball TFBGA48 |            | Reset<br>state<br>[1] | Туре | Description                                                                                                       |
|------------------------------|-------------|------------|--------------|------------|-----------------------|------|-------------------------------------------------------------------------------------------------------------------|
| PIO1_24/CT32B0_MAT0          | -           | 21         | G6           | [3]        | I; PU                 | I/O  | <b>PIO1_24</b> — General purpose digital input/output pin.                                                        |
|                              |             |            |              |            | -                     | 0    | CT32B0_MAT0 — Match output 0 for 32-bit timer 0.                                                                  |
| PIO1_25/CT32B0_MAT1          | -           | 1          | A1           | [3]        | I; PU                 | I/O  | <b>PIO1_25</b> — General purpose digital input/output pin.                                                        |
|                              |             |            |              |            | -                     | 0    | CT32B0_MAT1 — Match output 1 for 32-bit timer 0.                                                                  |
| PIO1_26/CT32B0_MAT2/<br>RXD  | -           | 11         | G2           | <u>[3]</u> | I; PU                 | I/O  | <b>PIO1_26</b> — General purpose digital input/output pin.                                                        |
|                              |             |            |              |            | -                     | 0    | CT32B0_MAT2 — Match output 2 for 32-bit timer 0.                                                                  |
|                              |             |            |              |            | -                     | I    | <b>RXD</b> — Receiver input for USART.                                                                            |
| PIO1_27/CT32B0_MAT3/<br>TXD  | -           | 12         | G1           | [3]        | I; PU                 | I/O  | <b>PIO1_27</b> — General purpose digital input/output pin.                                                        |
|                              |             |            |              |            | -                     | 0    | CT32B0_MAT3 — Match output 3 for 32-bit timer 0.                                                                  |
|                              |             |            |              |            | -                     | 0    | <b>TXD</b> — Transmitter output for USART.                                                                        |
| PIO1_28/CT32B0_CAP0/<br>SCLK | -           | 24         | H7           | [3]        | I; PU                 | I/O  | <b>PIO1_28</b> — General purpose digital input/output pin.                                                        |
|                              |             |            |              |            | -                     | I    | CT32B0_CAP0 — Capture input 0 for 32-bit timer 0.                                                                 |
|                              |             |            |              |            | -                     | I/O  | <b>SCLK</b> — Serial clock input/output for USART in synchronous mode.                                            |
| PIO1_29/SCK0/<br>CT32B0_CAP1 | -           | 31         | D7           | <u>[3]</u> | I; PU                 | I/O  | <b>PIO1_29</b> — General purpose digital input/output pin.                                                        |
|                              |             |            |              |            | -                     | I/O  | SCK0 — Serial clock for SSP0.                                                                                     |
|                              |             |            |              |            | -                     | I    | <b>CT32B0_CAP1</b> — Capture input 1 for 32-bit timer 0.                                                          |
| PIO1_31                      | -           | 25         | -            | [3]        | I; PU                 | I/O  | <b>PIO1_31</b> — General purpose digital input/output pin.                                                        |
| USB_DM                       | 13          | 19         | G5           | [8]        | F                     | -    | <b>USB_DM</b> — USB bidirectional D– line.                                                                        |
| USB_DP                       | 14          | 20         | H5           | [8]        | F                     | -    | <b>USB_DP</b> — USB bidirectional D+ line.                                                                        |
| XTALIN                       | 4           | 6          | D1           | [9]        | -                     | -    | Input to the oscillator circuit and internal clock generator circuits. Input voltage must not exceed 1.8 V.       |
| XTALOUT                      | 5           | 7          | E1           | [9]        | -                     | -    | Output from the oscillator amplifier.                                                                             |
| V <sub>DD</sub>              | 6;<br>29    | 8;<br>44   | B4,<br>E2    |            | -                     | -    | Supply voltage to the internal regulator, the external rail, and the ADC. Also used as the ADC reference voltage. |
| V <sub>SS</sub>              | 33          | 5;<br>41   | B5,<br>D2    |            | -                     | -    | Ground.                                                                                                           |

#### Table 3. Pin description ...continued

## 7. Functional description

## 7.1 On-chip flash programming memory

The LPC11U1x contain up to 32 kB on-chip flash program memory. The flash can be programmed using In-System Programming (ISP) or In-Application Programming (IAP) via the on-chip boot loader software.

### 7.2 SRAM

The LPC11U1x contain a total of 6 kB on-chip static RAM memory.

## 7.3 On-chip ROM

The on-chip ROM contains the boot loader and the following Application Programming Interfaces (APIs):

- In-System Programming (ISP) and In-Application Programming (IAP) support for flash programming
- Power profiles for configuring power consumption and PLL settings
- 32-bit integer division routines

## 7.4 Memory map

The LPC11U1x incorporates several distinct memory regions, shown in the following figures. <u>Figure 5</u> shows the overall map of the entire address space from the user program viewpoint following reset. The interrupt vector area supports address remapping.

The AHB peripheral area is 2 MB in size and is divided to allow for up to 128 peripherals. The APB peripheral area is 512 kB in size and is divided to allow for up to 32 peripherals. Each peripheral of either type is allocated 16 kB of space. This allows simplifying the address decoding for each peripheral.

on-chip peripherals, allowing fine tuning of power consumption by eliminating all dynamic power use in any peripherals that are not required for the application. Selected peripherals have their own clock divider which provides even better power control.

#### 7.16.5.1 Power profiles

The power consumption in Active and Sleep modes can be optimized for the application through simple calls to the power profile. The power configuration routine configures the LPC11U1x for one of the following power modes:

- Default mode corresponding to power configuration after reset.
- CPU performance mode corresponding to optimized processing capability.
- Efficiency mode corresponding to optimized balance of current consumption and CPU performance.
- Low-current mode corresponding to lowest power consumption.

In addition, the power profile includes routines to select the optimal PLL settings for a given system clock and PLL input clock.

**Remark:** When using the USB, configure the LPC11U1x in Default mode.

### 7.16.5.2 Sleep mode

When Sleep mode is entered, the clock to the core is stopped. Resumption from the Sleep mode does not need any special sequence but re-enabling the clock to the ARM core.

In Sleep mode, execution of instructions is suspended until either a reset or interrupt occurs. Peripheral functions continue operation during Sleep mode and may generate interrupts to cause the processor to resume execution. Sleep mode eliminates dynamic power used by the processor itself, memory systems and related controllers, and internal buses.

### 7.16.5.3 Deep-sleep mode

In Deep-sleep mode, the LPC11U1x is in Sleep-mode and all peripheral clocks and all clock sources are off with the exception of the IRC. The IRC output is disabled unless the IRC is selected as input to the watchdog timer. In addition all analog blocks are shut down and the flash is in stand-by mode. In Deep-sleep mode, the user has the option to keep the watchdog oscillator and the BOD circuit running for self-timed wake-up and BOD protection.

The LPC11U1x can wake up from Deep-sleep mode via reset, selected GPIO pins, a watchdog timer interrupt, or an interrupt generating USB port activity.

Deep-sleep mode saves power and allows for short wake-up times.

### 7.16.5.4 Power-down mode

In Power-down mode, the LPC11U1x is in Sleep-mode and all peripheral clocks and all clock sources are off with the exception of watchdog oscillator if selected. In addition all analog blocks and the flash are shut down. In Power-down mode, the user has the option to keep the BOD circuit running for BOD protection.

The LPC11U1x can wake up from Power-down mode via reset, selected GPIO pins, a watchdog timer interrupt, or an interrupt generating USB port activity.

Power-down mode reduces power consumption compared to Deep-sleep mode at the expense of longer wake-up times.

#### 7.16.5.5 Deep power-down mode

In Deep power-down mode, power is shut off to the entire chip with the exception of the WAKEUP pin. The LPC11U1x can wake up from Deep power-down mode via the WAKEUP pin.

The LPC11U1x can be prevented from entering Deep power-down mode by setting a lock bit in the PMU block. Locking out Deep power-down mode enables the user to always keep the watchdog timer or the BOD running.

When entering Deep power-down mode, an external pull-up resistor is required on the WAKEUP pin to hold it HIGH. The RESET pin must also be held HIGH to prevent it from floating while in Deep power-down mode.

### 7.16.6 System control

#### 7.16.6.1 Reset

Reset has four sources on the LPC11U1x: the RESET pin, the Watchdog reset, power-on reset (POR), and the BrownOut Detection (BOD) circuit. The RESET pin is a Schmitt trigger input pin. Assertion of chip reset by any source, once the operating voltage attains a usable level, starts the IRC and initializes the flash controller.

A LOW-going pulse as short as 50 ns resets the part.

When the internal Reset is removed, the processor begins executing at address 0, which is initially the Reset vector mapped from the boot block. At that point, all of the processor and peripheral registers have been initialized to predetermined values.

An external pull-up resistor is required on the RESET pin if Deep power-down mode is used.

### 7.16.6.2 Brownout detection

The LPC11U1x includes four levels for monitoring the voltage on the  $V_{DD}$  pin. If this voltage falls below one of the four selected levels, the BOD asserts an interrupt signal to the NVIC. This signal can be enabled for interrupt in the Interrupt Enable Register in the NVIC in order to cause a CPU interrupt; if not, software can monitor the signal by reading a dedicated status register. Four additional threshold levels can be selected to cause a forced reset of the chip.

### 7.16.6.3 Code security (Code Read Protection - CRP)

This feature of the LPC11U1x allows user to enable different levels of security in the system so that access to the on-chip flash and use of the Serial Wire Debugger (SWD) and In-System Programming (ISP) can be restricted. When needed, CRP is invoked by programming a specific pattern into a dedicated flash location. IAP commands are not affected by the CRP.

In addition, ISP entry via the PIO0\_1 pin can be disabled without enabling CRP. For details see the LPC11U1x *user manual*.

There are three levels of Code Read Protection:

### 32-bit ARM Cortex-M0 microcontroller

## 7.17 Emulation and debugging

Debug functions are integrated into the ARM Cortex-M0. Serial wire debug functions are supported in addition to a standard JTAG boundary scan. The ARM Cortex-M0 is configured to support up to four breakpoints and two watch points.

The  $\overline{\text{RESET}}$  pin selects between the JTAG boundary scan ( $\overline{\text{RESET}}$  = LOW) and the ARM SWD debug ( $\overline{\text{RESET}}$  = HIGH). The ARM SWD debug port is disabled while the LPC11U1x is in reset.

To perform boundary scan testing, follow these steps:

- 1. Erase any user code residing in flash.
- 2. Power up the part with the RESET pin pulled HIGH externally.
- 3. Wait for at least 250  $\mu$ s.
- 4. Pull the RESET pin LOW externally.
- 5. Perform boundary scan operations.
- 6. Once the boundary scan operations are completed, assert the TRST pin to enable the SWD debug mode and release the RESET pin (pull HIGH).

**Remark:** The JTAG interface cannot be used for debug purposes.

LPC11U1X

29 of 72

### 32-bit ARM Cortex-M0 microcontroller

| Symbol           | Parameter                                  | Conditions                                                                                         | N          | lin                   | <b>Typ</b> [1] | Max             | Unit |
|------------------|--------------------------------------------|----------------------------------------------------------------------------------------------------|------------|-----------------------|----------------|-----------------|------|
| I <sub>OL</sub>  | LOW-level output                           | V <sub>OL</sub> = 0.4 V                                                                            | 4          |                       | -              | -               | mA   |
|                  | current                                    | $2.0~V \leq V_{DD} \leq 3.6~V$                                                                     |            |                       |                |                 |      |
|                  |                                            | $1.8 \text{ V} \le \text{V}_{\text{DD}} < 2.0 \text{ V}$                                           | 3          |                       | -              | -               | mA   |
| I <sub>OHS</sub> | HIGH-level short-circuit<br>output current | V <sub>OH</sub> = 0 V [                                                                            | 14] -      |                       | -              | -45             | mA   |
| I <sub>OLS</sub> | LOW-level short-circuit<br>output current  | $V_{OL} = V_{DD} $                                                                                 | 14] -      |                       | -              | 50              | mA   |
| I <sub>pd</sub>  | pull-down current                          | V <sub>1</sub> = 5 V                                                                               | 1          | 0                     | 50             | 150             | μA   |
| I <sub>pu</sub>  | pull-up current                            |                                                                                                    | -          | 15                    | -50            | -85             | μΑ   |
|                  |                                            | $1.8 \text{ V} \leq \text{V}_{\text{DD}} < 2.0 \text{ V}$                                          | _          | 10                    | -50            | -85             | μΑ   |
|                  |                                            | $V_{DD} < V_I < 5 V$                                                                               | 0          |                       | 0              | 0               | μΑ   |
| High-dri         | ve output pin (PIO0_7)                     | -                                                                                                  |            |                       |                |                 | _    |
| IIL              | LOW-level input current                    | V <sub>I</sub> = 0 V; on-chip pull-up resistor<br>disabled                                         | -          |                       | 0.5            | 10              | nA   |
| I <sub>IH</sub>  | HIGH-level input<br>current                | $V_I = V_{DD}$ ; on-chip pull-down resistor disabled                                               | -          |                       | 0.5            | 10              | nA   |
| I <sub>OZ</sub>  | OFF-state output<br>current                | $V_O = 0 V$ ; $V_O = V_{DD}$ ; on-chip<br>pull-up/down resistors disabled                          | -          |                       | 0.5            | 10              | nA   |
| VI               | input voltage                              |                                                                                                    | 12]<br>13] |                       | -              | 5.0             | V    |
| Vo               | output voltage                             | output active                                                                                      | 0          |                       | -              | V <sub>DD</sub> | V    |
| V <sub>IH</sub>  | HIGH-level input voltage                   |                                                                                                    | 0          | .7V <sub>DD</sub>     | -              | -               | V    |
| V <sub>IL</sub>  | LOW-level input voltage                    |                                                                                                    | -          |                       | -              | $0.3V_{DD}$     | V    |
| V <sub>hys</sub> | hysteresis voltage                         |                                                                                                    | 0          | .4                    | -              | -               | V    |
| V <sub>OH</sub>  | HIGH-level output                          | $2.5 \text{ V} \le \text{V}_{\text{DD}} \le 3.6 \text{ V}; \text{ I}_{\text{OH}} = -20 \text{ mA}$ | V          | ′ <sub>DD</sub> – 0.4 | -              | -               | V    |
|                  | voltage                                    | $1.8 \text{ V} \le \text{V}_{\text{DD}}$ < 2.5 V; $\text{I}_{\text{OH}}$ = -12 mA                  | V          | ′ <sub>DD</sub> – 0.4 | -              | -               | V    |
| V <sub>OL</sub>  | LOW-level output                           | $2.0 \text{ V} \leq \text{V}_{\text{DD}} \leq 3.6 \text{ V}; \text{ I}_{\text{OL}} = 4 \text{ mA}$ | -          |                       | -              | 0.4             | V    |
|                  | voltage                                    | $1.8 \text{ V} \le \text{V}_{\text{DD}}$ < 2.0 V; $\text{I}_{\text{OL}}$ = 3 mA                    | -          |                       | -              | 0.4             | V    |
| I <sub>OH</sub>  | HIGH-level output<br>current               |                                                                                                    | 2          | 0                     | -              | -               | mA   |
|                  |                                            | $1.8 \text{ V} \le \text{V}_{\text{DD}} < 2.5 \text{ V}$                                           | 1          | 2                     | -              | -               | mA   |
| I <sub>OL</sub>  | LOW-level output<br>current                | $V_{OL} = 0.4 V$<br>2.0 V $\leq V_{DD} \leq 3.6 V$                                                 | 4          |                       | -              | -               | mA   |
|                  |                                            | $1.8 \text{ V} \le \text{V}_{\text{DD}} < 2.0 \text{ V}$                                           | 3          |                       | -              | -               | mA   |
| I <sub>OLS</sub> | LOW-level short-circuit<br>output current  |                                                                                                    | 14] -      |                       | -              | 50              | mA   |
| I <sub>pd</sub>  | pull-down current                          | V <sub>1</sub> = 5 V                                                                               | 1          | 0                     | 50             | 150             | μA   |
| I <sub>pu</sub>  | pull-up current                            | $V_{I} = 0 V$<br>2.0 V $\leq V_{DD} \leq 3.6 V$                                                    | -          | 15                    | -50            | -85             | μA   |
|                  |                                            | $1.8 \text{ V} \le \text{V}_{\text{DD}} < 2.0 \text{ V}$                                           |            | 10                    | -50            | -85             | μA   |
|                  |                                            | $V_{DD} < V_{I} < 5 V$                                                                             | 0          |                       | 0              | 0               | μΑ   |

## Table 6. Static characteristics ...continued

 $T_{\text{omb}} = -40 \text{ °C to } +85 \text{ °C}$ , unless otherwise specified.

LPC11U1X

All information provided in this document is subject to legal disclaimers.

### 32-bit ARM Cortex-M0 microcontroller

| Symbol              | Parameter                           | Conditions | Min | Тур | Max             | Unit |
|---------------------|-------------------------------------|------------|-----|-----|-----------------|------|
| V <sub>IA</sub>     | analog input voltage                |            | 0   | -   | V <sub>DD</sub> | V    |
| C <sub>ia</sub>     | analog input capacitance            |            | -   | -   | 1               | pF   |
| ED                  | differential linearity error        | [1][2]     | -   | -   | ±1              | LSB  |
| E <sub>L(adj)</sub> | integral non-linearity              | [3]        | -   | -   | ±1.5            | LSB  |
| E <sub>O</sub>      | offset error                        | [4]        | -   | -   | ±3.5            | LSB  |
| E <sub>G</sub>      | gain error                          | [5]        | -   | -   | 0.6             | %    |
| ET                  | absolute error                      | [6]        | -   | -   | ±4              | LSB  |
| R <sub>vsi</sub>    | voltage source interface resistance |            | -   | -   | 40              | kΩ   |
| R <sub>i</sub>      | input resistance                    | [7][8]     | -   | -   | 2.5             | MΩ   |

#### Table 7. ADC static characteristics

 $T_{amb} = -40$  °C to +85 °C unless otherwise specified; ADC frequency 4.5 MHz,  $V_{DD} = 2.5$  V to 3.6 V.

[1] The ADC is monotonic, there are no missing codes.

[2] The differential linearity error (E<sub>D</sub>) is the difference between the actual step width and the ideal step width. See Figure 7.

[3] The integral non-linearity (E<sub>L(adj)</sub>) is the peak difference between the center of the steps of the actual and the ideal transfer curve after appropriate adjustment of gain and offset errors. See <u>Figure 7</u>.

[4] The offset error (E<sub>O</sub>) is the absolute difference between the straight line which fits the actual curve and the straight line which fits the ideal curve. See Figure 7.

[5] The gain error (E<sub>G</sub>) is the relative difference in percent between the straight line fitting the actual transfer curve after removing offset error, and the straight line which fits the ideal transfer curve. See <u>Figure 7</u>.

[6] The absolute error  $(E_T)$  is the maximum difference between the center of the steps of the actual transfer curve of the non-calibrated ADC and the ideal transfer curve. See Figure 7.

[7]  $T_{amb} = 25 \text{ °C}$ ; maximum sampling frequency  $f_s = 400 \text{kSamples/s}$  and analog input capacitance  $C_{ia} = 1 \text{ pF}$ .

[8] Input resistance  $R_i$  depends on the sampling frequency fs:  $R_i = 1 / (f_s \times C_{ia})$ .

### 32-bit ARM Cortex-M0 microcontroller



### 32-bit ARM Cortex-M0 microcontroller





| Peripheral                             | Typical<br>mA | supply cu | rrent in | Notes                                                                                                                                                 |  |  |  |  |  |
|----------------------------------------|---------------|-----------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
|                                        | n/a           | 12 MHz    | 48 MHz   |                                                                                                                                                       |  |  |  |  |  |
| IRC                                    | 0.27          | -         | -        | System oscillator running; PLL off; independent of main clock frequency.                                                                              |  |  |  |  |  |
| System oscillator<br>at 12 MHz         | 0.22          | -         | -        | IRC running; PLL off; independent of main clock frequency.                                                                                            |  |  |  |  |  |
| Watchdog<br>oscillator at<br>500 kHz/2 | 0.004         | -         | -        | System oscillator running; PLL off; independent of main clock frequency.                                                                              |  |  |  |  |  |
| BOD                                    | 0.051         | -         | -        | Independent of main clock frequency.                                                                                                                  |  |  |  |  |  |
| Main PLL                               | -             | 0.21      | -        | -                                                                                                                                                     |  |  |  |  |  |
| ADC                                    | -             | 0.08      | 0.29     | -                                                                                                                                                     |  |  |  |  |  |
| CLKOUT                                 | -             | 0.12      | 0.47     | Main clock divided by 4 in the CLKOUTDIV register.                                                                                                    |  |  |  |  |  |
| CT16B0                                 | -             | 0.02      | 0.06     | -                                                                                                                                                     |  |  |  |  |  |
| CT16B1                                 | -             | 0.02      | 0.06     | -                                                                                                                                                     |  |  |  |  |  |
| CT32B0                                 | -             | 0.02      | 0.07     | -                                                                                                                                                     |  |  |  |  |  |
| CT32B1                                 | -             | 0.02      | 0.06     | -                                                                                                                                                     |  |  |  |  |  |
| GPIO                                   | -             | 0.23      | 0.88     | GPIO pins configured as outputs and set to<br>LOW. Direction and pin state are maintained if<br>the GPIO is disabled in the SYSAHBCLKCFG<br>register. |  |  |  |  |  |
| IOCONFIG                               | -             | 0.03      | 0.10     | -                                                                                                                                                     |  |  |  |  |  |
| I2C                                    | -             | 0.04      | 0.13     | -                                                                                                                                                     |  |  |  |  |  |
| ROM                                    | -             | 0.04      | 0.15     | -                                                                                                                                                     |  |  |  |  |  |
| SPI0                                   | -             | 0.12      | 0.45     | -                                                                                                                                                     |  |  |  |  |  |
| SPI1                                   | -             | 0.12      | 0.45     | -                                                                                                                                                     |  |  |  |  |  |
| UART                                   | -             | 0.22      | 0.82     | -                                                                                                                                                     |  |  |  |  |  |
| WWDT                                   | -             | 0.02      | 0.06     | Main clock selected as clock source for the WDT.                                                                                                      |  |  |  |  |  |
| USB                                    | -             | -         | 1.2      | -                                                                                                                                                     |  |  |  |  |  |

 Table 9.
 Power consumption for individual analog and digital blocks

### 32-bit ARM Cortex-M0 microcontroller





### 32-bit ARM Cortex-M0 microcontroller

## 10.6 SSP interface

### Table 16. Dynamic characteristics of SPI pins in SPI mode

| Symbol                | Parameter              | Conditions                                                    |        | Min                         | Тур | Max                          | Unit |
|-----------------------|------------------------|---------------------------------------------------------------|--------|-----------------------------|-----|------------------------------|------|
| SPI maste             | er (in SPI mode)       |                                                               |        |                             |     |                              |      |
| T <sub>cy(clk)</sub>  | clock cycle time       | full-duplex mode                                              | [1]    | 50                          | -   | -                            | ns   |
|                       |                        | when only transmitting                                        | [1]    | 40                          |     |                              | ns   |
| t <sub>DS</sub>       | data set-up time       | in SPI mode                                                   | [2]    | 15                          | -   | -                            | ns   |
|                       |                        | $2.4~V \leq V_{DD} \leq 3.6~V$                                |        |                             |     |                              |      |
|                       |                        | $2.0~\textrm{V} \leq \textrm{V}_\textrm{DD} < 2.4~\textrm{V}$ | [2]    | 20                          |     |                              | ns   |
|                       |                        | $1.8 \text{ V} \le \text{V}_{\text{DD}}$ < 2.0 V              | [2]    | 24                          | -   | -                            | ns   |
| t <sub>DH</sub>       | data hold time         | in SPI mode                                                   | [2]    | 0                           | -   | -                            | ns   |
| t <sub>v(Q)</sub>     | data output valid time | in SPI mode                                                   | [2]    | -                           | -   | 10                           | ns   |
| t <sub>h(Q)</sub>     | data output hold time  | in SPI mode                                                   | [2]    | 0                           | -   | -                            | ns   |
| SPI slave             | (in SPI mode)          |                                                               |        | +                           |     |                              | #    |
| T <sub>cy(PCLK)</sub> | PCLK cycle time        |                                                               |        | 20                          | -   | -                            | ns   |
| t <sub>DS</sub>       | data set-up time       | in SPI mode                                                   | [3][4] | 0                           | -   | -                            | ns   |
| t <sub>DH</sub>       | data hold time         | in SPI mode                                                   | [3][4] | $3 \times T_{cy(PCLK)} + 4$ | -   | -                            | ns   |
| t <sub>v(Q)</sub>     | data output valid time | in SPI mode                                                   | [3][4] | -                           | -   | $3 \times T_{cy(PCLK)} + 11$ | ns   |
| t <sub>h(Q)</sub>     | data output hold time  | in SPI mode                                                   | [3][4] | -                           | -   | $2 \times T_{cy(PCLK)} + 5$  | ns   |

[1]  $T_{cy(clk)} = (SSPCLKDIV \times (1 + SCR) \times CPSDVSR) / f_{main}$ . The clock cycle time derived from the SPI bit rate  $T_{cy(clk)}$  is a function of the main clock frequency  $f_{main}$ , the SPI peripheral clock divider (SSPCLKDIV), the SPI SCR parameter (specified in the SSP0CR0 register), and the SPI CPSDVSR parameter (specified in the SPI clock prescale register).

[2]  $T_{amb} = -40 \ ^{\circ}C$  to 85  $^{\circ}C$ .

 $[3] \quad T_{cy(clk)} = 12 \times T_{cy(PCLK)}.$ 

[4]  $T_{amb} = 25 \text{ °C}$ ; for normal voltage supply range:  $V_{DD} = 3.3 \text{ V}$ .

For a bus-powered device, the VBUS signal does not need to be connected to the USB\_VBUS pin (see Figure 27). The USB\_CONNECT function can additionally be connected as shown in Figure 26 to prevent the USB from timing out when there is a significant delay between power-up and handling USB traffic.



**Remark:** When a bus-powered circuit as shown in <u>Figure 27</u> is used, configure the <u>PIO0\_3/USB\_VBUS</u> pin for GPIO (PIO0\_3) in the IOCON block to ensure that the USB\_CONNECT signal can still be controlled by software. For details on the soft-connect feature, see the LPC11U1x *user manual* (Ref. 1).

**Remark:** When a self-powered circuit is used without connecting VBUS, configure the PIO0\_3/USB\_VBUS pin for GPIO (PIO0\_3) and provide software that can detect the host presence through some other mechanism before enabling USB\_CONNECT and the soft-connect feature. Enabling the soft-connect without host presence will lead to USB compliance failure.

## 11.2 XTAL input

The input voltage to the on-chip oscillators is limited to 1.8 V. If the oscillator is driven by a clock in slave mode, it is recommended that the input be coupled through a capacitor with  $C_i = 100 \text{ pF}$ . To limit the input voltage to the specified range, choose an additional capacitor to ground  $C_g$  which attenuates the input voltage by a factor  $C_i/(C_i + C_g)$ . In slave mode, a minimum of 200 mV(RMS) is needed.

LPC11U1X

53 of 72

#### 32-bit ARM Cortex-M0 microcontroller



In slave mode the input clock signal should be coupled by means of a capacitor of 100 pF (Figure 28), with an amplitude between 200 mV(RMS) and 1000 mV(RMS). This corresponds to a square wave signal with a signal swing of between 280 mV and 1.4 V. The XTALOUT pin in this configuration can be left unconnected.

External components and models used in oscillation mode are shown in Figure 29 and in Table 18 and Table 19. Since the feedback resistance is integrated on chip, only a crystal and the capacitances  $C_{X1}$  and  $C_{X2}$  need to be connected externally in case of fundamental mode oscillation (the fundamental frequency is represented by L,  $C_L$  and  $R_S$ ). Capacitance  $C_P$  in Figure 29 represents the parallel package capacitance and should not be larger than 7 pF. Parameters  $F_{OSC}$ ,  $C_L$ ,  $R_S$  and  $C_P$  are supplied by the crystal manufacturer.



LPC11U1X Product data sh

#### 32-bit ARM Cortex-M0 microcontroller

## 12. Package outline



HVQFN33: plastic thermal enhanced very thin quad flat package; no leads; 33 terminals; body 7 x 7 x 0.85 mm

Fig 33. Package outline HVQFN33 (7 x 7 x 0.85 mm)

All information provided in this document is subject to legal disclaimers.

32-bit ARM Cortex-M0 microcontroller

## 14. Abbreviations

| Table 20. Abbreviations |                                                         |  |  |  |  |  |  |
|-------------------------|---------------------------------------------------------|--|--|--|--|--|--|
| Acronym                 | Description                                             |  |  |  |  |  |  |
| A/D                     | Analog-to-Digital                                       |  |  |  |  |  |  |
| ADC                     | Analog-to-Digital Converter                             |  |  |  |  |  |  |
| AHB                     | Advanced High-performance Bus                           |  |  |  |  |  |  |
| APB                     | Advanced Peripheral Bus                                 |  |  |  |  |  |  |
| BOD                     | BrownOut Detection                                      |  |  |  |  |  |  |
| GPIO                    | General Purpose Input/Output                            |  |  |  |  |  |  |
| JTAG                    | Joint Test Action Group                                 |  |  |  |  |  |  |
| PLL                     | Phase-Locked Loop                                       |  |  |  |  |  |  |
| RC                      | Resistor-Capacitor                                      |  |  |  |  |  |  |
| SPI                     | Serial Peripheral Interface                             |  |  |  |  |  |  |
| SSI                     | Serial Synchronous Interface                            |  |  |  |  |  |  |
| SSP                     | Synchronous Serial Port                                 |  |  |  |  |  |  |
| TAP                     | Test Access Port                                        |  |  |  |  |  |  |
| USART                   | Universal Synchronous Asynchronous Receiver/Transmitter |  |  |  |  |  |  |

## **15. References**

- [1] LPC11U1x User manual UM10462: http://www.nxp.com/documents/user\_manual/UM10462.pdf
- [2] LPC11U1x Errata sheet: http://www.nxp.com/documents/errata\_sheet/ES\_LPC11U1X.pdf

#### 32-bit ARM Cortex-M0 microcontroller

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

Non-automotive qualified products — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b)

## 18. Contact information

whenever customer uses the product for automotive applications beyond NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications.

## 17.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

I<sup>2</sup>C-bus — logo is a trademark of NXP Semiconductors N.V.

For more information, please visit: <u>http://www.nxp.com</u>

For sales office addresses, please send an email to: salesaddresses@nxp.com