

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

### Details

E·XF

| Product Status             | Obsolete                                                                     |
|----------------------------|------------------------------------------------------------------------------|
| Core Processor             | PIC                                                                          |
| Core Size                  | 8-Bit                                                                        |
| Speed                      | 4MHz                                                                         |
| Connectivity               | -                                                                            |
| Peripherals                | Brown-out Detect/Reset, POR, WDT                                             |
| Number of I/O              | 12                                                                           |
| Program Memory Size        | 768B (512 x 12)                                                              |
| Program Memory Type        | ОТР                                                                          |
| EEPROM Size                | -                                                                            |
| RAM Size                   | 25 x 8                                                                       |
| Voltage - Supply (Vcc/Vdd) | 3.5V ~ 15V                                                                   |
| Data Converters            | -                                                                            |
| Oscillator Type            | External                                                                     |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                            |
| Mounting Type              | Surface Mount                                                                |
| Package / Case             | 18-SOIC (0.295", 7.50mm Width)                                               |
| Supplier Device Package    | 18-SOIC                                                                      |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16hv540t-04i-so |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

### 1.2.6 INCREASED STACK DEPTH

The stack depth is 4 levels to allow modular program implementation by using functions and subroutines.

### 1.2.7 ENHANCED WATCHDOG TIMER (WDT) OPERATION

The WDT is enabled by setting FUSE 2 in the configuration word. The WDT setting is latched and the fuse disabled during SLEEP mode to reduce current consumption.

If the WDT is disabled by FUSE 2, it can be enabled/disabled under program control using bit 4 in OPTION2 Register (SWDTEN). The software WDT control is disabled at power-up.

The current consumption of the on-chip oscillator (used for the watchdog, oscillator startup timer and sleep timer) is less than  $1\mu A$  (typical) at 3 Volt operation.

### 1.2.8 REDUCED EXTERNAL RC OSCILLATOR STARTUP TIME

If the RC oscillator option is selected in the Configuration word (FOSC1=1 and FOSCO=1), the oscillator startup time is 1.0 ms nominal instead of 18 ms nominal. This is applicable after power-up (POR), either WDT interrupt or wake-up, external reset on MCLR, PCWU (wake on pin change) and Brown-out.

## 1.2.9 LOW-VOLTAGE OPERATION OF THE ENTIRE CPU DURING SLEEP

The voltage regulator can automatically lower the voltage to the core from 5 Volt to 3 Volt during sleep, resulting in reduced current consumption. This is an option bit (SL) in the OPTION2 register.

## 1.2.10 GLITCH FILTERS ON WAKE-UP PINS AND MCLR

Glitch sensitive inputs for wake-up on pin change are filtered to reduce susceptibility to interference. A similar filter reduces false reset on MCLR.

### 1.2.11 PROGRAMMABLE CLOCK GENERATOR

When used in RC mode, the CLKOUT pin can be used as a programmable clock output. The output is connected to TMR0, bit 0 and by setting the prescaler, clock out frequencies of CLKIN/8 to CLKIN/1024 can be generated. The CLKOUT pin can also be used as a general purpose output by modifying TMR0, bit 0.

### TABLE 1-1:PIC16HV540 DEVICE

|             |                         | PIC16HV540                        |
|-------------|-------------------------|-----------------------------------|
| Clock       | Maximum Frequency (MHz) | 20                                |
| Memory      | EPROM Program Memory    | 512                               |
|             | RAM Data Memory (bytes) | 25                                |
| Peripherals | Timer Module(s)         | TMR0                              |
| Packages    | I/O Pins                | 12                                |
|             | Voltage Range (Volts)   | 3.5V-15V                          |
|             | Number of Instructions  | 33                                |
|             | Packages                | 18-pin DIP<br>SOIC<br>20-pin SSOP |

All PICmicro<sup>®</sup> devices have Power-on Reset, selectable WDT, selectable code protect and high I/O current capability.

### 2.0 PIC16HV540 DEVICE VARIETIES

A variety of frequency ranges and packaging options are available. Depending on application and production requirements, the proper device option can be selected using the information in this section. When placing orders, please use the PIC16HV540 Product Identification System at the back of this data sheet to specify the correct part number.

For the PIC16HV540 family of devices, there is one device type, as indicated in the device number:

1. **HV**, as in PIC16HV540. These devices have EPROM program memory and operate over the standard voltage range of 3.5 to 15 volts.

### 2.1 <u>UV Erasable Devices</u>

The UV erasable versions, offered in CERDIP packages, are optimal for prototype development and pilot programs.

UV erasable devices can be programmed for any of the four oscillator configurations. Microchip's PICSTART<sup>®</sup> and PRO MATE<sup>®</sup> programmers both support programming of the PIC16HV540. Third party programmers also are available; refer to Literature Number DS00104 for a list of sources.

### 2.2 <u>One-Time-Programmable (OTP)</u> <u>Devices</u>

The availability of OTP devices is especially useful for customers expecting frequent code changes and updates.

The OTP devices, packaged in plastic packages, permit the user to program them once. In addition to the program memory, the configuration bits must be programmed.

### 2.3 <u>Quick-Turnaround-Production (QTP)</u> <u>Devices</u>

Microchip offers a QTP Programming Service for factory production orders. This service is made available for users who choose not to program a medium to high quantity of units and whose code patterns have stabilized. The devices are identical to the OTP devices but with all EPROM locations and configuration bit options already programmed by the factory. Certain code and prototype verification procedures apply before production shipments are available. (Please contact your Microchip Technology sales office for more details.)

### 2.4 <u>Serialized Quick-Turnaround-</u> <u>Production (SQTP) Devices</u>

Microchip offers the unique programming service where a few user-defined locations in each device are programmed with different serial numbers. The serial numbers may be random, pseudo-random or sequential.

Serial programming allows each device to have a unique number which can serve as an entry code, password or ID number. (Please contact your Microchip Technology sales office for more details.)

## 3.0 ARCHITECTURAL OVERVIEW

The high performance of the PIC16HV540 can be attributed to a number of architectural features commonly found in RISC microprocessors. To begin with, the PIC16HV540 uses a Harvard architecture in which program and data are accessed on separate buses. This improves bandwidth over traditional von Neumann architecture where program and data are fetched on the same bus. Separating program and data memory further allows instructions to be sized differently than the 8-bit wide data word. Instruction opcodes are 12bits wide making it possible to have all single word instructions. A 12-bit wide program memory access bus fetches a 12-bit instruction in a single cycle. A twostage pipeline overlaps fetch and execution of instructions. Consequently, all instructions (33) execute in a single cycle (200ns @ 20MHz) except for program branches.

The PIC16HV540 address 512 x 12 of program memory. All program memory is internal.

The PIC16HV540 can directly or indirectly address its register files and data memory. All special function registers including the program counter are mapped in the data memory. The PIC16HV540 has a highly orthogonal (symmetrical) instruction set that makes it possible to carry out any operation on any register using any addressing mode. This symmetrical nature and lack of 'special optimal situations' make programming with the PIC16HV540 simple yet efficient. In addition, the learning curve is reduced significantly. The PIC16HV540 device contains an 8-bit ALU and working register. The ALU is a general purpose arithmetic unit. It performs arithmetic and Boolean functions between data in the working register and any register file.

The ALU is 8-bits wide and capable of addition, subtraction, shift and logical operations. Unless otherwise mentioned, arithmetic operations are two's complement in nature. In two-operand instructions, typically one operand is the W (working) register. The other operand is either a file register or an immediate constant. In single operand instructions, the operand is either the W register or a file register.

The W register is an 8-bit working register used for ALU operations. It is not an addressable register.

Depending on the instruction executed, the ALU may affect the values of the Carry (C), Digit Carry (DC), and Zero (Z) bits in the STATUS register. The C and DC bits operate as a borrow and digit borrow out bit, respectively, in subtraction. See the SUBWF and ADDWF instructions for examples.

A simplified block diagram is shown in Figure 3-1, with the corresponding device pins described in Table 3-1.

### 4.5 OPTION2 Register

The OPTION2 register is a 6-bit wide, write-only register which contains various control bits to configure the added features on the PIC16HV540. A Power-on Reset sets the OPTION2<5:0> bits.

Example 4-2 illustrates how to initialize the OPTION2 register.

| Note: | All Power-on Resets will disable the     |
|-------|------------------------------------------|
|       | Brown-out Detect circuit. All subsequent |
|       | resets will not disable the Brown-out    |
|       | Detect if enabled.                       |

### EXAMPLE 4-2: INSTRUCTIONS FOR INITIALIZING OPTION2 REGISTER

movlw `0001 0111'b ; load OPTION2 setup value into W
tris 0x07 ; initialize OPTION2 register

### REGISTER 4-3: OPTION2 REGISTER (TRIS 07H)

| U-0      | U-0                                                   | W-1           | W-1            | W-1         | W-1                               | W-1        | W-1       |                          |
|----------|-------------------------------------------------------|---------------|----------------|-------------|-----------------------------------|------------|-----------|--------------------------|
|          | _                                                     | PCWU          | SWDTEN         | RL          | SL                                | BODL       | BODEN     | W = Writable bit         |
| bit7     |                                                       |               |                |             |                                   |            | 0         | U = Unimplemented bit    |
|          |                                                       |               |                |             |                                   |            |           | - n = Value at POR reset |
| bit 7-6: | Unimplem                                              | ented         |                |             |                                   |            |           |                          |
| bit 5:   | PCWU: Wa                                              | ake-up on I   | Pin Change     |             |                                   |            |           |                          |
|          | 1 = Disable                                           | ed<br>d       |                |             |                                   |            |           |                          |
|          |                                                       | u             |                |             |                                   |            |           |                          |
| bit 4:   | SWDTEN:                                               | Software (    | Controlled W   | DT Enable   | e bit<br>ration bit – 0           |            |           |                          |
|          | 0 = WDT is                                            | s on if the V | NDTEN conf     | iouration b | attorn bit = 0<br>bit = 0: if WDT | FN bit = 1 | then SWDT | EN is 'don't care'       |
| hit 2:   |                                                       |               |                | ot bit      |                                   |            |           |                          |
| DII 3.   | 1 = 5 volt                                            | lieu vollay   |                |             |                                   |            |           |                          |
|          | 0 = 3 volt                                            |               |                |             |                                   |            |           |                          |
| bit 2:   | SL: Sleep                                             | Voltage Le    | vel Select bit |             |                                   |            |           |                          |
|          | 1 = <b>RL</b> bit s                                   | setting       |                |             |                                   |            |           |                          |
|          | 0 = 3 volt                                            |               |                |             |                                   |            |           |                          |
| bit 1:   | BODL: Bro                                             | wn-out Vo     | Itage Level S  | elect bit   |                                   |            |           |                          |
|          | 1 = <b>RL</b> bit setting, but <b>SL</b> during SLEEP |               |                |             |                                   |            |           |                          |
|          | 0 = 3 volt                                            |               |                |             |                                   |            |           |                          |
| bit 0:   | BODEN: B                                              | rown-out E    | Enabled        |             |                                   |            |           |                          |
|          | 1 = Disable                                           | ed<br>-       |                |             |                                   |            |           |                          |
|          | U = Enable                                            | a             |                |             |                                   |            |           |                          |
|          |                                                       |               |                |             |                                   |            |           |                          |

## 5.0 I/O PORTS

As with any other register, the I/O registers can be written and read under program control. However, read instructions (e.g., MOVF PORTB, W) always read the I/O pins independent of the pin's input/output modes. On RESET, all I/O ports are defined as input (inputs are at hi-impedance) since the I/O control registers (TRISA, TRISB) are all set.

### 5.1 <u>PORTA</u>

PORTA is a 4-bit I/O register. Only the low order 4 bits are used (RA3:RA0). Bits 7-4 are unimplemented and read as '0's. The inputs will tolerate input voltages as high as VIO and outputs will swing from Vss to VIO. The internal voltage regulator VIO powers PORTA I/O pads. The internal regulator output, VIO, is switchable between 3Vdc and 5Vdc, via the (RL) bit in the OPTION2 register.

### 5.2 <u>PORTB</u>

PORTB is an 8-bit I/O register (PORTB<7:0>). All 8 PORTB I/Os are high voltage I/O. The inputs will tolerate input voltages as high as VDD and outputs will swing from Vss to VDD. In addition, 5 of the PORTB pins can be configured for the wake-up on change feature. Pins RB0, RB1, RB2 and RB3 latch the state of the pin at the onset of sleep mode. (No "dummy" read of the PORTB pins is required prior to executing the SLEEP instruction.) A level change on the input resets the device, implementing wake-up on pin change. The PCWUF bit in the status register is cleared to indicate that a pin change caused the reset. This feature can be enabled/ disabled in the OPTION2 register.

PORTB pin RB7 also exhibits this wake-up on pin high feature but is specially adapted for a slow-rising input signal. This special feature prevents excessive power consumption when desiring long sleep periods without using the watchdog timer and prescaler. PCWUF bit in the status register is cleared to indicate that a pin change caused the reset. This feature can be enabled/ disabled in the OPTION2 register.

Only pins configured as inputs can cause this wake-up on pin change to occur.

To prevent false wake-up on pin change events on pins RB<0:3>, the pin state must be driven to a logic 1 or logic 0 and not left floating during the "SLEEP" state. For pin RB7, the pin state must be driven to logic 0 and allowed to ramp to a logic 1 for correct operation.

### 5.3 TRIS Registers

The output driver control registers are loaded with the contents of the W register by executing the TRIS f instruction. A '1' from a TRIS register bit puts the corresponding output driver in a hi-impedance mode. A '0' puts the contents of the output data latch on the selected pins, enabling the output buffer.

| Note: | A read of the ports reads the pins, not the    |
|-------|------------------------------------------------|
|       | output data latches. That is, if an output     |
|       | driver on a pin is enabled and driven high,    |
|       | but the external system is holding it low, a   |
|       | read of the port will indicate that the pin is |
|       | low.                                           |

The TRIS registers are "write-only" and are set (output drivers disabled) upon RESET.

### 5.4 I/O Interfacing

The equivalent circuit for the PORTA and PORTB I/O pins are shown in Figure 5-1 through Figure 5-4. All ports may be used for both input and output operation. For input operations, these ports are non-latching. Any input must be present until read by an input instruction (e.g., MOVF PORTB, W). The outputs are latched and remain unchanged until the output latch is rewritten. To use a port pin as output, the corresponding direction control bit (in TRISA, TRISB) must be cleared (= 0). For use as an input, the corresponding TRIS bit must be set. Any I/O pin can be programmed individually as input or output.

| Address | Name                                          | Bit 7 | Bit 6 | Bit 5 | Bit 4  | Bit 3 | Bit 2 | Bit 1 | Bit 0     | Value on<br>Power-On<br>Reset | Value on<br>MCLR and<br>WDT Reset | Value on<br>Wake-up on<br>Pin Change | Value on<br>Brown-Out<br>Reset |
|---------|-----------------------------------------------|-------|-------|-------|--------|-------|-------|-------|-----------|-------------------------------|-----------------------------------|--------------------------------------|--------------------------------|
| N/A     | N/A TRIS I/O control registers (TRISA, TRISB) |       |       |       |        |       |       |       | 1111 1111 | 1111 1111                     | 1111 1111                         | 1111 1111                            |                                |
| 05h     | PORTA                                         | _     | -     | _     | _      | RA3   | RA2   | RA1   | RA0       | xxxx                          | uuuu                              | uuuu                                 | xxxx                           |
| 06h     | PORTB                                         | RB7   | RB6   | RB5   | RB4    | RB3   | RB2   | RB1   | RB0       | XXXX XXXX                     | uuuu uuuu                         | uuuu uuuu                            | xxxx xxxx                      |
| 03h     | STATUS                                        | PCWUF | PA1   | PA0   | TO     | PD    | Z     | DC    | С         | 100x xxxx                     | 100q quuu                         | 000u uuuu                            | x00x xxxx                      |
| N/A     | OPTION2                                       | _     | _     | PCWU  | SWDTEN | RL    | SL    | BODL  | BODEN     | 11 1111                       | uu uuuu                           | uu uuuu                              | xx xxxx                        |

### TABLE 5-1: SUMMARY OF PORT REGISTERS

Legend: Shaded boxes = unimplemented, read as '0', --= unimplemented, read as '0', x = unknown, u = unchanged.

### 5.5 I/O Programming Considerations

#### 5.5.1 BI-DIRECTIONAL I/O PORTS

Some instructions operate internally as read followed by write operations. The BCF and BSF instructions, for example, read the entire port into the CPU, execute the bit operation and re-write the result. Caution must be used when these instructions are applied to a port where one or more pins are used as input/outputs. For example, a BSF operation on bit5 of PORTB will cause all eight bits of PORTB to be read into the CPU, bit5 to be set and the PORTB value to be written to the output latches. If another bit of PORTB is used as a bi-directional I/O pin (say bit0) and it is defined as an input at this time, the input signal present on the pin itself would be read into the CPU and rewritten to the data latch of this particular pin, overwriting the previous content. As long as the pin stays in the input mode, no problem occurs. However, if bit0 is switched into output mode later on, the content of the data latch may now be unknown.

Example 5-1 shows the effect of two sequential read-modify-write instructions (e.g.,  ${\tt BCF}\,,\;{\tt BSF},$  etc.) on an I/ O port.

A pin actively outputting a high or a low should not be driven from external devices at the same time in order to change the level on this pin ("wired-or", "wired-and"). The resulting high output currents may damage the chip.

### EXAMPLE 5-1: READ-MODIFY-WRITE INSTRUCTIONS ON AN I/O PORT

;Initial PORT Settings

; PORTB<7:4> Inputs

; PORTB<3:0> Outputs

;PORTB<7:6> have external pull-ups and are ;not connected to other circuitry

| BCFPORTB, 7;01pppppp11ppppppBCFPORTB, 6;10pppppp11ppppppMOVLW03Fh;;TRISPORTB;10pppppp10pppppp | ;;; |                     |                          |        | PORT                | latch        | PORT         | pins         | _ |
|-----------------------------------------------------------------------------------------------|-----|---------------------|--------------------------|--------|---------------------|--------------|--------------|--------------|---|
| TRIS PORTE ;10pp pppp 10pp pppp                                                               |     | BCF<br>BCF<br>MOVLW | PORTB,<br>PORTB,<br>03Fh | 7<br>6 | ;01pp<br>;10pp<br>; | pppp<br>pqqq | 11pp<br>11pp | pppp<br>pqqq |   |
|                                                                                               |     | TRIS                | PORTB                    |        | ;10pp               | pppp         | 10pp         | pppp         |   |

;Note that the user may have expected the pin ;values to be 00pp pppp. The 2nd BCF caused ;RB7 to be latched as the pin value (High).

## 5.5.2 SUCCESSIVE OPERATIONS ON I/O PORTS

The actual write to an I/O port happens at the end of an instruction cycle, whereas for reading, the data must be valid at the beginning of the instruction cycle (Figure 5-5). Therefore, care must be exercised if a write followed by a read operation is carried out on the same I/O port. The sequence of instructions should allow the pin voltage to stabilize (load dependent) before the next instruction, which causes that file to be read into the CPU, is executed. Otherwise, the previous state of that pin may be read into the CPU rather than the new state. When in doubt, it is better to separate these instructions with a NOP or another instruction not accessing this I/O port.

# 7.0 SPECIAL FEATURES OF THE CPU

What sets a microcontroller apart from other processors are special circuits that deal with the needs of realtime applications. The PIC16HV540 family of microcontrollers has a host of such features intended to maximize system reliability, minimize cost through elimination of external components, provide power saving operating modes and offer code protection. These features are:

- Oscillator selection
- Reset
- Power-On Reset (POR)
- Brown-out Detect
- Device Reset Timer (DRT)
- Wake-up from SLEEP on Pin Change
- Enhanced Watchdog Timer (WDT)
- SLEEP
- Code protection

The PIC16HV540 Family has a Watchdog Timer which can be shut off only through configuration bit WDTEN. It runs off of its own RC oscillator for added reliability. There is an 18 ms delay provided by the Device Reset Timer (DRT), intended to keep the chip in reset until the crystal oscillator is stable. With this timer on-chip, most applications need no external reset circuitry.

**REGISTER 7-1: CONFIGURATION WORD FOR PIC16HV540** 

| CP                                                                                                                                    | CP                                                                                                                                                   | CP                         | CP                                  | CP                          | CP              | CP     | CP     | CP      | WDTEN       | Fosc1  | Fosc0    | Register:CONFIG               |
|---------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|-------------------------------------|-----------------------------|-----------------|--------|--------|---------|-------------|--------|----------|-------------------------------|
| bit11                                                                                                                                 |                                                                                                                                                      |                            |                                     |                             |                 |        |        |         |             |        | bit0     | Address <sup>(1)</sup> :0FFFh |
| bit 11-                                                                                                                               | -3: <b>CP</b> :<br>1 =<br>0 =                                                                                                                        | : Code<br>Code p<br>Code p | Protect<br>protection<br>protection | ion bits<br>on off<br>on on | i               |        |        |         |             |        |          |                               |
| bit 2:                                                                                                                                | <ul> <li>bit 2: WDTEN: Watchdog Timer Enable bit</li> <li>1 = WDT enabled</li> <li>0 = WDT disabled (control is placed on the SWDTEN bit)</li> </ul> |                            |                                     |                             |                 |        |        |         |             |        |          |                               |
| bit 1-0: Fosc<1:0>: Oscillator Selection bits<br>11 = RC oscillator<br>10 = HS oscillator<br>01 = XT oscillator<br>00 = LP oscillator |                                                                                                                                                      |                            |                                     |                             |                 |        |        |         |             |        |          |                               |
| Note                                                                                                                                  | 1: Ref<br>acc                                                                                                                                        | er to tl<br>ess the        | ne PIC<br>config                    | 16C5X<br>uration            | Progra<br>word. | Imming | Specif | ication | (Literature | number | DS30190) | to determine how to           |

The SLEEP mode is designed to offer a very low current power-down mode. The user can wake up from SLEEP through external reset or through a Watchdog Timer time-out. Several oscillator options are also made available to allow the part to fit the application. The RC oscillator option saves system cost while the LP crystal option saves power. A set of configuration bits are used to select various options.

### 7.1 Configuration Bits

Configuration bits can be programmed to select various device configurations. Two bits are for the selection of the oscillator type and one bit is the Watchdog Timer enable bit. Nine bits are code protection bits (Figure 7-1) for the PIC16HV540 devices.

FIGURE 7-8: TIME-OUT SEQUENCE ON POWER-UP (MCLR NOT TIED TO VDD)



### FIGURE 7-9: TIME-OUT SEQUENCE ON POWER-UP (MCLR TIED TO VDD): FAST VDD RISE TIME



### FIGURE 7-10: TIME-OUT SEQUENCE ON POWER-UP (MCLR TIED TO VDD): SLOW VDD RISE TIME



### 7.9 <u>Time-out Sequence and Power-down</u> Status Bits (TO/PD/PCWUF)

The  $\overline{\text{TO}}$ ,  $\overline{\text{PD}}$  and  $\overline{\text{PCWUF}}$  bits in the STATUS register can be tested to determine if a RESET condition has been caused by a power-up condition, a  $\overline{\text{MCLR}}$ , Watchdog Timer (WDT) Reset, WDT Wake-up Reset, or Wake-up from SLEEP on Pin Change.

# TABLE 7-7:TO/PD/PCWUF STATUSAFTER RESET

| PCWUF | то | PD | RESET was caused by                          |
|-------|----|----|----------------------------------------------|
| 1     | 1  | 1  | Power-up (POR)                               |
| u     | u  | u  | MCLR Reset (normal operation) <sup>(1)</sup> |
| u     | 1  | 0  | MCLR Wake-up Reset (from SLEEP)              |
| u     | 0  | 1  | WDT Reset (normal operation)                 |
| u     | 0  | 0  | WDT Wake-up Reset (from SLEEP)               |
| 0     | u  | u  | Wake-up from SLEEP on Pin Change             |
| x     | x  | x  | Brown-out Reset                              |

Legend: u = unchanged, x = unknown

Note 1: The TO and PD and PCWUF bits maintain their status (u) until a reset occurs. A low-pulse on the MCLR input does not change the TO and PD and PCWUF status bits.

These STATUS bits are only affected by events listed in Table 7-8.

# TABLE 7-8:EVENTS AFFECTING TO/PDSTATUS BITS

| Event                               | PCWUF | то | PD | Remarks         |
|-------------------------------------|-------|----|----|-----------------|
| Power-up                            | 1     | 1  | 1  |                 |
| WDT Time-out                        | u     | 0  | u  | No effect on PD |
| SLEEP instruction                   | 1     | 1  | 0  |                 |
| CLRWDT instruction                  | u     | 1  | 1  |                 |
| Wake-up from SLEEP<br>on Pin Change | 0     | u  | u  |                 |

Legend: u = unchanged

Note: A WDT time-out will occur regardless of the status of the TO bit. A SLEEP instruction will be executed, regardless of the status of the PD bit. Table 7-7 reflects the status of TO and PD after the corresponding event.

Table 7-3 lists the reset conditions for the special function registers, while Table 7-4 lists the reset conditions for all the registers.

### 7.10 Power-down Mode (SLEEP)

A device may be powered down (SLEEP) and later powered up (Wake-up from SLEEP).

### 7.10.1 SLEEP

The Power-down mode is entered by executing a SLEEP instruction.

If enabled, the Watchdog Timer will be cleared but keeps running, the TO bit (STATUS<4>) is set, the PD bit (STATUS<3>) is cleared, the PCWUF bit (STATUS<7>) is set and the oscillator driver is turned off. The I/O ports maintain the status they had before the SLEEP instruction was executed (driving high, driving low, or hi-impedance).

It should be noted that a RESET generated by a WDT time-out does not drive the MCLR/VPP pin low.

For lowest current consumption while powered down, the TOCKI input should be at VDD or Vss and the  $\overline{\text{MCLR}}$ /VPP pin must be at a logic high level (VIH  $\overline{\text{MCLR}}$ ).

### 7.10.2 WAKE-UP FROM SLEEP

The device can wake up from SLEEP through one of the following events:

- 1. An external reset input on MCLR/VPP pin.
- 2. A Watchdog Timer Time-out Reset (if WDT was enabled).
- 3. A change on input pins PORTB:<0-3,7> when Wake-up on Pin Change is enabled.
- 4. Brown-out Reset.

These events cause a device RESET. The TO and PD and PCWUF bits can be used to determine the cause of device RESET. The TO bit is cleared if a WDT timeout occurred (and caused wake-up). The PD bit, which is set on power-up, is cleared when SLEEP is invoked.

The PCWUF bit indicates a change in state while in SLEEP at pins PORTB:<0-3,7> (since the SLEEP state was entered).

The WDT is cleared when the device wakes from SLEEP, regardless of the wake-up source.

### 7.11 Program Verification/Code Protection

If the code protection bit(s) have not been programmed, the on-chip program memory can be read out for verification purposes.

| Note: | Microchip does not recommend code pro- |
|-------|----------------------------------------|
|       | tecting windowed devices.              |

### 7.12 ID Locations

Four memory locations are designated as ID locations where the user can store checksum or other code-identification numbers. These locations are not accessible during normal execution but are readable and writable during program/verify.

Use only the lower 4 bits of the ID locations and always program the upper 8 bits as '1's.

| Note: | Microchip will assign a unique pattern    |
|-------|-------------------------------------------|
|       | number for QTP and SQTP requests and      |
|       | for ROM devices. This pattern number will |
|       | be unique and traceable to the submitted  |
|       | code.                                     |

| Mnemonic,         |         | Description                  | Qualas | 12-Bit Opcode |      |      | Status        | Natas |
|-------------------|---------|------------------------------|--------|---------------|------|------|---------------|-------|
| Operan            | ds      | Description                  | Cycles | MSb           |      | LSb  | Affected      | Notes |
| ADDWF             | f,d     | Add W and f                  | 1      | 0001          | 11df | ffff | C,DC,Z        | 1,2,4 |
| ANDWF             | f,d     | AND W with f                 | 1      | 0001          | 01df | ffff | Z             | 2,4   |
| CLRF              | f       | Clear f                      | 1      | 0000          | 011f | ffff | Z             | 4     |
| CLRW              | -       | Clear W                      | 1      | 0000          | 0100 | 0000 | Z             |       |
| COMF              | f, d    | Complement f                 | 1      | 0010          | 01df | ffff | Z             |       |
| DECF              | f, d    | Decrement f                  | 1      | 0000          | 11df | ffff | Z             | 2,4   |
| DECFSZ            | f, d    | Decrement f, Skip if 0       | 1(2)   | 0010          | 11df | ffff | None          | 2,4   |
| INCF              | f, d    | Increment f                  | 1      | 0010          | 10df | ffff | Z             | 2,4   |
| INCFSZ            | f, d    | Increment f, Skip if 0       | 1(2)   | 0011          | 11df | ffff | None          | 2,4   |
| IORWF             | f, d    | Inclusive OR W with f        | 1      | 0001          | 00df | ffff | Z             | 2,4   |
| MOVF              | f, d    | Move f                       | 1      | 0010          | 00df | ffff | Z             | 2,4   |
| MOVWF             | f       | Move W to f                  | 1      | 0000          | 001f | ffff | None          | 1,4   |
| NOP               | -       | No Operation                 | 1      | 0000          | 0000 | 0000 | None          |       |
| RLF               | f, d    | Rotate left f through Carry  | 1      | 0011          | 01df | ffff | С             | 2,4   |
| RRF               | f, d    | Rotate right f through Carry | 1      | 0011          | 00df | ffff | С             | 2,4   |
| SUBWF             | f, d    | Subtract W from f            | 1      | 0000          | 10df | ffff | C,DC,Z        | 1,2,4 |
| SWAPF             | f, d    | Swap f                       | 1      | 0011          | 10df | ffff | None          | 2,4   |
| XORWF             | f, d    | Exclusive OR W with f        | 1      | 0001          | 10df | ffff | Z             | 2,4   |
| <b>BIT-ORIENT</b> | ED FILI | E REGISTER OPERATIONS        |        |               |      |      |               |       |
| BCF               | f, b    | Bit Clear f                  | 1      | 0100          | bbbf | ffff | None          | 2,4   |
| BSF               | f, b    | Bit Set f                    | 1      | 0101          | bbbf | ffff | None          | 2,4   |
| BTFSC             | f, b    | Bit Test f, Skip if Clear    | 1 (2)  | 0110          | bbbf | ffff | None          |       |
| BTFSS             | f, b    | Bit Test f, Skip if Set      | 1 (2)  | 0111          | bbbf | ffff | None          |       |
| LITERAL AN        | ND CON  | ITROL OPERATIONS             |        |               |      |      |               |       |
| ANDLW             | k       | AND literal with W           | 1      | 1110          | kkkk | kkkk | Z             |       |
| CALL              | k       | Call subroutine              | 2      | 1001          | kkkk | kkkk | None          | 1     |
| CLRWDT            | k       | Clear Watchdog Timer         | 1      | 0000          | 0000 | 0100 | TO, PD        |       |
| GOTO              | k       | Unconditional branch         | 2      | 101k          | kkkk | kkkk | None          |       |
| IORLW             | k       | Inclusive OR Literal with W  | 1      | 1101          | kkkk | kkkk | Z             |       |
| MOVLW             | k       | Move Literal to W            | 1      | 1100          | kkkk | kkkk | None          |       |
| OPTION            | k       | Load OPTION register         | 1      | 0000          | 0000 | 0010 | None          |       |
| RETLW             | k       | Return, place Literal in W   | 2      | 1000          | kkkk | kkkk | None          |       |
| SLEEP             | _       | Go into standby mode         | 1      | 0000          | 0000 | 0011 | TO, PD, PCWUF |       |
| TRIS              | f       | Load TRIS register           | 1      | 0000          | 0000 | Offf | None          | 3     |
| XORLW             | k       | Exclusive OR Literal to W    | 1      | 1111          | kkkk | kkkk | Z             |       |

### TABLE 8-2: INSTRUCTION SET SUMMARY

**Note 1:** The 9th bit of the program counter will be forced to a '0' by any instruction that writes to the PC except for GOTO. (See individual device data sheets, Memory Section/Indirect Data Addressing, INDF and FSR Registers)

2: When an I/O register is modified as a function of itself (e.g. MOVF PORTB, 1), the value used will be that value present on the pins themselves. For example, if the data latch is '1' for a pin configured as input and is driven low by an external device, the data will be written back with a '0'.

**3:** The instruction TRIS f, where f = 5 or 6 causes the contents of the W register to be written to the tristate latches of PORTA or B respectively. A '1' forces the pin to a hi-impedance state and disables the output buffers.

**4:** If this instruction is executed on the TMR0 register (and, where applicable, d = 1), the prescaler will be cleared (if assigned to TMR0).

|--|

| MPLAB® Integrated       V       V       V       V       V       V       V       V       V       V       V       V       V       V       V       V       V       V       V       V       V       V       V       V       V       V       V       V       V       V       V       V       V       V       V       V       V       V       V       V       V       V       V       V       V       V       V       V       V       V       V       V       V       V       V       V       V       V       V       V       V       V       V       V       V       V       V       V       V       V       V       V       V       V       V       V       V       V       V       V       V       V       V       V       V       V       V       V       V       V       V       V       V       V       V       V       V       V       V       V       V       V       V       V       V       V       V       V       V       V       V       V       V       V       V       V       V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | >     >     >     >     >     >       >      >     >     >     >     > | >         >         >         >         >         > |                                           | >         >         >         >         > |                       |          |   |   |   |   |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|-----------------------------------------------------|-------------------------------------------|-------------------------------------------|-----------------------|----------|---|---|---|---|
| MPLAB® C17 Compiler       MPLAB® C17 Compiler         MPLAB® C18 Compiler       MPLAB® C18 Compiler         MPLAB® C10       MPLAB® C18         PICMASTER/PICMASTER-CE       V         MPLAB®-ICE       V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                        |                                                     |                                           |                                           |                       |          |   |   | - |   |
| MPLAB® C18 Compiler       MPLAB® C18 Compiler         MPASMMPLINK       ··         MPASMMPLINK       ··         MPLAB®-ICE       ··         MPLAB®-ICE       ··         Includence       ··         PICMASTER/PICMASTER-CE       ··         V       ··         MPLAB®-ICE       ··         Includence       ··         PICMASTER/PICMASTER-CE       ··         ··       ··         MPLAB®-ICE       ··         In-Circuit Emulator       ··         MPLAB®-ICD In-Circuit       ··         Debugger       ··         In-Circuit       ··         In-Cost Universal Dev. Kit       ··         V       ··         V       ··         V       ··         In-Cost Universal Dev. Kit       ··         V       ··         Universal Programmer       ··         V       ··         V       ··<                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                        |                                                     |                                           |                                           |                       |          |   |   |   |   |
| MPASMMMPLINK       v       v       v       v       v       v       v       v       v       v       v       v       v       v       v       v       v       v       v       v       v       v       v       v       v       v       v       v       v       v       v       v       v       v       v       v       v       v       v       v       v       v       v       v       v       v       v       v       v       v       v       v       v       v       v       v       v       v       v       v       v       v       v       v       v       v       v       v       v       v       v       v       v       v       v       v       v       v       v       v       v       v       v       v       v       v       v       v       v       v       v       v       v       v       v       v       v       v       v       v       v       v       v       v       v       v       v       v       v       v       v       v       v       v       v       v       v <t< td=""><td>&gt;     &gt;     &gt;     &gt;       &gt;     &gt;     &gt;     &gt;</td><td>&gt;     &gt;     &gt;     &gt;</td><td>&gt;         &gt;         &gt;         &gt;         &gt;</td><td>&gt;         &gt;         &gt;</td><td></td><td>&gt; &gt;<br/></td><td></td><td></td><td></td><td></td></t<>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | >     >     >     >       >     >     >     >                          | >     >     >     >                                 | >         >         >         >         > | >         >         >                     |                       | > ><br>  |   |   |   |   |
| MPLAB®-ICE       ··       ··       ··       ··       ··       ··       ··       ··       ··       ··       ··       ··       ··       ··       ··       ··       ··       ··       ··       ··       ··       ··       ··       ··       ··       ··       ··       ··       ··       ··       ··       ··       ··       ··       ··       ··       ··       ··       ··       ··       ··       ··       ··       ··       ··       ··       ··       ··       ··       ··       ··       ··       ··       ··       ··       ··       ··       ··       ··       ··       ··       ··       ··       ··       ··       ··       ··       ··       ··       ··       ··       ··       ··       ··       ··       ··       ··       ··       ··       ··       ··       ··       ··       ··       ··       ··       ··       ··       ··       ··       ··       ··       ··       ··       ··       ··       ··       ··       ··       ··       ··       ··       ··       ··       ··       ··       ··       ··       ··       ··       ··                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | >     >     >       >     >     >                                      | >     >     >                                       | >         >         >                     | <u> </u>                                  | >     >       >     > | >        | > | > |   |   |
| PICIMASTER/PICIMASTER-CE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | >     >       >     >                                                  | × × × ×                                             | <u> </u>                                  | >         >                               |                       |          |   |   |   |   |
| ICEPIC™ Low-Cost<br>In-Circuit Emulator<br>In-Circuit Emulator<br>MPLAB®-ICD In-Circuit<br>Debugger<br>Debugger<br>Debugger<br>Low-Cost Universal Dev. Kit<br>Low-Cost Universal Dev. Kit<br>Low-Cost Universal Dev. Kit<br>V<br>V<br>V<br>V<br>V<br>V<br>V<br>V<br>V<br>V<br>V<br>V<br>V<br>V<br>V<br>V<br>V<br>V<br>V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | >         >           >         *         >                            | > >                                                 | · · ·                                     | <u> </u>                                  |                       |          |   |   |   |   |
| MPLAB®-ICD In-Circuit       -*         Debugger       -*         Debugger       -*         Debugger       -*         Low-Cost Universal Dev. Kit       -         Low-Cost Universal Dev. Kit       -         Volframmer       -         Volframmer       -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | * *                                                                    | <b>`</b>                                            | > >                                       |                                           |                       |          |   |   |   |   |
| Programmer Cost Universal Dev. Kit Control Control Cost Universal Dev. Kit Control Control Cost Universal Dev. Kit Control Cost Universal Programmer | >                                                                      | ``                                                  | >                                         |                                           |                       |          |   |   |   |   |
| Programmer                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                        |                                                     |                                           | >                                         | ><br>>                | <b>`</b> |   |   |   |   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | >                                                                      | >                                                   | >                                         | >                                         | >                     | >        | ^ | > |   |   |
| SIMICE <                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                        |                                                     |                                           |                                           |                       |          |   |   |   |   |
| PICDEM-1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | +                                                                      | >                                                   |                                           |                                           | >                     |          |   |   |   |   |
| PICDEM-2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | +                                                                      |                                                     |                                           |                                           |                       | >        |   |   |   |   |
| IN PICDEM-3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                        |                                                     |                                           | >                                         |                       |          |   |   |   |   |
| PICDEM-14A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                        |                                                     |                                           |                                           |                       |          |   |   |   |   |
| PICDEM-17                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                        |                                                     |                                           |                                           |                       |          |   |   |   |   |
| E KEELoa® Evaluation Kit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                        |                                                     |                                           |                                           |                       |          |   | ~ |   |   |
| B KEELoo Transponder Kit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                        |                                                     |                                           |                                           |                       |          |   | ~ |   |   |
| ö microlD <sup>TM</sup> Programmer's Kit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                        |                                                     |                                           |                                           |                       |          |   |   | ~ |   |
| 2 125 kHz microID Developer's Kit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                        |                                                     |                                           |                                           |                       |          |   |   | ~ |   |
| 0 125 kHz Anticollision microlD<br>Developer's Kit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                        |                                                     |                                           |                                           |                       |          |   |   | > |   |
| 13.56 MHz Anticollision microlD<br>Developer's Kit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                        |                                                     |                                           |                                           |                       |          |   |   | > |   |
| MCP2510 CAN Developer's Kit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                        |                                                     |                                           |                                           |                       |          |   |   |   | ` |

1

 $\ensuremath{\textcircled{}^{\odot}}$  2000 Microchip Technology Inc.

## 10.0 ELECTRICAL CHARACTERISTICS - PIC16HV540

### Absolute Maximum Ratings<sup>†</sup>

| Ambient temperature under bias                                                                                | –20°C to +85°C                      |
|---------------------------------------------------------------------------------------------------------------|-------------------------------------|
| Storage temperature                                                                                           | –65°C to +150°C                     |
| Voltage on VDD with respect to VSS                                                                            | 0 to +16V                           |
| Voltage on MCLR with respect to Vss                                                                           | 0 to +14V                           |
| Voltage on all other pins with respect to Vss                                                                 | –0.6V to (VDD + 0.6V)               |
| Total power dissipation <sup>(1)</sup>                                                                        | 800 mW                              |
| Max. current out of Vss pin                                                                                   | 150 mA                              |
| Max. current into VDD pin                                                                                     | 100 mA                              |
| Max. current into an input pin (T0CKI only)                                                                   | ±500 μA                             |
| Input clamp current, Iık (VI < 0 or VI > VDD)                                                                 | ±20 mA                              |
| Output clamp current, IOK (VO < 0 or VO > VDD)                                                                | ±20 mA                              |
| Max. output current sunk by any I/O pin                                                                       | 25 mA                               |
| Max. output current sourced by any I/O pin                                                                    | 10 mA                               |
| Max. output current sourced by a single I/O port A or B                                                       | 40 mA                               |
| Max. output current sourced by a single I/O port A or B                                                       | 50 mA                               |
| <b>Note 1:</b> Power dissipation is calculated as follows: Pdis = VDD x {IDD - $\Sigma$ IOH} + $\Sigma$ {(VDD | -Voh) x Ioh} + $\Sigma$ (Vol x Iol) |

2: Voltage spikes below Vss at the  $\overline{\text{MCLR}}$  pin, inducing currents greater than 80mA, may cause latch-up. Thus, a series resistor of 50-100 $\Omega$  should be used when applying a "low" level to the  $\overline{\text{MCLR}}$  pin rather than pulling this pin directly to Vss.

<sup>†</sup> NOTICE: Stresses above those listed under "Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operation listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.

### 10.1 <u>DC Characteristics:</u> <u>PIC16HV540-04, 20 (Commercial)</u> <u>PIC16HV540-04I, 20I (Industrial)</u>

| DC Characteristics<br>Power Supply Pins                                                     |      |             | Standard Operating Conditions (unless otherwise specified)Operating Temperature $0^{\circ}C \leq TA \leq +70^{\circ}C$ (commercial) $-40^{\circ}C \leq TA \leq +85^{\circ}C$ (industrial) |                  |                |                                                                                                                                   |  |  |
|---------------------------------------------------------------------------------------------|------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------|--|--|
| Characteristic                                                                              | Sym. | Min.        | Typ. <sup>(1)</sup>                                                                                                                                                                       | Max.             | Units          | Conditions                                                                                                                        |  |  |
| Supply Voltage                                                                              | Vdd  | 3.5<br>4.5  | _                                                                                                                                                                                         | 15<br>15         | V<br>V         | LP, XT and RC modes<br>HS mode                                                                                                    |  |  |
| RAM Data Retention Voltage <sup>(2)</sup>                                                   | Vdr  | _           | 1.5*                                                                                                                                                                                      | —                | V              | Device in SLEEP mode                                                                                                              |  |  |
| VDD start voltage to ensure<br>Power-on Reset                                               | VPOR | —           | Vss                                                                                                                                                                                       | —                | V              | See section on Power-on Reset for details.                                                                                        |  |  |
| VDD rise rate to ensure SVDD<br>Power-on Reset                                              |      | 0.05<br>Vdd |                                                                                                                                                                                           |                  | V/ms           | See Section 7.4 for details on<br>Power-on Reset                                                                                  |  |  |
| Supply Current <sup>(3)</sup><br>HS option<br>XT and RC <sup>(4)</sup> options<br>LP option | IDD  |             | 5<br>1.8<br>300                                                                                                                                                                           | 20<br>3.3<br>500 | mA<br>mA<br>μA | Fosc = 20 MHz, VDD = 15V, VREG = 5V<br>Fosc = 4 MHz, VDD = 15V, VREG = 5V<br>Fosc = 32 kHz, VDD = 15V, VREG = 5V,<br>WDT disabled |  |  |
| Power-down Current <sup>(5)(6)</sup>                                                        | IPD  | _           | 4.5                                                                                                                                                                                       | 20               | μA             | VDD = 15V, VREG = 5V sleep timer enable,<br>BOD disabled                                                                          |  |  |
|                                                                                             |      | _           | 0.25<br>1.8                                                                                                                                                                               | 14<br>10         | μΑ<br>μΑ       | VDD = 15V, VREG = 3V sleep timer enable,<br>BOD disabled<br>VDD = 15V, VREG = 5V sleep timer disabled,<br>BOD disabled            |  |  |
|                                                                                             |      | —           | 1.4                                                                                                                                                                                       | 5                | μA             | VDD = 15V, $VREG = 3V$ sleep timer disabled,<br>BOD disabled                                                                      |  |  |
| Brown-out Current                                                                           |      | —           | 0.5                                                                                                                                                                                       | —                | μA             | VDD = 15V, VREG = 5V, BOD enabled                                                                                                 |  |  |
| Brown-out Detector Threshold                                                                | Bvdd | 2.7<br>1.8  | 3.1<br>2.2                                                                                                                                                                                | 4.2<br>2.8       | V<br>V         | $VDD = 15V, VREG = 5V^{*}$ (7)<br>$VDD = 15V, VREG = 3V^{*}$ (7)                                                                  |  |  |
| Regulation Voltage                                                                          | Vio  | 2<br>4      | 3<br>5                                                                                                                                                                                    | 4.5<br>6         | V<br>V         | VDD = 15V, VREG = 3V, Unloaded outputs,<br>SLEEP<br>VDD = 15V, VREG = 5V, Unloaded outputs,<br>SLEEP                              |  |  |

\* These parameters are characterized but not tested.

- Note 1: Data in the Typical ("Typ") column is based on characterization results at 25°C. This data is for design guidance only and is not tested.
  - 2: This is the limit to which VDD can be lowered in SLEEP mode without losing RAM data.
  - **3:** The supply current is mainly a function of the operating voltage and frequency. Other factors such as bus loading, oscillator type, bus rate, internal code execution pattern, and temperature also have an impact on the current consumption.
    - a) The test conditions for all IDD measurements in active operation mode are:
    - OSC1 = external square wave, from rail-to-rail; all I/O pins tristated, pulled to Vss, TOCKI = VDD, MCLR = VDD; WDT enabled/disabled as specified.
    - b) For standby current measurements, the conditions are the same, except that the device is in SLEEP mode.
  - 4: Does not include current through REXT. The current through the resistor can be estimated by the formula: IR = VDD/2REXT (mA) with REXT in k $\Omega$ .
  - 5: The power down current in SLEEP mode does not depend on the oscillator type. Power-down current is measured with the part in SLEEP mode, with all I/O pins in hi-impedance state and tied to VDD and Vss.
  - 6: The oscillator start-up time can be as much as 8 seconds for XT and LP oscillator selection, if the SLEEP mode is exited or during initial power-up.
  - 7: See Section 7.6.1 for additional information.

### 10.3 Timing Parameter Symbology and Load Conditions

The timing parameter symbols have been created following one of the following formats:

1. TppS2ppS

2. TppS

|      | •                                          |     |                |
|------|--------------------------------------------|-----|----------------|
| Т    |                                            |     |                |
| F    | Frequency                                  | Т   | Time           |
| Lowe | ercase subscripts (pp) and their meanings: |     |                |
| рр   |                                            |     |                |
| 2    | to                                         | mc  | MCLR           |
| ck   | CLKOUT                                     | osc | oscillator     |
| су   | cycle time                                 | os  | OSC1           |
| drt  | device reset timer                         | t0  | TOCKI          |
| io   | I/O port                                   | wdt | watchdog timer |
| Uppe | ercase letters and their meanings:         |     |                |
| S    |                                            |     |                |
| F    | Fall                                       | Р   | Period         |
| н    | High                                       | R   | Rise           |
| I    | Invalid (Hi-impedance)                     | V   | Valid          |
| L    | Low                                        | Z   | Hi-impedance   |

### FIGURE 10-1: LOAD CONDITIONS - PIC16HV540





FIGURE 10-4: RESET, WATCHDOG TIMER, AND DEVICE RESET TIMER TIMING - PIC16HV540

### FIGURE 10-5: BROWN-OUT DETECT TIMING



FIGURE 11-15: IOH vs. VOH ON PORTA,



**Note:** Current being applied is being applied simultaneously to all 4 PORTA pins.

FIGURE 11-16: IOH vs. VOH ON PORTA, VDD = 5V (VIO = 5V)



**Note:** Current being applied is being applied simultaneously to all 4 PORTA pins.

# **PIC16HV540**

### 12.4 20-Lead Plastic Shrink Small Outline (SS) - 209 mil, 5.30 mm (SSOP)



|                          |        | INCHES* |      | MILLIMETERS |      |        |        |
|--------------------------|--------|---------|------|-------------|------|--------|--------|
| Dimension                | Limits | MIN     | NOM  | MAX         | MIN  | NOM    | MAX    |
| Number of Pins           | n      |         | 20   |             |      | 20     |        |
| Pitch                    | р      |         | .026 |             |      | 0.65   |        |
| Overall Height           | Α      | .068    | .073 | .078        | 1.73 | 1.85   | 1.98   |
| Molded Package Thickness | A2     | .064    | .068 | .072        | 1.63 | 1.73   | 1.83   |
| Standoff §               | A1     | .002    | .006 | .010        | 0.05 | 0.15   | 0.25   |
| Overall Width            | E      | .299    | .309 | .322        | 7.59 | 7.85   | 8.18   |
| Molded Package Width     | E1     | .201    | .207 | .212        | 5.11 | 5.25   | 5.38   |
| Overall Length           | D      | .278    | .284 | .289        | 7.06 | 7.20   | 7.34   |
| Foot Length              | L      | .022    | .030 | .037        | 0.56 | 0.75   | 0.94   |
| Lead Thickness           | С      | .004    | .007 | .010        | 0.10 | 0.18   | 0.25   |
| Foot Angle               | ¢      | 0       | 4    | 8           | 0.00 | 101.60 | 203.20 |
| Lead Width               | В      | .010    | .013 | .015        | 0.25 | 0.32   | 0.38   |
| Mold Draft Angle Top     | α      | 0       | 5    | 10          | 0    | 5      | 10     |
| Mold Draft Angle Bottom  | β      | 0       | 5    | 10          | 0    | 5      | 10     |

\* Controlling Parameter § Significant Characteristic

Notes:

Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" (0.254mm) per side.

JEDEC Equivalent: MO-150

Drawing No. C04-072

### 12.5 Package Marking Information



 Legend:
 MM...M
 Microchip part number information

 XX...X
 Customer specific information\*

 YY
 Year code (last 2 digits of calendar year)

 WW
 Week code (week of January 1 is week '01')

 NNN
 Alphanumeric traceability code

 Note:
 In the event the full Microchip part number cannot be marked on one line, it will be carried over to the next line thus limiting the number of available characters for customer specific information.

Standard OTP marking consists of Microchip part number, year code, week code, facility code, mask rev#, and assembly code. For OTP marking beyond this, certain price adders apply. Please check with your Microchip Sales Office. For QTP devices, any special marking adders are included in QTP price.

© 2000 Microchip Technology Inc.

# **PIC16HV540**

| Period                     |   |
|----------------------------|---|
| Programming Considerations |   |
| WWW, On-Line Support       | 2 |
| Z                          |   |
| Zero bit                   | 7 |