



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Betano                     |                                                                                  |
|----------------------------|----------------------------------------------------------------------------------|
| Product Status             | Active                                                                           |
| Core Processor             | R8C                                                                              |
| Core Size                  | 16-Bit                                                                           |
| Speed                      | 20MHz                                                                            |
| Connectivity               | I <sup>2</sup> C, LINbus, SIO, SSU, UART/USART                                   |
| Peripherals                | POR, PWM, Voltage Detect, WDT                                                    |
| Number of I/O              | 27                                                                               |
| Program Memory Size        | 16KB (16K x 8)                                                                   |
| Program Memory Type        | FLASH                                                                            |
| EEPROM Size                | 4K x 8                                                                           |
| RAM Size                   | 1.5K x 8                                                                         |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 5.5V                                                                      |
| Data Converters            | A/D 12x10b; D/A 2x8b                                                             |
| Oscillator Type            | Internal                                                                         |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                                |
| Mounting Type              | Surface Mount                                                                    |
| Package / Case             | 32-LQFP                                                                          |
| Supplier Device Package    | 32-LQFP (7x7)                                                                    |
| Purchase URL               | https://www.e-xfl.com/product-detail/renesas-electronics-america/r5f21334cdfp-30 |
|                            |                                                                                  |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| Item                                  | Function           | Specification                                                                                                                                                                                         |  |  |  |
|---------------------------------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Serial                                | UART0, UART1       | Clock synchronous serial I/O/UART x 2 channel                                                                                                                                                         |  |  |  |
| Interface                             | UART2              | Clock synchronous serial I/O/UART, I <sup>2</sup> C mode (I <sup>2</sup> C-bus),<br>multiprocessor communication function                                                                             |  |  |  |
| Synchronous                           | s Serial           | 1 (shared with I <sup>2</sup> C-bus)                                                                                                                                                                  |  |  |  |
| Communicat                            | ion Unit (SSU)     |                                                                                                                                                                                                       |  |  |  |
| I <sup>2</sup> C bus                  |                    | 1 (shared with SSU)                                                                                                                                                                                   |  |  |  |
| LIN Module                            |                    | Hardware LIN: 1 (timer RA, UART0)                                                                                                                                                                     |  |  |  |
| A/D Converte                          | er                 | 10-bit resolution × 12 channels, includes sample and hold function, with sweep mode                                                                                                                   |  |  |  |
| D/A Converte                          | er                 | 8-bit resolution × 2 circuits                                                                                                                                                                         |  |  |  |
| Comparator                            | В                  | 2 circuits                                                                                                                                                                                            |  |  |  |
| Flash Memor                           | ry                 | <ul> <li>Programming and erasure voltage: VCC = 2.7 to 5.5 V</li> </ul>                                                                                                                               |  |  |  |
|                                       |                    | Programming and erasure endurance: 10,000 times (data flash)<br>1,000 times (program ROM)                                                                                                             |  |  |  |
|                                       |                    | Program security: ROM code protect, ID code check                                                                                                                                                     |  |  |  |
|                                       |                    | Debug functions: On-chip debug, on-board flash rewrite function                                                                                                                                       |  |  |  |
|                                       |                    | Background operation (BGO) function                                                                                                                                                                   |  |  |  |
| Operating Frequency/Supply<br>Voltage |                    | f(XIN) = 20 MHz (VCC = 2.7 to 5.5 V)<br>f(XIN) = 5 MHz (VCC = 1.8 to 5.5 V)                                                                                                                           |  |  |  |
| Current Consumption                   |                    | Typ. 6.5 mA (VCC = 5.0 V, f(XIN) = 20 MHz)<br>Typ. 3.5 mA (VCC = 3.0 V, f(XIN) = 10 MHz)<br>Typ. 3.5 $\mu$ A (VCC = 3.0 V, wait mode (f(XCIN) = 32 kHz))<br>Typ. 2.0 $\mu$ A (VCC = 3.0 V, stop mode) |  |  |  |
| . 0                                   | mbient Temperature | -20 to 85°C (N version)<br>-40 to 85°C (D version) <sup>(1)</sup>                                                                                                                                     |  |  |  |
| Package                               |                    | 32-pin LQFP<br>Package code: PLQP0032GB-A (previous code: 32P6U-A)                                                                                                                                    |  |  |  |

#### Table 1.2 Specifications for R8C/33C Group (2)

Note: 1. Specify the D version if D version functions are to be used.



Current of Aug 2010

#### 1.2 **Product List**

Table 1.3 lists Product List for R8C/33C Group, and Figure 1.1 shows a Part Number, Memory Size, and Package of R8C/33C Group.

| Part No.     | ROM Capacity |             | RAM        | Package Type | Remarks   |
|--------------|--------------|-------------|------------|--------------|-----------|
| Fait NO.     | Program ROM  | Data flash  | Capacity   | Fackage Type | Remarks   |
| R5F21331CNFP | 4 Kbytes     | 1 Kbyte × 4 | 512 bytes  | PLQP0032GB-A | N version |
| R5F21332CNFP | 8 Kbytes     | 1 Kbyte × 4 | 1 Kbyte    | PLQP0032GB-A |           |
| R5F21334CNFP | 16 Kbytes    | 1 Kbyte × 4 | 1.5 Kbytes | PLQP0032GB-A |           |
| R5F21335CNFP | 24 Kbytes    | 1 Kbyte × 4 | 2 Kbytes   | PLQP0032GB-A |           |
| R5F21336CNFP | 32 Kbytes    | 1 Kbyte × 4 | 2.5 Kbytes | PLQP0032GB-A |           |
| R5F21331CDFP | 4 Kbytes     | 1 Kbyte × 4 | 512 bytes  | PLQP0032GB-A | D version |
| R5F21332CDFP | 8 Kbytes     | 1 Kbyte × 4 | 1 Kbyte    | PLQP0032GB-A |           |
| R5F21334CDFP | 16 Kbytes    | 1 Kbyte × 4 | 1.5 Kbytes | PLQP0032GB-A |           |
| R5F21335CDFP | 24 Kbytes    | 1 Kbyte × 4 | 2 Kbytes   | PLQP0032GB-A |           |
| R5F21336CDFP | 32 Kbytes    | 1 Kbyte × 4 | 2.5 Kbytes | PLQP0032GB-A |           |

#### Table 1.3 Product List for R8C/33C Group



Part Number, Memory Size, and Package of R8C/33C Group Figure 1.1

| Item                    | Pin Name                                                                                           | I/O Type | Description                                                                                                                                                                                                                                                                             |  |  |
|-------------------------|----------------------------------------------------------------------------------------------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Reference voltage input | VREF                                                                                               | I        | Reference voltage input pin to A/D converter and converter                                                                                                                                                                                                                              |  |  |
| A/D converter           | AN0 to AN11                                                                                        | I        | Analog input pins to A/D converter                                                                                                                                                                                                                                                      |  |  |
|                         | ADTRG                                                                                              | I        | A/D external trigger input pin                                                                                                                                                                                                                                                          |  |  |
| D/A converter           | DA0, DA1                                                                                           | 0        | D/A converter output pins                                                                                                                                                                                                                                                               |  |  |
| Comparator B            | IVCMP1, IVCMP3                                                                                     | I        | Comparator B analog voltage input pins                                                                                                                                                                                                                                                  |  |  |
|                         | IVREF1, IVREF3                                                                                     | I        | Comparator B reference voltage input pins                                                                                                                                                                                                                                               |  |  |
| I/O port                | P0_0 to P0_7,<br>P1_0 to P1_7,<br>P2_0 to P2_2,<br>P3_1,<br>P3_3 to P3_5,<br>P3_7,<br>P4_5 to P4_7 | I/O      | CMOS I/O ports. Each port has an I/O select direction<br>register, allowing each pin in the port to be directed for input<br>or output individually.<br>Any port set to input can be set to use a pull-up resistor or not<br>by a program.<br>All ports can be used as LED drive ports. |  |  |
| Input port              | P4_2                                                                                               | I        | Input-only port                                                                                                                                                                                                                                                                         |  |  |

# Table 1.6Pin Functions (2)

I: Input O: Output I/O: Input and output



# 2.8.7 Interrupt Enable Flag (I)

The I flag enables maskable interrupts.

Interrupts are disabled when the I flag is set to 0, and are enabled when the I flag is set to 1. The I flag is set to 0 when an interrupt request is acknowledged.

# 2.8.8 Stack Pointer Select Flag (U)

ISP is selected when the U flag is set to 0; USP is selected when the U flag is set to 1. The U flag is set to 0 when a hardware interrupt request is acknowledged or the INT instruction of software interrupt numbers 0 to 31 is executed.

# 2.8.9 Processor Interrupt Priority Level (IPL)

IPL is 3 bits wide and assigns processor interrupt priority levels from level 0 to level 7. If a requested interrupt has higher priority than IPL, the interrupt is enabled.

### 2.8.10 Reserved Bit

If necessary, set to 0. When read, the content is undefined.



| Address        | Register                                              | Symbol  | After Reset |
|----------------|-------------------------------------------------------|---------|-------------|
| 0100h          | Timer RA Control Register                             | TRACR   | 00h         |
| 0101h          | Timer RA I/O Control Register                         | TRAIOC  | 00h         |
| 0102h          | Timer RA Mode Register                                | TRAMR   | 00h         |
| 0103h          | Timer RA Prescaler Register                           | TRAPRE  | FFh         |
| 0104h          | Timer RA Register                                     | TRA     | FFh         |
| 0105h          | LIN Control Register 2                                | LINCR2  | 00h         |
| 1              |                                                       |         |             |
| 0106h          | LIN Control Register                                  | LINCR   | 00h         |
| 0107h          | LIN Status Register                                   | LINST   | 00h         |
| 0108h          | Timer RB Control Register                             | TRBCR   | 00h         |
| 0109h          | Timer RB One-Shot Control Register                    | TRBOCR  | 00h         |
| 010Ah          | Timer RB I/O Control Register                         | TRBIOC  | 00h         |
| 010Bh          | Timer RB Mode Register                                | TRBMR   | 00h         |
| 010Ch          | Timer RB Prescaler Register                           | TRBPRE  | FFh         |
| 010Dh          | Timer RB Secondary Register                           | TRBSC   | FFh         |
|                |                                                       |         |             |
| 010Eh          | Timer RB Primary Register                             | TRBPR   | FFh         |
| 010Fh          |                                                       |         |             |
| 0110h          |                                                       |         |             |
| 0111h          |                                                       |         |             |
| 0112h          |                                                       | l       |             |
| 0113h          |                                                       |         |             |
| 0113h<br>0114h |                                                       |         |             |
|                |                                                       |         |             |
| 0115h          |                                                       |         |             |
| 0116h          |                                                       |         |             |
| 0117h          |                                                       |         |             |
| 0118h          | Timer RE Second Data Register / Counter Data Register | TRESEC  | 00h         |
| 0119h          | Timer RE Minute Data Register / Compare Data Register | TREMIN  | 00h         |
| 011Ah          | Timer RE Hour Data Register                           | TREHR   | 00h         |
| 011Bh          | Timer RE Day of Week Data Register                    | TREWK   | 00h         |
| 011Ch          | Timer RE Control Register 1                           | TRECR1  |             |
|                |                                                       |         | 00h         |
| 011Dh          | Timer RE Control Register 2                           | TRECR2  | 00h         |
| 011Eh          | Timer RE Count Source Select Register                 | TRECSR  | 00001000b   |
| 011Fh          |                                                       |         |             |
| 0120h          | Timer RC Mode Register                                | TRCMR   | 01001000b   |
| 0121h          | Timer RC Control Register 1                           | TRCCR1  | 00h         |
| 0122h          | Timer RC Interrupt Enable Register                    | TRCIER  | 01110000b   |
| 0123h          | Timer RC Status Register                              | TRCSR   | 01110000b   |
|                |                                                       |         |             |
| 0124h          | Timer RC I/O Control Register 0                       | TRCIOR0 | 10001000b   |
| 0125h          | Timer RC I/O Control Register 1                       | TRCIOR1 | 10001000b   |
| 0126h          | Timer RC Counter                                      | TRC     | 00h         |
| 0127h          |                                                       |         | 00h         |
| 0128h          | Timer RC General Register A                           | TRCGRA  | FFh         |
| 0129h          |                                                       |         | FFh         |
| 0123h          | Timer RC General Register B                           | TRCGRB  | FFh         |
|                |                                                       | 110010  |             |
| 012Bh          |                                                       | TROOPO  | FFh         |
| 012Ch          | Timer RC General Register C                           | TRCGRC  | FFh         |
| 012Dh          |                                                       |         | FFh         |
| 012Eh          | Timer RC General Register D                           | TRCGRD  | FFh         |
| 012Fh          |                                                       |         | FFh         |
| 0130h          | Timer RC Control Register 2                           | TRCCR2  | 00011000b   |
| 0131h          | Timer RC Digital Filter Function Select Register      | TRCDF   | 00h         |
| 0131h          | Timer RC Output Master Enable Register                | TRCOER  | 01111111b   |
| 0132h          | Timer RC Output Master Enable Register                | TRCADCR |             |
|                |                                                       | IRCADUR | 00h         |
| 0134h          |                                                       |         |             |
| 0135h          |                                                       |         |             |
| 0136h          |                                                       |         |             |
| 0137h          |                                                       |         |             |
| 0138h          |                                                       |         |             |
| 0139h          |                                                       |         |             |
|                |                                                       |         |             |
| 013Ah          |                                                       |         |             |
| 013Bh          |                                                       |         |             |
| 013Ch          |                                                       |         |             |
| 013Dh          |                                                       |         |             |
| 013Eh          |                                                       |         |             |
| 013Fh          |                                                       |         |             |
| L 3.3111       | <u> </u>                                              | ļ       | ļ           |

SFR Information (5)<sup>(1)</sup> Table 4.5

Note: 1. The blank areas are reserved and cannot be accessed by users.

# 5. Electrical Characteristics

| Table 5.1 Absolute Maximum Rati | ngs |
|---------------------------------|-----|
|---------------------------------|-----|

| Symbol   | Parameter                     | Condition                                  | Rated Value                                      | Unit |
|----------|-------------------------------|--------------------------------------------|--------------------------------------------------|------|
| Vcc/AVcc | Supply voltage                |                                            | -0.3 to 6.5                                      | V    |
| VI       | Input voltage                 |                                            | -0.3 to Vcc + 0.3                                | V    |
| Vo       | Output voltage                |                                            | -0.3 to Vcc + 0.3                                | V    |
| Pd       | Power dissipation             | $-40^{\circ}C \le T_{opr} \le 85^{\circ}C$ | 500                                              | mW   |
| Topr     | Operating ambient temperature |                                            | -20 to 85 (N version) /<br>-40 to 85 (D version) | °C   |
| Tstg     | Storage temperature           |                                            | -65 to 150                                       | °C   |



| Symbol    | Parameter                              |                                                    | Conditions                                         |                                                | Standard                                           |          | Linit    |          |      |
|-----------|----------------------------------------|----------------------------------------------------|----------------------------------------------------|------------------------------------------------|----------------------------------------------------|----------|----------|----------|------|
| Symbol    |                                        | i alametei                                         |                                                    |                                                | Conditions                                         | Min.     | Тур.     | Max.     | Unit |
| Vcc/AVcc  | Supply voltage                         |                                                    |                                                    |                                                |                                                    | 1.8      | -        | 5.5      | V    |
| Vss/AVss  | Supply voltage                         |                                                    |                                                    |                                                |                                                    | -        | 0        | -        | V    |
| Viн       | Input "H" voltage                      | Other th                                           | an CMOS in                                         | put                                            |                                                    | 0.8 Vcc  | -        | Vcc      | V    |
|           |                                        | CMOS                                               | Input level                                        | Input level selection                          | $4.0~V \leq Vcc \leq 5.5~V$                        | 0.5 Vcc  | -        | Vcc      | V    |
|           |                                        | input switching                                    | : 0.35 Vcc                                         | $2.7~V \leq Vcc < 4.0~V$                       | 0.55 Vcc                                           | -        | Vcc      | V        |      |
|           |                                        |                                                    | function<br>(I/O port)                             |                                                | $1.8~V \leq Vcc < 2.7~V$                           | 0.65 Vcc | -        | Vcc      | V    |
|           |                                        |                                                    | (i/O poirt)                                        | Input level selection                          | $4.0~V \leq Vcc \leq 5.5~V$                        | 0.65 Vcc | -        | Vcc      | V    |
|           |                                        |                                                    |                                                    | : 0.5 Vcc                                      | $2.7~V \leq Vcc < 4.0~V$                           | 0.7 Vcc  | -        | Vcc      | V    |
|           |                                        |                                                    |                                                    |                                                | $1.8~V \leq Vcc < 2.7~V$                           | 0.8 Vcc  | -        | Vcc      | V    |
|           |                                        |                                                    |                                                    | Input level selection                          | $4.0~V \leq Vcc \leq 5.5~V$                        | 0.85 Vcc | -        | Vcc      | V    |
|           |                                        |                                                    |                                                    | : 0.7 Vcc                                      | $2.7~V \leq Vcc < 4.0~V$                           | 0.85 Vcc | -        | Vcc      | V    |
|           |                                        |                                                    |                                                    |                                                | $1.8~V \leq Vcc < 2.7~V$                           | 0.85 Vcc | -        | Vcc      | V    |
|           |                                        | Externa                                            | l clock input                                      | (XOUT)                                         |                                                    | 1.2      | -        | Vcc      | V    |
| VIL       | Input "L" voltage                      | Other th                                           | an CMOS in                                         | put                                            |                                                    | 0        | -        | 0.2 Vcc  | V    |
|           |                                        | CMOS                                               | Input level                                        | Input level selection                          | $4.0 \text{ V} \leq \text{Vcc} \leq 5.5 \text{ V}$ | 0        | -        | 0.2 Vcc  | V    |
|           |                                        | input                                              | switching                                          | : 0.35 Vcc                                     | $2.7~\text{V} \leq \text{Vcc} < 4.0~\text{V}$      | 0        | -        | 0.2 Vcc  | V    |
|           |                                        |                                                    | function                                           |                                                | $1.8~\text{V} \leq \text{Vcc} < 2.7~\text{V}$      | 0        | -        | 0.2 Vcc  | V    |
|           |                                        |                                                    | (I/O port)                                         | Input level selection                          | $4.0~V \leq Vcc \leq 5.5~V$                        | 0        | -        | 0.4 Vcc  | V    |
|           |                                        |                                                    |                                                    | : 0.5 Vcc                                      | $2.7~V \leq Vcc < 4.0~V$                           | 0        | -        | 0.3 Vcc  | V    |
|           |                                        |                                                    |                                                    |                                                | $1.8~V \leq Vcc < 2.7~V$                           | 0        | -        | 0.2 Vcc  | V    |
|           |                                        |                                                    |                                                    | Input level selection                          | $4.0~V \leq Vcc \leq 5.5~V$                        | 0        | -        | 0.55 Vcc | V    |
|           |                                        |                                                    | : 0.7 Vcc                                          | $2.7~V \leq Vcc < 4.0~V$                       | 0                                                  | _        | 0.45 Vcc | V        |      |
|           |                                        |                                                    |                                                    | $1.8 \text{ V} \le \text{Vcc} < 2.7 \text{ V}$ | 0                                                  | _        | 0.35 Vcc | V        |      |
|           |                                        | Externa                                            | l clock input                                      | (XOUT)                                         |                                                    | 0        | _        | 0.4      | V    |
| IOH(sum)  | Peak sum output<br>"H" current         | Sum of                                             | all pins IOH(p                                     | eak)                                           |                                                    | -        | _        | -160     | mA   |
| IOH(sum)  | Average sum<br>output "H" current      | Sum of                                             | all pins Іон(a                                     | vg)                                            |                                                    | -        | _        | -80      | mA   |
| IOH(peak) | Peak output "H"                        | Drive ca                                           | apacity Low                                        |                                                |                                                    | -        | -        | -10      | mA   |
| . ,       | current                                |                                                    | apacity High                                       |                                                |                                                    | -        | _        | -40      | mA   |
| IOH(avg)  | Average output                         |                                                    | apacity Low                                        |                                                |                                                    | -        | _        | -5       | mA   |
|           | "H" current                            |                                                    | apacity High                                       |                                                |                                                    | -        | _        | -20      | mA   |
| IOL(sum)  | Peak sum output<br>"L" current         |                                                    | all pins IOL(pe                                    | eak)                                           |                                                    | -        | _        | 160      | mA   |
| IOL(sum)  | Average sum<br>output "L" current      | Sum of                                             | all pins IOL(av                                    | /g)                                            |                                                    | -        | _        | 80       | mA   |
| IOL(peak) | Peak output "L"                        | Drive ca                                           | apacity Low                                        |                                                |                                                    | -        | _        | 10       | mA   |
|           | current                                | Drive ca                                           | apacity High                                       |                                                |                                                    | -        | -        | 40       | mA   |
| IOL(avg)  | Average output                         | Drive ca                                           | apacity Low                                        |                                                |                                                    | -        | -        | 5        | mA   |
|           | "L" current                            | Drive ca                                           | apacity High                                       |                                                |                                                    | -        | _        | 20       | mA   |
| f(XIN)    | XIN clock input os                     | cillation f                                        | requency                                           |                                                | $2.7 \text{ V} \leq \text{Vcc} \leq 5.5 \text{ V}$ | -        | _        | 20       | MHz  |
|           | -                                      |                                                    | -                                                  |                                                | $1.8~\text{V} \leq \text{Vcc} < 2.7~\text{V}$      | -        | -        | 5        | MHz  |
| f(XCIN)   | XCIN clock input oscillation frequency |                                                    | $1.8 \text{ V} \leq \text{Vcc} \leq 5.5 \text{ V}$ | -                                              | 32.768                                             | 50       | kHz      |          |      |
| fOCO40M   | When used as the                       | ed as the count source for timer RC <sup>(3)</sup> |                                                    |                                                | $2.7~V \leq Vcc \leq 5.5~V$                        | 32       | -        | 40       | MHz  |
| fOCO-F    | fOCO-F frequency                       |                                                    |                                                    |                                                | $2.7 \text{ V} \leq \text{Vcc} \leq 5.5 \text{ V}$ | -        | -        | 20       | MHz  |
|           | . ,                                    |                                                    |                                                    |                                                | $1.8 \text{ V} \le \text{Vcc} < 2.7 \text{ V}$     | -        | _        | 5        | MHz  |
| -         | System clock freq                      | uency                                              |                                                    |                                                | $2.7 \text{ V} \leq \text{Vcc} \leq 5.5 \text{ V}$ | -        | _        | 20       | MHz  |
|           |                                        | -                                                  |                                                    |                                                | $1.8~V \leq Vcc < 2.7~V$                           | -        | -        | 5        | MHz  |
| f(BCLK)   | CPU clock freque                       | ncy                                                |                                                    |                                                | $2.7~V \leq Vcc \leq 5.5~V$                        | -        | -        | 20       | MHz  |
|           | -                                      |                                                    |                                                    |                                                | $1.8 \text{ V} \le \text{Vcc} < 2.7 \text{ V}$     | -        | -        | 5        | MHz  |

#### **Recommended Operating Conditions** Table 5.2

Notes:

Vcc = 1.8 to 5.5 V and Topr = -20 to 85°C (N version) / -40 to 85°C (D version), unless otherwise specified.
 The average output current indicates the average value of current measured during 100 ms.

3. fOCO40M can be used as the count source for timer RC in the range of Vcc = 2.7 V to 5.5 V.



| Cumb ol              | Parameter                                                              | Conditions                 |           | Unit |                           |       |  |
|----------------------|------------------------------------------------------------------------|----------------------------|-----------|------|---------------------------|-------|--|
| Symbol               | Parameter                                                              | Conditions                 | Min.      | Тур. | Max.                      |       |  |
| -                    | Program/erase endurance (2)                                            |                            | 1,000 (3) | -    | -                         | times |  |
| -                    | Byte program time                                                      |                            | -         | 80   | 500                       | μs    |  |
| -                    | Block erase time                                                       |                            | -         | 0.3  | -                         | S     |  |
| td(SR-SUS)           | Time delay from suspend request until suspend                          |                            | -         | -    | 5+CPU clock<br>× 3 cycles | ms    |  |
| _                    | Interval from erase start/restart until<br>following suspend request   |                            | 0         | -    | _                         | μS    |  |
| _                    | Time from suspend until erase restart                                  |                            | -         | -    | 30+CPU clock<br>× 1 cycle | μS    |  |
| td(CMDRST-<br>READY) | Time from when command is forcibly terminated until reading is enabled |                            | -         | -    | 30+CPU clock<br>× 1 cycle | μS    |  |
| -                    | Program, erase voltage                                                 |                            | 2.7       | -    | 5.5                       | V     |  |
| -                    | Read voltage                                                           |                            | 1.8       | _    | 5.5                       | V     |  |
| -                    | Program, erase temperature                                             |                            | 0         | -    | 60                        | °C    |  |
| -                    | Data hold time <sup>(7)</sup>                                          | Ambient temperature = 55°C | 20        | -    | -                         | year  |  |

#### Table 5.6 Flash Memory (Program ROM) Electrical Characteristics

Notes: 1. Vcc = 2.7 to 5.5 V and  $T_{opr} = 0$  to 60°C, unless otherwise specified.

2. Definition of programming/erasure endurance

The programming and erasure endurance is defined on a per-block basis. If the programming and erasure endurance is n (n = 1,000), each block can be erased n times. For example, if 1,024 1-byte writes are performed to different addresses in block A, a 1 Kbyte block, and then the block is erased, the programming/erasure endurance still stands at one.

However, the same address must not be programmed more than once per erase operation (overwriting prohibited).

3. Endurance to guarantee all electrical characteristics after program and erase. (1 to Min. value can be guaranteed). 4. In a system that executes multiple programming operations, the actual erasure count can be reduced by writing to sequential addresses in turn so that as much of the block as possible is used up before performing an erase operation. For example, when programming groups of 16 bytes, the effective number of rewrites can be minimized by programming up to 128 groups before erasing them all in one operation. It is also advisable to retain data on the erasure endurance of each block and limit the number of erase operations to a certain number.

5. If an error occurs during block erase, attempt to execute the clear status register command, then execute the block erase command at least three times until the erase error does not occur.

6. Customers desiring program/erase failure rate information should contact their Renesas technical support representative.

7. The data hold time includes time that the power supply is off or the clock is not supplied.



| Symbol               | Parameter                                                              | Conditions                  |            | Unit |                           |       |
|----------------------|------------------------------------------------------------------------|-----------------------------|------------|------|---------------------------|-------|
| Symbol               | Faranielei                                                             | Conditions                  | Min.       | Тур. | Max.                      | Unit  |
| -                    | Program/erase endurance (2)                                            |                             | 10,000 (3) | -    | -                         | times |
| _                    | Byte program time<br>(program/erase endurance ≤ 1,000 times)           |                             | -          | 160  | 1,500                     | μS    |
| _                    | Byte program time<br>(program/erase endurance > 1,000 times)           |                             | -          | 300  | 1,500                     | μS    |
| -                    | Block erase time<br>(program/erase endurance ≤ 1,000 times)            |                             | -          | 0.2  | 1                         | S     |
| _                    | Block erase time<br>(program/erase endurance > 1,000 times)            |                             | -          | 0.3  | 1                         | S     |
| td(SR-SUS)           | Time delay from suspend request until suspend                          |                             | -          | -    | 5+CPU clock<br>× 3 cycles | ms    |
| _                    | Interval from erase start/restart until<br>following suspend request   |                             | 0          | -    | _                         | μS    |
| _                    | Time from suspend until erase restart                                  |                             | -          | -    | 30+CPU clock<br>× 1 cycle | μS    |
| td(CMDRST-<br>READY) | Time from when command is forcibly terminated until reading is enabled |                             | -          | -    | 30+CPU clock<br>× 1 cycle | μS    |
| -                    | Program, erase voltage                                                 |                             | 2.7        | _    | 5.5                       | V     |
| -                    | Read voltage                                                           |                             | 1.8        | -    | 5.5                       | V     |
| -                    | Program, erase temperature                                             |                             | -20 (7)    | -    | 85                        | °C    |
| -                    | Data hold time <sup>(8)</sup>                                          | Ambient temperature = 55 °C | 20         | _    | -                         | year  |

#### Table 5.7 Flash Memory (Data flash Block A to Block D) Electrical Characteristics

Notes:

1. Vcc = 2.7 to 5.5 V and Topr = -20 to 85°C (N version) / -40 to 85°C (D version), unless otherwise specified.

The programming and erasure endurance is defined on a per-block basis. If the programming and erasure endurance is n (n = 10,000), each block can be erased n times. For example, if 1,024 1-byte writes are performed to different addresses in block A, a 1 Kbyte block, and then the block is erased, the programming/erasure endurance still stands at one. However, the same address must not be programmed more than once per erase operation (overwriting prohibited).

Bouvever, the same address must not be programmed more than once per erase operation (overwriting prohibited).
 Endurance to guarantee all electrical characteristics after program and erase. (1 to Min. value can be guaranteed).

4. In a system that executes multiple programming operations, the actual erasure count can be reduced by writing to sequential addresses in turn so that as much of the block as possible is used up before performing an erase operation. For example, when programming groups of 16 bytes, the effective number of rewrites can be minimized by programming up to 128 groups before erasing them all in one operation. In addition, averaging the erasure endurance between blocks A to D can further reduce the actual erasure endurance. It is also advisable to retain data on the erasure endurance of each block and limit the number of erase operations to a certain number.

5. If an error occurs during block erase, attempt to execute the clear status register command, then execute the block erase command at least three times until the erase error does not occur.

6. Customers desiring program/erase failure rate information should contact their Renesas technical support representative.

- 7. -40°C for D version.
- 8. The data hold time includes time that the power supply is off or the clock is not supplied.







<sup>2.</sup> Definition of programming/erasure endurance

| Symbol  | Parameter                                                                    | Condition                                           |      | Standard |      |      |
|---------|------------------------------------------------------------------------------|-----------------------------------------------------|------|----------|------|------|
| Symbol  | Falalletei                                                                   | Condition                                           | Min. | Тур.     | Max. | Unit |
| Vdet0   | Voltage detection level Vdet0_0 (2)                                          |                                                     | 1.80 | 1.90     | 2.05 | V    |
|         | Voltage detection level Vdet0_1 <sup>(2)</sup>                               |                                                     | 2.15 | 2.35     | 2.50 | V    |
|         | Voltage detection level Vdet0_2 (2)                                          |                                                     | 2.70 | 2.85     | 3.05 | V    |
|         | Voltage detection level Vdet0_3 <sup>(2)</sup>                               |                                                     | 3.55 | 3.80     | 4.05 | V    |
| _       | Voltage detection 0 circuit response time (4)                                | At the falling of Vcc from 5 V to (Vdet0_0 - 0.1) V | _    | 6        | 150  | μs   |
| -       | Voltage detection circuit self power consumption                             | VCA25 = 1, Vcc = 5.0 V                              | -    | 1.5      | -    | μA   |
| td(E-A) | Waiting time until voltage detection circuit operation starts <sup>(3)</sup> |                                                     | -    | -        | 100  | μS   |

| Table 5.8 | Voltage Detection 0 Circuit Electrical Characteristics |
|-----------|--------------------------------------------------------|
|           | Voltage Deteotion & Onean Electrical Onalabteristics   |

Notes:

1. The measurement condition is Vcc = 1.8 V to 5.5 V and  $T_{opr} = -20$  to 85°C (N version) / -40 to 85°C (D version).

2. Select the voltage detection level with bits VDSEL0 and VDSEL1 in the OFS register.

3. Necessary time until the voltage detection circuit operates when setting to 1 again after setting the VCA25 bit in the VCA2 register to 0.

4. Time until the voltage monitor 0 reset is generated after the voltage passes Vdet0.

| Symbol  | Parameter                                                                    | Condition                                              |      | Standard | ł    | Unit |
|---------|------------------------------------------------------------------------------|--------------------------------------------------------|------|----------|------|------|
| Symbol  | Falalleter                                                                   | Condition                                              | Min. | Тур.     | Max. | Unit |
| Vdet1   | Voltage detection level Vdet1_0 <sup>(2)</sup>                               | At the falling of Vcc                                  | 2.00 | 2.20     | 2.40 | V    |
|         | Voltage detection level Vdet1_1 <sup>(2)</sup>                               | At the falling of Vcc                                  | 2.15 | 2.35     | 2.55 | V    |
|         | Voltage detection level Vdet1_2 <sup>(2)</sup>                               | At the falling of Vcc                                  | 2.30 | 2.50     | 2.70 | V    |
|         | Voltage detection level Vdet1_3 <sup>(2)</sup>                               | At the falling of Vcc                                  | 2.45 | 2.65     | 2.85 | V    |
|         | Voltage detection level Vdet1_4 <sup>(2)</sup>                               | At the falling of Vcc                                  | 2.60 | 2.80     | 3.00 | V    |
|         | Voltage detection level Vdet1_5 <sup>(2)</sup>                               | At the falling of Vcc                                  | 2.75 | 2.95     | 3.15 | V    |
|         | Voltage detection level Vdet1_6 <sup>(2)</sup>                               | At the falling of Vcc                                  | 2.85 | 3.10     | 3.40 | V    |
|         | Voltage detection level Vdet1_7 (2)                                          | At the falling of Vcc                                  | 3.00 | 3.25     | 3.55 | V    |
|         | Voltage detection level Vdet1_8 <sup>(2)</sup>                               | At the falling of Vcc                                  | 3.15 | 3.40     | 3.70 | V    |
|         | Voltage detection level Vdet1_9 <sup>(2)</sup>                               | At the falling of Vcc                                  | 3.30 | 3.55     | 3.85 | V    |
|         | Voltage detection level Vdet1_A <sup>(2)</sup>                               | At the falling of Vcc                                  | 3.45 | 3.70     | 4.00 | V    |
|         | Voltage detection level Vdet1_B (2)                                          | At the falling of Vcc                                  | 3.60 | 3.85     | 4.15 | V    |
|         | Voltage detection level Vdet1_C <sup>(2)</sup>                               | At the falling of Vcc                                  | 3.75 | 4.00     | 4.30 | V    |
|         | Voltage detection level Vdet1_D (2)                                          | At the falling of Vcc                                  | 3.90 | 4.15     | 4.45 | V    |
|         | Voltage detection level Vdet1_E <sup>(2)</sup>                               | At the falling of Vcc                                  | 4.05 | 4.30     | 4.60 | V    |
|         | Voltage detection level Vdet1_F (2)                                          | At the falling of Vcc                                  | 4.20 | 4.45     | 4.75 | V    |
| -       | Hysteresis width at the rising of Vcc in voltage detection 1 circuit         | Vdet1_0 to Vdet1_5<br>selected                         | -    | 0.07     | -    | V    |
|         |                                                                              | Vdet1_6 to Vdet1_F<br>selected                         | -    | 0.10     | -    | V    |
| -       | Voltage detection 1 circuit response time <sup>(3)</sup>                     | At the falling of Vcc from<br>5 V to (Vdet1_0 – 0.1) V | _    | 60       | 150  | μS   |
| _       | Voltage detection circuit self power consumption                             | VCA26 = 1, Vcc = 5.0 V                                 | _    | 1.7      | -    | μA   |
| td(E-A) | Waiting time until voltage detection circuit operation starts <sup>(4)</sup> |                                                        | -    | -        | 100  | μS   |

Notes:

1. The measurement condition is Vcc = 1.8 V to 5.5 V and Topr = -20 to  $85^{\circ}C$  (N version) / -40 to  $85^{\circ}C$  (D version).

2. Select the voltage detection level with bits VD1S0 to VD1S3 in the VD1LS register.

3. Time until the voltage monitor 1 interrupt request is generated after the voltage passes Vdet1.

4. Necessary time until the voltage detection circuit operates when setting to 1 again after setting the VCA26 bit in the VCA2 register to 0.



| Cumbal        | Parameter                      |            | Conditions                                      |            | Stand | 1.1.4.14      |                     |
|---------------|--------------------------------|------------|-------------------------------------------------|------------|-------|---------------|---------------------|
| Symbol        |                                |            | Conditions                                      | Min.       | Тур.  | Max.          | Unit                |
| tsucyc        | SSCK clock cycle tim           | е          |                                                 | 4          | -     | -             | tCYC <sup>(2)</sup> |
| tнı           | SSCK clock "H" width           |            |                                                 | 0.4        | -     | 0.6           | tsucyc              |
| tlo           | SSCK clock "L" width           |            |                                                 | 0.4        | -     | 0.6           | tsucyc              |
| TRISE         | SSCK clock rising              | Master     |                                                 | -          | -     | 1             | tcyc (2)            |
|               | time                           | Slave      |                                                 | -          | -     | 1             | μS                  |
| <b>t</b> FALL | SSCK clock falling             | Master     |                                                 | -          | -     | 1             | tCYC (2)            |
|               | time                           | Slave      |                                                 | -          | -     | 1             | μS                  |
| ts∪           | SSO, SSI data input setup time |            |                                                 | 100        | -     | -             | ns                  |
| tн            | SSO, SSI data input hold time  |            |                                                 | 1          | -     | -             | tcyc (2)            |
| tlead         | SCS setup time                 | Slave      |                                                 | 1tcyc + 50 | -     | _             | ns                  |
| tlag          | SCS hold time                  | Slave      |                                                 | 1tcyc + 50 | -     | -             | ns                  |
| tod           | SSO, SSI data output           | delay time |                                                 | -          | -     | 1             | tCYC <sup>(2)</sup> |
| tsa           | SSI slave access time          |            | $2.7~V \leq Vcc \leq 5.5~V$                     | _          | -     | 1.5tcyc + 100 | ns                  |
|               |                                |            |                                                 | -          | -     | 1.5tcyc + 200 | ns                  |
| tor           | SSI slave out open tir         | ne         | $2.7~V \leq Vcc \leq 5.5~V$                     | -          | _     | 1.5tcyc + 100 | ns                  |
|               |                                |            | $1.8 \text{ V} \leq \text{Vcc} < 2.7 \text{ V}$ | -          | -     | 1.5tcyc + 200 | ns                  |

## Table 5.15 Timing Requirements of Synchronous Serial Communication Unit (SSU) <sup>(1)</sup>

Notes:

1. Vcc = 1.8 to 5.5 V, Vss = 0 V and Topr = -20 to 85°C (N version) / -40 to 85°C (D version), unless otherwise specified.

2. 1tcyc = 1/f1(s)







| Symbol   | Parameter              | Stan | Unit |      |
|----------|------------------------|------|------|------|
|          | Parameter              | Min. | Max. | Unit |
| tc(CK)   | CLKi input cycle time  | 200  | -    | ns   |
| tW(CKH)  | CLKi input "H" width   | 100  | -    | ns   |
| tW(CKL)  | CLKi input "L" width   | 100  | -    | ns   |
| td(C-Q)  | TXDi output delay time | -    | 50   | ns   |
| th(C-Q)  | TXDi hold time         | 0    | -    | ns   |
| tsu(D-C) | RXDi input setup time  | 50   | -    | ns   |
| th(C-D)  | RXDi input hold time   | 90   | -    | ns   |

i = 0 to 2



#### Figure 5.10 Serial Interface Timing Diagram when Vcc = 5 V

### Table 5.22 External Interrupt $\overline{INTi}$ (i = 0, 1, 3) Input, Key Input Interrupt $\overline{Kli}$ (i = 0 to 3)

| Symbol  | Parameter                                 | Stan               | Standard |      |
|---------|-------------------------------------------|--------------------|----------|------|
| Symbol  | Falameter                                 | Min.               | Max.     | Unit |
| tw(INH) | INTi input "H" width, Kli input "H" width | 250 (1)            | -        | ns   |
| tw(INL) | INTi input "L" width, Kli input "L" width | 250 <sup>(2)</sup> | -        | ns   |

Notes:

1. When selecting the digital filter by the INTi input filter select bit, use an INTi input HIGH width of either (1/digital filter clock frequency × 3) or the minimum value of standard, whichever is greater.

2. When selecting the digital filter by the INTi input filter select bit, use an INTi input LOW width of either (1/digital filter clock frequency × 3) or the minimum value of standard, whichever is greater.





# Table 5.24Electrical Characteristics (4) $[2.7 V \le Vcc < 3.3 V]$ <br/>(Topr = -20 to 85°C (N version) / -40 to 85°C (D version), unless otherwise specified.)

| Symbol | Boromotor                                                         |                                            | Condition                                                                                                                                                                                                        |      | Standard | 4    | Linit |
|--------|-------------------------------------------------------------------|--------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|----------|------|-------|
| Symbol | Parameter                                                         |                                            | Condition                                                                                                                                                                                                        | Min. | Тур.     | Max. | Unit  |
| lcc    | Power supply current<br>(Vcc = 2.7 to 3.3 V)<br>Single-chip mode, | High-speed<br>clock mode                   | XIN = 10 MHz (square wave)<br>High-speed on-chip oscillator off<br>Low-speed on-chip oscillator on = 125 kHz<br>No division                                                                                      | -    | 3.5      | 10   | mA    |
|        | output pins are open,<br>other pins are Vss                       |                                            | XIN = 10 MHz (square wave)<br>High-speed on-chip oscillator off<br>Low-speed on-chip oscillator on = 125 kHz<br>Divide-by-8                                                                                      | -    | 1.5      | 7.5  | mA    |
|        |                                                                   | High-speed<br>on-chip<br>oscillator        | XIN clock off<br>High-speed on-chip oscillator on fOCO-F = 20 MHz<br>Low-speed on-chip oscillator on = 125 kHz<br>No division                                                                                    | _    | 7.0      | 15   | mA    |
|        |                                                                   | mode                                       | XIN clock off<br>High-speed on-chip oscillator on fOCO-F = 20 MHz<br>Low-speed on-chip oscillator on = 125 kHz<br>Divide-by-8                                                                                    | -    | 3.0      | -    | mA    |
|        |                                                                   |                                            | XIN clock off<br>High-speed on-chip oscillator on fOCO-F = 10 MHz<br>Low-speed on-chip oscillator on = 125 kHz<br>No division                                                                                    | -    | 4.0      | -    | mA    |
|        |                                                                   |                                            | XIN clock off<br>High-speed on-chip oscillator on fOCO-F = 10 MHz<br>Low-speed on-chip oscillator on = 125 kHz<br>Divide-by-8                                                                                    | -    | 1.5      | -    | mA    |
|        |                                                                   |                                            | XIN clock off<br>High-speed on-chip oscillator on fOCO-F = 4 MHz<br>Low-speed on-chip oscillator on = 125 kHz<br>Divide-by-16<br>MSTIIC = MSTTRD = MSTTRC = 1                                                    | -    | 1        | -    | mA    |
|        |                                                                   | Low-speed<br>on-chip<br>oscillator<br>mode | XIN clock off<br>High-speed on-chip oscillator off<br>Low-speed on-chip oscillator on = 125 kHz<br>Divide-by-8, FMR27 = 1, VCA20 = 0                                                                             | _    | 90       | 390  | μA    |
|        |                                                                   | Low-speed<br>clock mode                    | XIN clock off<br>High-speed on-chip oscillator off<br>Low-speed on-chip oscillator off<br>XCIN clock oscillator on = 32 kHz<br>No division<br>FMR27 = 1, VCA20 = 0                                               | -    | 80       | 400  | μA    |
|        |                                                                   |                                            | XIN clock off<br>High-speed on-chip oscillator off<br>Low-speed on-chip oscillator off<br>XCIN clock oscillator on = 32 kHz<br>No division<br>Program operation on RAM<br>Flash memory off, FMSTP = 1, VCA20 = 0 | _    | 40       | _    | μA    |
|        |                                                                   | Wait mode                                  | XIN clock off<br>High-speed on-chip oscillator off<br>Low-speed on-chip oscillator on = 125 kHz<br>While a WAIT instruction is executed<br>Peripheral clock operation<br>VCA27 = VCA26 = VCA25 = 0, VCA20 = 1    | -    | 15       | 90   | μA    |
|        |                                                                   |                                            | XIN clock off<br>High-speed on-chip oscillator off<br>Low-speed on-chip oscillator on = 125 kHz<br>While a WAIT instruction is executed<br>Peripheral clock off<br>VCA27 = VCA26 = VCA25 = 0, VCA20 = 1          | _    | 4        | 80   | μA    |
|        |                                                                   |                                            | XIN clock off<br>High-speed on-chip oscillator off<br>Low-speed on-chip oscillator off<br>XCIN clock oscillator on = 32 kHz (peripheral clock<br>off)<br>While a WAIT instruction is executed                    | _    | 3.5      | _    | μA    |
|        |                                                                   | Stop mode                                  | VCA27 = VCA26 = VCA25 = 0, VCA20 = 1<br>XIN clock off, Topr = 25°C<br>High-speed on-chip oscillator off<br>Low-speed on-chip oscillator off<br>CM10 = 1<br>Peripheral clock off                                  | _    | 2.0      | 5.0  | μΑ    |
|        |                                                                   |                                            | VCA27 = VCA26 = VCA25 = 0<br>XIN clock off, $T_{opr} = 85^{\circ}C$<br>High-speed on-chip oscillator off<br>Low-speed on-chip oscillator off<br>CM10 = 1<br>Peripheral clock off                                 | -    | 5.0      | -    | μΑ    |



#### Timing requirements (Unless Otherwise Specified: Vcc = 3 V, Vss = 0 V at Topr = 25°C)

#### Table 5.25 External Clock Input (XOUT, XCIN)

| Symbol    | Parameter             | Stan | dard | Unit  |
|-----------|-----------------------|------|------|-------|
|           | Falanielei            | Min. | Max. | Offic |
| tc(XOUT)  | XOUT input cycle time | 50   | -    | ns    |
| twh(xout) | XOUT input "H" width  | 24   | -    | ns    |
| twl(xout) | XOUT input "L" width  | 24   | -    | ns    |
| tc(XCIN)  | XCIN input cycle time | 14   | -    | μS    |
| twh(xcin) | XCIN input "H" width  | 7    | -    | μS    |
| twl(xcin) | XCIN input "L" width  | 7    | -    | μS    |



### Figure 5.12 External Clock Input Timing Diagram when Vcc = 3 V

#### Table 5.26 TRAIO Input

| Symbol     | Parameter              | Standard |      | Unit |  |
|------------|------------------------|----------|------|------|--|
| Symbol     | Falameter              | Min.     | Max. | Onit |  |
| tc(TRAIO)  | TRAIO input cycle time | 300      | -    | ns   |  |
| twh(traio) | TRAIO input "H" width  | 120      | -    | ns   |  |
| twl(traio) | TRAIO input "L" width  | 120      | -    | ns   |  |



Figure 5.13 TRAIO Input Timing Diagram when Vcc = 3 V



| Table 5.27 Serial Interface | Table 5.27 | Serial Interface |
|-----------------------------|------------|------------------|
|-----------------------------|------------|------------------|

| Symbol   | Parameter              | Stan | Unit |      |
|----------|------------------------|------|------|------|
|          | Falanielei             | Min. | Max. | Unit |
| tc(CK)   | CLKi input cycle time  | 300  | -    | ns   |
| tW(CKH)  | CLKi input "H" width   | 150  | -    | ns   |
| tW(CKL)  | CLKi Input "L" width   | 150  | -    | ns   |
| td(C-Q)  | TXDi output delay time | -    | 80   | ns   |
| th(C-Q)  | TXDi hold time         | 0    | -    | ns   |
| tsu(D-C) | RXDi input setup time  | 70   | -    | ns   |
| th(C-D)  | RXDi input hold time   | 90   | -    | ns   |

i = 0 to 2



Figure 5.14 Serial Interface Timing Diagram when Vcc = 3 V

# Table 5.28External Interrupt $\overline{INTi}$ (i = 0, 1, 3) Input, Key Input Interrupt $\overline{Kli}$ (i = 0 to 3)

| Symbol  | Parameter                                 | Standard |      | Unit |
|---------|-------------------------------------------|----------|------|------|
| Symbol  | Falameter                                 | Min.     | Max. | Unit |
| tw(INH) | INTi input "H" width, Kli input "H" width | 380 (1)  | -    | ns   |
| tw(INL) | INTi input "L" width, Kli input "L" width | 380 (2)  | _    | ns   |

Notes:

1. When selecting the digital filter by the INTi input filter select bit, use an INTi input HIGH width of either (1/digital filter clock frequency × 3) or the minimum value of standard, whichever is greater.

2. When selecting the digital filter by the INTi input filter select bit, use an INTi input LOW width of either (1/digital filter clock frequency × 3) or the minimum value of standard, whichever is greater.



Figure 5.15 Input Timing Diagram for External Interrupt INTi and Key Input Interrupt Kli when Vcc = 3 V

| Symbol  | Parameter                                                                                                                                                                                                          |                 | Condition             |               | Standard  |      |      | Unit  |
|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----------------------|---------------|-----------|------|------|-------|
| Symbol  |                                                                                                                                                                                                                    |                 |                       |               | Min.      | Тур. | Max. | Unit  |
| Vон     | Output "H" voltage                                                                                                                                                                                                 | Other than XOUT | Drive capacity High   | Іон = -2 mA   | Vcc - 0.5 | -    | Vcc  | V     |
|         |                                                                                                                                                                                                                    |                 | Drive capacity Low    | Іон = -1 mA   | Vcc - 0.5 | -    | Vcc  | V     |
|         |                                                                                                                                                                                                                    | XOUT            |                       | Іон = -200 μА | 1.0       | -    | Vcc  | V     |
| Vol     | Output "L" voltage                                                                                                                                                                                                 | Other than XOUT | Drive capacity High   | Iol = 2 mA    | -         | -    | 0.5  | V     |
|         |                                                                                                                                                                                                                    |                 | Drive capacity Low    | lo∟ = 1 mA    | -         | -    | 0.5  | V     |
|         |                                                                                                                                                                                                                    | XOUT            |                       | IOL = 200 μA  | -         | -    | 0.5  | V     |
| VT+-VT- | Hysteresis<br>INT0, INT1, INT3,<br>KI0, KI1, KI2, KI3,<br>TRAIO, TRBO,<br>TRCIOA, TRCIOB,<br>TRCIOC, TRCIOD,<br>TRCTRG, TRCCLK,<br>ADTRG,<br>RXD0, RXD1, RXD2,<br>CLK0, CLK1, CLK2,<br>SSI, SCL, SDA, SSO<br>RESET |                 |                       |               | 0.05      | 0.20 | _    | V<br> |
| Ін      | Input "H" current                                                                                                                                                                                                  |                 | VI = 2.2 V, Vcc = 2.2 | 2 V           | _         | _    | 4.0  | μA    |
| lı∟     | Input "L" current                                                                                                                                                                                                  |                 | VI = 0 V, Vcc = 2.2 V | /             | -         | -    | -4.0 | μA    |
| Rpullup | Pull-up resistance                                                                                                                                                                                                 |                 | VI = 0 V, Vcc = 2.2 V | /             | 70        | 140  | 300  | kΩ    |
| Rfxin   | Feedback<br>resistance                                                                                                                                                                                             | XIN             |                       |               | -         | 0.3  | -    | MΩ    |
| RfxCIN  | Feedback<br>resistance                                                                                                                                                                                             | XCIN            |                       |               | -         | 8    | _    | MΩ    |
| Vram    | RAM hold voltage                                                                                                                                                                                                   |                 | During stop mode      |               | 1.8       | -    | -    | V     |

| Table 5.29 | Electrical Characteristics (5) [1.8 V $\leq$ Vcc $<$ 2.7 V] |
|------------|-------------------------------------------------------------|
|------------|-------------------------------------------------------------|

Note:

1.  $1.8 \text{ V} \le \text{Vcc} < 2.7 \text{ V}$  and  $\text{T}_{opr} = -20 \text{ to } 85^{\circ}\text{C}$  (N version) / -40 to  $85^{\circ}\text{C}$  (D version), f(XIN) = 5 MHz, unless otherwise specified.



| Table 5.33Serial Interface |  |
|----------------------------|--|
|----------------------------|--|

| Symbol   | Parameter              | Standard |      | Unit |
|----------|------------------------|----------|------|------|
|          | Parameter              |          | Max. |      |
| tc(CK)   | CLKi input cycle time  | 800      | -    | ns   |
| tW(CKH)  | CLKi input "H" width   | 400      | -    | ns   |
| tW(CKL)  | CLKi input "L" width   | 400      | -    | ns   |
| td(C-Q)  | TXDi output delay time | -        | 200  | ns   |
| th(C-Q)  | TXDi hold time         | 0        | -    | ns   |
| tsu(D-C) | RXDi input setup time  |          | -    | ns   |
| th(C-D)  | RXDi input hold time   | 90       | -    | ns   |

i = 0 to 2



Figure 5.18 Serial Interface Timing Diagram when Vcc = 2.2 V

# Table 5.34 External Interrupt INTi (i = 0, 1, 3) Input, Key Input Interrupt Kli (i = 0 to 3)

| Symbol  | Parameter                                 | Standard |      | Unit |
|---------|-------------------------------------------|----------|------|------|
| Symbol  | Falameter                                 |          | Max. |      |
| tw(INH) | INTi input "H" width, Kli input "H" width | 1000 (1) | -    | ns   |
| tw(INL) | INTi input "L" width, Kli input "L" width | 1000 (2) | _    | ns   |

Notes:

1. When selecting the digital filter by the INTi input filter select bit, use an INTi input HIGH width of either (1/digital filter clock frequency × 3) or the minimum value of standard, whichever is greater.

2. When selecting the digital filter by the INTi input filter select bit, use an INTi input LOW width of either (1/digital filter clock frequency × 3) or the minimum value of standard, whichever is greater.



Figure 5.19 Input Timing Diagram for External Interrupt INTi and Key Input Interrupt Kli when Vcc = 2.2 V



| <b>REVISION HISTORY</b> | R8C/33C Group Datasheet |
|-------------------------|-------------------------|
|-------------------------|-------------------------|

Γ

| Rev. | Date          | Description |                                               |  |
|------|---------------|-------------|-----------------------------------------------|--|
|      |               | Page        | Summary                                       |  |
| 0.01 | Sep. 01, 2009 | -           | First Edition issued                          |  |
| 1.00 | Aug. 24, 2010 | All         | "Preliminary" and "Under development" deleted |  |
|      |               | 4           | Table1.3 revised                              |  |
|      |               | 26 to 52    | "5. Electrical Characteristics" added         |  |
|      |               |             |                                               |  |

All trademarks and registered trademarks are the property of their respective owners.

#### Notice

- All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renease Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renease Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product for which the soften where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product of soften an application categorized as "Specific" for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product of uses of any expression product of the prior written consent of Renesas Electronics.
- "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools
- personal electronic equipment; and industrial robots.
  "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; safety equipment; and medical equipment not specifically
  designed for life support.
- "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.

Refer to "http://www.renesas.com/" for the latest and detailed information



#### SALES OFFICES

#### **Renesas Electronics Corporation**

http://www.renesas.com

Renease Electronics America Inc. 2880 Scott Boulevard Santa Clara, CA 95050-2554, U.S.A. Tel: +1-408-588-6000, Fax: +1-408-588-6130 Renease Electronics Canada Limited 1101 Nicholson Road, Newmarket, Ontario L3Y 9C3, Canada Tel: +1-905-898-5441, Fax: +1-905-898-3220 Renease Electronics Europe Limited Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K Tel: +44-1628-585-100, Fax: +44-1628-585-900 Renease Electronics Europe GmbH Arcadiastrasse 10, 40472 Düsseldorf, Germany Tel: +49-211-65030, Fax: +44-1628-585-900 Renease Electronics Corpog GmbH Arcadiastrasse 10, 40472 Düsseldorf, Germany Tel: +49-211-65030, Fax: +44-1628-585-900 Renease Electronics Corpog Const Arcadiastrasse 10, 40472 Düsseldorf, Germany Tel: +49-211-65030, Fax: +44-1628-585-900 Renease Electronics (Shanghai) Co., Ltd. 7th Floor, Quantum Plaza, No.27 ZhiChunLu Haidian District, Beijing 100083, P.R.China Tel: +86-10-2825-1155, Fras: +86-21-6837-7859 Renease Electronics (Shanghai) Co., Ltd. 10n1 204, 205, AZIA Center, No.1233 Lujiazui Ring Rd., Pudong District, Shanghai 200120, China Tel: +86-21-5877-1818, Fax: +86-21-6887-7858 Renease Electronics Hong Kong Limited Unit 1801-1613, 16/F., Towre 2, Grand Century Place, 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong Tel: +86-28475-9800, Fax: +868 2-9607-988 Renease Electronics Singapore Pte. Ltd. 7r, No. 363 Fu Shing North Road Taipei, Taiwan Tel: +86-2457-9800, Fax: +868 2-9175-9670 Renease Electronics Malagyia Sdn.Btd. 11 harbourFront Avenue, #06-10, keppel Bay Tower, Singapore 098632 Tel: +65-6273-6900, Fax: +868 2-9175-9670 Renease Electronics Malagyia Sdn.Btd. 11 harbourFront Avenue, #06-10, keppel Bay Tower, Singapore 098632 Tel: +65-6273-9300, Fax: +868-29175-9570 Renease Electronics Malagyia Sdn.Btd. 11 harbourFront Avenue, #06-10, keppel Bay Tower, Singapore 098632 Tel: +65-6273-9300, Fax: +868-29755-9510 Renease Electronics Konea Co., Ltd. 11-, Samik Lavied or Billogi, 720-2 Veoksam-Dong, Kangnam-Ku, Seoul 135-080, Korea